blob: e3475a17eaeb7fe381e7ea3341324264a79862a3 [file] [log] [blame]
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +02001/*
2 * Copyright (C) STMicroelectronics SA 2014
3 * Author: Fabien Dessenne <fabien.dessenne@st.com> for STMicroelectronics.
4 * License terms: GNU General Public License (GPL), version 2
5 */
6
7#include <linux/clk.h>
8#include <linux/component.h>
9#include <linux/module.h>
10#include <linux/platform_device.h>
Arnd Bergmann0f3e1562016-05-09 23:51:28 +020011#include <linux/seq_file.h>
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +020012
13#include <drm/drmP.h>
Benjamin Gaignardde4b00b2015-03-19 13:35:16 +010014#include <drm/drm_atomic_helper.h>
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +020015#include <drm/drm_crtc_helper.h>
16
17/* HDformatter registers */
18#define HDA_ANA_CFG 0x0000
19#define HDA_ANA_SCALE_CTRL_Y 0x0004
20#define HDA_ANA_SCALE_CTRL_CB 0x0008
21#define HDA_ANA_SCALE_CTRL_CR 0x000C
22#define HDA_ANA_ANC_CTRL 0x0010
23#define HDA_ANA_SRC_Y_CFG 0x0014
24#define HDA_COEFF_Y_PH1_TAP123 0x0018
25#define HDA_COEFF_Y_PH1_TAP456 0x001C
26#define HDA_COEFF_Y_PH2_TAP123 0x0020
27#define HDA_COEFF_Y_PH2_TAP456 0x0024
28#define HDA_COEFF_Y_PH3_TAP123 0x0028
29#define HDA_COEFF_Y_PH3_TAP456 0x002C
30#define HDA_COEFF_Y_PH4_TAP123 0x0030
31#define HDA_COEFF_Y_PH4_TAP456 0x0034
32#define HDA_ANA_SRC_C_CFG 0x0040
33#define HDA_COEFF_C_PH1_TAP123 0x0044
34#define HDA_COEFF_C_PH1_TAP456 0x0048
35#define HDA_COEFF_C_PH2_TAP123 0x004C
36#define HDA_COEFF_C_PH2_TAP456 0x0050
37#define HDA_COEFF_C_PH3_TAP123 0x0054
38#define HDA_COEFF_C_PH3_TAP456 0x0058
39#define HDA_COEFF_C_PH4_TAP123 0x005C
40#define HDA_COEFF_C_PH4_TAP456 0x0060
41#define HDA_SYNC_AWGI 0x0300
42
43/* HDA_ANA_CFG */
44#define CFG_AWG_ASYNC_EN BIT(0)
45#define CFG_AWG_ASYNC_HSYNC_MTD BIT(1)
46#define CFG_AWG_ASYNC_VSYNC_MTD BIT(2)
47#define CFG_AWG_SYNC_DEL BIT(3)
48#define CFG_AWG_FLTR_MODE_SHIFT 4
49#define CFG_AWG_FLTR_MODE_MASK (0xF << CFG_AWG_FLTR_MODE_SHIFT)
50#define CFG_AWG_FLTR_MODE_SD (0 << CFG_AWG_FLTR_MODE_SHIFT)
51#define CFG_AWG_FLTR_MODE_ED (1 << CFG_AWG_FLTR_MODE_SHIFT)
52#define CFG_AWG_FLTR_MODE_HD (2 << CFG_AWG_FLTR_MODE_SHIFT)
53#define CFG_SYNC_ON_PBPR_MASK BIT(8)
54#define CFG_PREFILTER_EN_MASK BIT(9)
55#define CFG_PBPR_SYNC_OFF_SHIFT 16
56#define CFG_PBPR_SYNC_OFF_MASK (0x7FF << CFG_PBPR_SYNC_OFF_SHIFT)
57#define CFG_PBPR_SYNC_OFF_VAL 0x117 /* Voltage dependent. stiH416 */
58
59/* Default scaling values */
60#define SCALE_CTRL_Y_DFLT 0x00C50256
61#define SCALE_CTRL_CB_DFLT 0x00DB0249
62#define SCALE_CTRL_CR_DFLT 0x00DB0249
63
64/* Video DACs control */
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +020065#define DAC_CFG_HD_HZUVW_OFF_MASK BIT(1)
66
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +020067/* Upsampler values for the alternative 2X Filter */
68#define SAMPLER_COEF_NB 8
69#define HDA_ANA_SRC_Y_CFG_ALT_2X 0x01130000
70static u32 coef_y_alt_2x[] = {
71 0x00FE83FB, 0x1F900401, 0x00000000, 0x00000000,
72 0x00F408F9, 0x055F7C25, 0x00000000, 0x00000000
73};
74
75#define HDA_ANA_SRC_C_CFG_ALT_2X 0x01750004
76static u32 coef_c_alt_2x[] = {
77 0x001305F7, 0x05274BD0, 0x00000000, 0x00000000,
78 0x0004907C, 0x09C80B9D, 0x00000000, 0x00000000
79};
80
81/* Upsampler values for the 4X Filter */
82#define HDA_ANA_SRC_Y_CFG_4X 0x01ED0005
83#define HDA_ANA_SRC_C_CFG_4X 0x01ED0004
84static u32 coef_yc_4x[] = {
85 0x00FC827F, 0x008FE20B, 0x00F684FC, 0x050F7C24,
86 0x00F4857C, 0x0A1F402E, 0x00FA027F, 0x0E076E1D
87};
88
89/* AWG instructions for some video modes */
90#define AWG_MAX_INST 64
91
92/* 720p@50 */
93static u32 AWGi_720p_50[] = {
94 0x00000971, 0x00000C26, 0x0000013B, 0x00000CDA,
95 0x00000104, 0x00000E7E, 0x00000E7F, 0x0000013B,
96 0x00000D8E, 0x00000104, 0x00001804, 0x00000971,
97 0x00000C26, 0x0000003B, 0x00000FB4, 0x00000FB5,
98 0x00000104, 0x00001AE8
99};
100
101#define NN_720p_50 ARRAY_SIZE(AWGi_720p_50)
102
103/* 720p@60 */
104static u32 AWGi_720p_60[] = {
105 0x00000971, 0x00000C26, 0x0000013B, 0x00000CDA,
106 0x00000104, 0x00000E7E, 0x00000E7F, 0x0000013B,
107 0x00000C44, 0x00000104, 0x00001804, 0x00000971,
108 0x00000C26, 0x0000003B, 0x00000F0F, 0x00000F10,
109 0x00000104, 0x00001AE8
110};
111
112#define NN_720p_60 ARRAY_SIZE(AWGi_720p_60)
113
114/* 1080p@30 */
115static u32 AWGi_1080p_30[] = {
116 0x00000971, 0x00000C2A, 0x0000013B, 0x00000C56,
117 0x00000104, 0x00000FDC, 0x00000FDD, 0x0000013B,
118 0x00000C2A, 0x00000104, 0x00001804, 0x00000971,
119 0x00000C2A, 0x0000003B, 0x00000EBE, 0x00000EBF,
120 0x00000EBF, 0x00000104, 0x00001A2F, 0x00001C4B,
121 0x00001C52
122};
123
124#define NN_1080p_30 ARRAY_SIZE(AWGi_1080p_30)
125
126/* 1080p@25 */
127static u32 AWGi_1080p_25[] = {
128 0x00000971, 0x00000C2A, 0x0000013B, 0x00000C56,
129 0x00000104, 0x00000FDC, 0x00000FDD, 0x0000013B,
130 0x00000DE2, 0x00000104, 0x00001804, 0x00000971,
131 0x00000C2A, 0x0000003B, 0x00000F51, 0x00000F51,
132 0x00000F52, 0x00000104, 0x00001A2F, 0x00001C4B,
133 0x00001C52
134};
135
136#define NN_1080p_25 ARRAY_SIZE(AWGi_1080p_25)
137
138/* 1080p@24 */
139static u32 AWGi_1080p_24[] = {
140 0x00000971, 0x00000C2A, 0x0000013B, 0x00000C56,
141 0x00000104, 0x00000FDC, 0x00000FDD, 0x0000013B,
142 0x00000E50, 0x00000104, 0x00001804, 0x00000971,
143 0x00000C2A, 0x0000003B, 0x00000F76, 0x00000F76,
144 0x00000F76, 0x00000104, 0x00001A2F, 0x00001C4B,
145 0x00001C52
146};
147
148#define NN_1080p_24 ARRAY_SIZE(AWGi_1080p_24)
149
150/* 720x480p@60 */
151static u32 AWGi_720x480p_60[] = {
152 0x00000904, 0x00000F18, 0x0000013B, 0x00001805,
153 0x00000904, 0x00000C3D, 0x0000003B, 0x00001A06
154};
155
156#define NN_720x480p_60 ARRAY_SIZE(AWGi_720x480p_60)
157
158/* Video mode category */
159enum sti_hda_vid_cat {
160 VID_SD,
161 VID_ED,
162 VID_HD_74M,
163 VID_HD_148M
164};
165
166struct sti_hda_video_config {
167 struct drm_display_mode mode;
168 u32 *awg_instr;
169 int nb_instr;
170 enum sti_hda_vid_cat vid_cat;
171};
172
173/* HD analog supported modes
174 * Interlaced modes may be added when supported by the whole display chain
175 */
176static const struct sti_hda_video_config hda_supported_modes[] = {
177 /* 1080p30 74.250Mhz */
178 {{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
179 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
180 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
181 AWGi_1080p_30, NN_1080p_30, VID_HD_74M},
182 /* 1080p30 74.176Mhz */
183 {{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74176, 1920, 2008,
184 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
185 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
186 AWGi_1080p_30, NN_1080p_30, VID_HD_74M},
187 /* 1080p24 74.250Mhz */
188 {{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
189 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
190 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
191 AWGi_1080p_24, NN_1080p_24, VID_HD_74M},
192 /* 1080p24 74.176Mhz */
193 {{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74176, 1920, 2558,
194 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
195 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
196 AWGi_1080p_24, NN_1080p_24, VID_HD_74M},
197 /* 1080p25 74.250Mhz */
198 {{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
199 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
200 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
201 AWGi_1080p_25, NN_1080p_25, VID_HD_74M},
202 /* 720p60 74.250Mhz */
203 {{DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
204 1430, 1650, 0, 720, 725, 730, 750, 0,
205 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
206 AWGi_720p_60, NN_720p_60, VID_HD_74M},
207 /* 720p60 74.176Mhz */
208 {{DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74176, 1280, 1390,
209 1430, 1650, 0, 720, 725, 730, 750, 0,
210 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
211 AWGi_720p_60, NN_720p_60, VID_HD_74M},
212 /* 720p50 74.250Mhz */
213 {{DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
214 1760, 1980, 0, 720, 725, 730, 750, 0,
215 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
216 AWGi_720p_50, NN_720p_50, VID_HD_74M},
217 /* 720x480p60 27.027Mhz */
218 {{DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27027, 720, 736,
219 798, 858, 0, 480, 489, 495, 525, 0,
220 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)},
221 AWGi_720x480p_60, NN_720x480p_60, VID_ED},
222 /* 720x480p60 27.000Mhz */
223 {{DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
224 798, 858, 0, 480, 489, 495, 525, 0,
225 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)},
226 AWGi_720x480p_60, NN_720x480p_60, VID_ED}
227};
228
229/**
230 * STI hd analog structure
231 *
232 * @dev: driver device
233 * @drm_dev: pointer to drm device
234 * @mode: current display mode selected
235 * @regs: HD analog register
236 * @video_dacs_ctrl: video DACS control register
237 * @enabled: true if HD analog is enabled else false
238 */
239struct sti_hda {
240 struct device dev;
241 struct drm_device *drm_dev;
242 struct drm_display_mode mode;
243 void __iomem *regs;
244 void __iomem *video_dacs_ctrl;
245 struct clk *clk_pix;
246 struct clk *clk_hddac;
247 bool enabled;
248};
249
250struct sti_hda_connector {
251 struct drm_connector drm_connector;
252 struct drm_encoder *encoder;
253 struct sti_hda *hda;
254};
255
256#define to_sti_hda_connector(x) \
257 container_of(x, struct sti_hda_connector, drm_connector)
258
259static u32 hda_read(struct sti_hda *hda, int offset)
260{
261 return readl(hda->regs + offset);
262}
263
264static void hda_write(struct sti_hda *hda, u32 val, int offset)
265{
266 writel(val, hda->regs + offset);
267}
268
269/**
270 * Search for a video mode in the supported modes table
271 *
272 * @mode: mode being searched
273 * @idx: index of the found mode
274 *
275 * Return true if mode is found
276 */
277static bool hda_get_mode_idx(struct drm_display_mode mode, int *idx)
278{
279 unsigned int i;
280
281 for (i = 0; i < ARRAY_SIZE(hda_supported_modes); i++)
282 if (drm_mode_equal(&hda_supported_modes[i].mode, &mode)) {
283 *idx = i;
284 return true;
285 }
286 return false;
287}
288
289/**
290 * Enable the HD DACS
291 *
292 * @hda: pointer to HD analog structure
293 * @enable: true if HD DACS need to be enabled, else false
294 */
295static void hda_enable_hd_dacs(struct sti_hda *hda, bool enable)
296{
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200297 if (hda->video_dacs_ctrl) {
298 u32 val;
299
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200300 val = readl(hda->video_dacs_ctrl);
301 if (enable)
Vincent Abrioub4bba922016-09-20 15:03:33 +0200302 val &= ~DAC_CFG_HD_HZUVW_OFF_MASK;
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200303 else
Vincent Abrioub4bba922016-09-20 15:03:33 +0200304 val |= DAC_CFG_HD_HZUVW_OFF_MASK;
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200305
306 writel(val, hda->video_dacs_ctrl);
307 }
308}
309
Vincent Abriou6c845782016-02-04 16:32:06 +0100310#define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
311 readl(hda->regs + reg))
312
313static void hda_dbg_cfg(struct seq_file *s, int val)
314{
315 seq_puts(s, "\tAWG ");
316 seq_puts(s, val & CFG_AWG_ASYNC_EN ? "enabled" : "disabled");
317}
318
319static void hda_dbg_awg_microcode(struct seq_file *s, void __iomem *reg)
320{
321 unsigned int i;
322
Markus Elfringecf79d12017-05-05 14:54:52 +0200323 seq_puts(s, "\n\n HDA AWG microcode:");
Vincent Abriou6c845782016-02-04 16:32:06 +0100324 for (i = 0; i < AWG_MAX_INST; i++) {
325 if (i % 8 == 0)
326 seq_printf(s, "\n %04X:", i);
327 seq_printf(s, " %04X", readl(reg + i * 4));
328 }
329}
330
331static void hda_dbg_video_dacs_ctrl(struct seq_file *s, void __iomem *reg)
332{
333 u32 val = readl(reg);
Vincent Abriou6c845782016-02-04 16:32:06 +0100334
Markus Elfringecf79d12017-05-05 14:54:52 +0200335 seq_printf(s, "\n\n %-25s 0x%08X", "VIDEO_DACS_CONTROL", val);
Vincent Abriou6c845782016-02-04 16:32:06 +0100336 seq_puts(s, "\tHD DACs ");
Vincent Abrioub4bba922016-09-20 15:03:33 +0200337 seq_puts(s, val & DAC_CFG_HD_HZUVW_OFF_MASK ? "disabled" : "enabled");
Vincent Abriou6c845782016-02-04 16:32:06 +0100338}
339
340static int hda_dbg_show(struct seq_file *s, void *data)
341{
342 struct drm_info_node *node = s->private;
343 struct sti_hda *hda = (struct sti_hda *)node->info_ent->data;
Vincent Abriou6c845782016-02-04 16:32:06 +0100344
345 seq_printf(s, "HD Analog: (vaddr = 0x%p)", hda->regs);
346 DBGFS_DUMP(HDA_ANA_CFG);
347 hda_dbg_cfg(s, readl(hda->regs + HDA_ANA_CFG));
348 DBGFS_DUMP(HDA_ANA_SCALE_CTRL_Y);
349 DBGFS_DUMP(HDA_ANA_SCALE_CTRL_CB);
350 DBGFS_DUMP(HDA_ANA_SCALE_CTRL_CR);
351 DBGFS_DUMP(HDA_ANA_ANC_CTRL);
352 DBGFS_DUMP(HDA_ANA_SRC_Y_CFG);
353 DBGFS_DUMP(HDA_ANA_SRC_C_CFG);
354 hda_dbg_awg_microcode(s, hda->regs + HDA_SYNC_AWGI);
355 if (hda->video_dacs_ctrl)
356 hda_dbg_video_dacs_ctrl(s, hda->video_dacs_ctrl);
357 seq_puts(s, "\n");
358
Vincent Abriou6c845782016-02-04 16:32:06 +0100359 return 0;
360}
361
362static struct drm_info_list hda_debugfs_files[] = {
363 { "hda", hda_dbg_show, 0, NULL },
364};
365
Vincent Abriou6c845782016-02-04 16:32:06 +0100366static int hda_debugfs_init(struct sti_hda *hda, struct drm_minor *minor)
367{
368 unsigned int i;
369
370 for (i = 0; i < ARRAY_SIZE(hda_debugfs_files); i++)
371 hda_debugfs_files[i].data = hda;
372
373 return drm_debugfs_create_files(hda_debugfs_files,
374 ARRAY_SIZE(hda_debugfs_files),
375 minor->debugfs_root, minor);
376}
377
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200378/**
379 * Configure AWG, writing instructions
380 *
381 * @hda: pointer to HD analog structure
382 * @awg_instr: pointer to AWG instructions table
383 * @nb: nb of AWG instructions
384 */
385static void sti_hda_configure_awg(struct sti_hda *hda, u32 *awg_instr, int nb)
386{
387 unsigned int i;
388
389 DRM_DEBUG_DRIVER("\n");
390
391 for (i = 0; i < nb; i++)
392 hda_write(hda, awg_instr[i], HDA_SYNC_AWGI + i * 4);
393 for (i = nb; i < AWG_MAX_INST; i++)
394 hda_write(hda, 0, HDA_SYNC_AWGI + i * 4);
395}
396
397static void sti_hda_disable(struct drm_bridge *bridge)
398{
399 struct sti_hda *hda = bridge->driver_private;
400 u32 val;
401
402 if (!hda->enabled)
403 return;
404
405 DRM_DEBUG_DRIVER("\n");
406
407 /* Disable HD DAC and AWG */
408 val = hda_read(hda, HDA_ANA_CFG);
409 val &= ~CFG_AWG_ASYNC_EN;
410 hda_write(hda, val, HDA_ANA_CFG);
411 hda_write(hda, 0, HDA_ANA_ANC_CTRL);
412
413 hda_enable_hd_dacs(hda, false);
414
415 /* Disable/unprepare hda clock */
416 clk_disable_unprepare(hda->clk_hddac);
417 clk_disable_unprepare(hda->clk_pix);
418
419 hda->enabled = false;
420}
421
422static void sti_hda_pre_enable(struct drm_bridge *bridge)
423{
424 struct sti_hda *hda = bridge->driver_private;
425 u32 val, i, mode_idx;
426 u32 src_filter_y, src_filter_c;
427 u32 *coef_y, *coef_c;
428 u32 filter_mode;
429
430 DRM_DEBUG_DRIVER("\n");
431
432 if (hda->enabled)
433 return;
434
435 /* Prepare/enable clocks */
436 if (clk_prepare_enable(hda->clk_pix))
437 DRM_ERROR("Failed to prepare/enable hda_pix clk\n");
438 if (clk_prepare_enable(hda->clk_hddac))
439 DRM_ERROR("Failed to prepare/enable hda_hddac clk\n");
440
441 if (!hda_get_mode_idx(hda->mode, &mode_idx)) {
442 DRM_ERROR("Undefined mode\n");
443 return;
444 }
445
446 switch (hda_supported_modes[mode_idx].vid_cat) {
447 case VID_HD_148M:
448 DRM_ERROR("Beyond HD analog capabilities\n");
449 return;
450 case VID_HD_74M:
451 /* HD use alternate 2x filter */
452 filter_mode = CFG_AWG_FLTR_MODE_HD;
453 src_filter_y = HDA_ANA_SRC_Y_CFG_ALT_2X;
454 src_filter_c = HDA_ANA_SRC_C_CFG_ALT_2X;
455 coef_y = coef_y_alt_2x;
456 coef_c = coef_c_alt_2x;
457 break;
458 case VID_ED:
459 /* ED uses 4x filter */
460 filter_mode = CFG_AWG_FLTR_MODE_ED;
461 src_filter_y = HDA_ANA_SRC_Y_CFG_4X;
462 src_filter_c = HDA_ANA_SRC_C_CFG_4X;
463 coef_y = coef_yc_4x;
464 coef_c = coef_yc_4x;
465 break;
466 case VID_SD:
467 DRM_ERROR("Not supported\n");
468 return;
469 default:
470 DRM_ERROR("Undefined resolution\n");
471 return;
472 }
473 DRM_DEBUG_DRIVER("Using HDA mode #%d\n", mode_idx);
474
475 /* Enable HD Video DACs */
476 hda_enable_hd_dacs(hda, true);
477
478 /* Configure scaler */
479 hda_write(hda, SCALE_CTRL_Y_DFLT, HDA_ANA_SCALE_CTRL_Y);
480 hda_write(hda, SCALE_CTRL_CB_DFLT, HDA_ANA_SCALE_CTRL_CB);
481 hda_write(hda, SCALE_CTRL_CR_DFLT, HDA_ANA_SCALE_CTRL_CR);
482
483 /* Configure sampler */
484 hda_write(hda , src_filter_y, HDA_ANA_SRC_Y_CFG);
485 hda_write(hda, src_filter_c, HDA_ANA_SRC_C_CFG);
486 for (i = 0; i < SAMPLER_COEF_NB; i++) {
487 hda_write(hda, coef_y[i], HDA_COEFF_Y_PH1_TAP123 + i * 4);
488 hda_write(hda, coef_c[i], HDA_COEFF_C_PH1_TAP123 + i * 4);
489 }
490
491 /* Configure main HDFormatter */
492 val = 0;
493 val |= (hda->mode.flags & DRM_MODE_FLAG_INTERLACE) ?
494 0 : CFG_AWG_ASYNC_VSYNC_MTD;
495 val |= (CFG_PBPR_SYNC_OFF_VAL << CFG_PBPR_SYNC_OFF_SHIFT);
496 val |= filter_mode;
497 hda_write(hda, val, HDA_ANA_CFG);
498
499 /* Configure AWG */
500 sti_hda_configure_awg(hda, hda_supported_modes[mode_idx].awg_instr,
501 hda_supported_modes[mode_idx].nb_instr);
502
503 /* Enable AWG */
504 val = hda_read(hda, HDA_ANA_CFG);
505 val |= CFG_AWG_ASYNC_EN;
506 hda_write(hda, val, HDA_ANA_CFG);
507
508 hda->enabled = true;
509}
510
511static void sti_hda_set_mode(struct drm_bridge *bridge,
512 struct drm_display_mode *mode,
513 struct drm_display_mode *adjusted_mode)
514{
515 struct sti_hda *hda = bridge->driver_private;
516 u32 mode_idx;
517 int hddac_rate;
518 int ret;
519
520 DRM_DEBUG_DRIVER("\n");
521
522 memcpy(&hda->mode, mode, sizeof(struct drm_display_mode));
523
524 if (!hda_get_mode_idx(hda->mode, &mode_idx)) {
525 DRM_ERROR("Undefined mode\n");
526 return;
527 }
528
529 switch (hda_supported_modes[mode_idx].vid_cat) {
530 case VID_HD_74M:
531 /* HD use alternate 2x filter */
532 hddac_rate = mode->clock * 1000 * 2;
533 break;
534 case VID_ED:
535 /* ED uses 4x filter */
536 hddac_rate = mode->clock * 1000 * 4;
537 break;
538 default:
539 DRM_ERROR("Undefined mode\n");
540 return;
541 }
542
543 /* HD DAC = 148.5Mhz or 108 Mhz */
544 ret = clk_set_rate(hda->clk_hddac, hddac_rate);
545 if (ret < 0)
546 DRM_ERROR("Cannot set rate (%dHz) for hda_hddac clk\n",
547 hddac_rate);
548
549 /* HDformatter clock = compositor clock */
550 ret = clk_set_rate(hda->clk_pix, mode->clock * 1000);
551 if (ret < 0)
552 DRM_ERROR("Cannot set rate (%dHz) for hda_pix clk\n",
553 mode->clock * 1000);
554}
555
556static void sti_hda_bridge_nope(struct drm_bridge *bridge)
557{
558 /* do nothing */
559}
560
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200561static const struct drm_bridge_funcs sti_hda_bridge_funcs = {
562 .pre_enable = sti_hda_pre_enable,
563 .enable = sti_hda_bridge_nope,
564 .disable = sti_hda_disable,
565 .post_disable = sti_hda_bridge_nope,
566 .mode_set = sti_hda_set_mode,
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200567};
568
569static int sti_hda_connector_get_modes(struct drm_connector *connector)
570{
571 unsigned int i;
572 int count = 0;
573 struct sti_hda_connector *hda_connector
574 = to_sti_hda_connector(connector);
575 struct sti_hda *hda = hda_connector->hda;
576
577 DRM_DEBUG_DRIVER("\n");
578
579 for (i = 0; i < ARRAY_SIZE(hda_supported_modes); i++) {
580 struct drm_display_mode *mode =
581 drm_mode_duplicate(hda->drm_dev,
582 &hda_supported_modes[i].mode);
583 if (!mode)
584 continue;
585 mode->vrefresh = drm_mode_vrefresh(mode);
586
587 /* the first mode is the preferred mode */
588 if (i == 0)
589 mode->type |= DRM_MODE_TYPE_PREFERRED;
590
591 drm_mode_probed_add(connector, mode);
592 count++;
593 }
594
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200595 return count;
596}
597
598#define CLK_TOLERANCE_HZ 50
599
600static int sti_hda_connector_mode_valid(struct drm_connector *connector,
601 struct drm_display_mode *mode)
602{
603 int target = mode->clock * 1000;
604 int target_min = target - CLK_TOLERANCE_HZ;
605 int target_max = target + CLK_TOLERANCE_HZ;
606 int result;
607 int idx;
608 struct sti_hda_connector *hda_connector
609 = to_sti_hda_connector(connector);
610 struct sti_hda *hda = hda_connector->hda;
611
612 if (!hda_get_mode_idx(*mode, &idx)) {
613 return MODE_BAD;
614 } else {
615 result = clk_round_rate(hda->clk_pix, target);
616
617 DRM_DEBUG_DRIVER("target rate = %d => available rate = %d\n",
618 target, result);
619
620 if ((result < target_min) || (result > target_max)) {
621 DRM_DEBUG_DRIVER("hda pixclk=%d not supported\n",
622 target);
623 return MODE_BAD;
624 }
625 }
626
627 return MODE_OK;
628}
629
Ville Syrjäläc5de4852015-09-02 13:44:15 +0300630static const
631struct drm_connector_helper_funcs sti_hda_connector_helper_funcs = {
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200632 .get_modes = sti_hda_connector_get_modes,
633 .mode_valid = sti_hda_connector_mode_valid,
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200634};
635
Benjamin Gaignard83af0a42016-06-21 15:09:39 +0200636static int sti_hda_late_register(struct drm_connector *connector)
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200637{
638 struct sti_hda_connector *hda_connector
639 = to_sti_hda_connector(connector);
Benjamin Gaignard83af0a42016-06-21 15:09:39 +0200640 struct sti_hda *hda = hda_connector->hda;
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200641
Benjamin Gaignard83af0a42016-06-21 15:09:39 +0200642 if (hda_debugfs_init(hda, hda->drm_dev->primary)) {
643 DRM_ERROR("HDA debugfs setup failed\n");
644 return -EINVAL;
645 }
646
647 return 0;
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200648}
649
Ville Syrjäläc5de4852015-09-02 13:44:15 +0300650static const struct drm_connector_funcs sti_hda_connector_funcs = {
Benjamin Gaignardde4b00b2015-03-19 13:35:16 +0100651 .dpms = drm_atomic_helper_connector_dpms,
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200652 .fill_modes = drm_helper_probe_single_connector_modes,
Benjamin Gaignard83af0a42016-06-21 15:09:39 +0200653 .destroy = drm_connector_cleanup,
Benjamin Gaignardde4b00b2015-03-19 13:35:16 +0100654 .reset = drm_atomic_helper_connector_reset,
655 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
656 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Benjamin Gaignard83af0a42016-06-21 15:09:39 +0200657 .late_register = sti_hda_late_register,
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200658};
659
660static struct drm_encoder *sti_hda_find_encoder(struct drm_device *dev)
661{
662 struct drm_encoder *encoder;
663
664 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
665 if (encoder->encoder_type == DRM_MODE_ENCODER_DAC)
666 return encoder;
667 }
668
669 return NULL;
670}
671
672static int sti_hda_bind(struct device *dev, struct device *master, void *data)
673{
674 struct sti_hda *hda = dev_get_drvdata(dev);
675 struct drm_device *drm_dev = data;
676 struct drm_encoder *encoder;
677 struct sti_hda_connector *connector;
678 struct drm_connector *drm_connector;
679 struct drm_bridge *bridge;
680 int err;
681
682 /* Set the drm device handle */
683 hda->drm_dev = drm_dev;
684
685 encoder = sti_hda_find_encoder(drm_dev);
686 if (!encoder)
687 return -ENOMEM;
688
689 connector = devm_kzalloc(dev, sizeof(*connector), GFP_KERNEL);
690 if (!connector)
691 return -ENOMEM;
692
693 connector->hda = hda;
694
695 bridge = devm_kzalloc(dev, sizeof(*bridge), GFP_KERNEL);
696 if (!bridge)
697 return -ENOMEM;
698
699 bridge->driver_private = hda;
Ajay Kumarb07b90f2015-01-20 22:08:43 +0530700 bridge->funcs = &sti_hda_bridge_funcs;
Laurent Pinchart3bb80f22016-11-28 17:59:08 +0200701 drm_bridge_attach(encoder, bridge, NULL);
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200702
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200703 connector->encoder = encoder;
704
705 drm_connector = (struct drm_connector *)connector;
706
707 drm_connector->polled = DRM_CONNECTOR_POLL_HPD;
708
709 drm_connector_init(drm_dev, drm_connector,
710 &sti_hda_connector_funcs, DRM_MODE_CONNECTOR_Component);
711 drm_connector_helper_add(drm_connector,
712 &sti_hda_connector_helper_funcs);
713
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200714 err = drm_mode_connector_attach_encoder(drm_connector, encoder);
715 if (err) {
716 DRM_ERROR("Failed to attach a connector to a encoder\n");
717 goto err_sysfs;
718 }
719
Vincent Abriou9b605142016-02-05 16:23:20 +0100720 /* force to disable hd dacs at startup */
721 hda_enable_hd_dacs(hda, false);
722
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200723 return 0;
724
725err_sysfs:
Benjamin Gaignard84601db2016-06-21 15:09:40 +0200726 drm_bridge_remove(bridge);
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200727 return -EINVAL;
728}
729
730static void sti_hda_unbind(struct device *dev,
731 struct device *master, void *data)
732{
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200733}
734
735static const struct component_ops sti_hda_ops = {
736 .bind = sti_hda_bind,
737 .unbind = sti_hda_unbind,
738};
739
740static int sti_hda_probe(struct platform_device *pdev)
741{
742 struct device *dev = &pdev->dev;
743 struct sti_hda *hda;
744 struct resource *res;
745
746 DRM_INFO("%s\n", __func__);
747
748 hda = devm_kzalloc(dev, sizeof(*hda), GFP_KERNEL);
749 if (!hda)
750 return -ENOMEM;
751
752 hda->dev = pdev->dev;
753
754 /* Get resources */
755 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "hda-reg");
756 if (!res) {
757 DRM_ERROR("Invalid hda resource\n");
758 return -ENOMEM;
759 }
760 hda->regs = devm_ioremap_nocache(dev, res->start, resource_size(res));
Wei Yongjun5024a2b2014-08-26 12:23:52 +0200761 if (!hda->regs)
762 return -ENOMEM;
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200763
764 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
765 "video-dacs-ctrl");
766 if (res) {
767 hda->video_dacs_ctrl = devm_ioremap_nocache(dev, res->start,
768 resource_size(res));
Wei Yongjun5024a2b2014-08-26 12:23:52 +0200769 if (!hda->video_dacs_ctrl)
770 return -ENOMEM;
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200771 } else {
772 /* If no existing video-dacs-ctrl resource continue the probe */
773 DRM_DEBUG_DRIVER("No video-dacs-ctrl resource\n");
774 hda->video_dacs_ctrl = NULL;
775 }
776
777 /* Get clock resources */
778 hda->clk_pix = devm_clk_get(dev, "pix");
779 if (IS_ERR(hda->clk_pix)) {
780 DRM_ERROR("Cannot get hda_pix clock\n");
781 return PTR_ERR(hda->clk_pix);
782 }
783
784 hda->clk_hddac = devm_clk_get(dev, "hddac");
785 if (IS_ERR(hda->clk_hddac)) {
786 DRM_ERROR("Cannot get hda_hddac clock\n");
787 return PTR_ERR(hda->clk_hddac);
788 }
789
790 platform_set_drvdata(pdev, hda);
791
792 return component_add(&pdev->dev, &sti_hda_ops);
793}
794
795static int sti_hda_remove(struct platform_device *pdev)
796{
797 component_del(&pdev->dev, &sti_hda_ops);
798 return 0;
799}
800
Kiran Padwal8e932cf2014-08-26 12:25:24 +0200801static const struct of_device_id hda_of_match[] = {
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200802 { .compatible = "st,stih416-hda", },
803 { .compatible = "st,stih407-hda", },
804 { /* end node */ }
805};
806MODULE_DEVICE_TABLE(of, hda_of_match);
807
808struct platform_driver sti_hda_driver = {
809 .driver = {
810 .name = "sti-hda",
811 .owner = THIS_MODULE,
812 .of_match_table = hda_of_match,
813 },
814 .probe = sti_hda_probe,
815 .remove = sti_hda_remove,
816};
817
Benjamin Gaignardc86a5f62014-07-30 19:25:30 +0200818MODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@st.com>");
819MODULE_DESCRIPTION("STMicroelectronics SoC DRM driver");
820MODULE_LICENSE("GPL");