blob: 501aebb5b81f65cb92edb0f9fc5a33745c2a65b1 [file] [log] [blame]
Jamie Ilesc9353ae2011-01-24 12:19:12 +00001/*
2 * Copyright 2010-2011 Picochip Ltd., Jamie Iles
3 * http://www.picochip.com
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 *
10 * This file implements a driver for the Synopsys DesignWare watchdog device
Baruch Siach58a251f2013-12-30 14:25:54 +020011 * in the many subsystems. The watchdog has 16 different timeout periods
Jamie Ilesc9353ae2011-01-24 12:19:12 +000012 * and these are a function of the input clock frequency.
13 *
14 * The DesignWare watchdog cannot be stopped once it has been started so we
Guenter Roeckf29a72c2016-02-28 13:12:19 -080015 * do not implement a stop function. The watchdog core will continue to send
16 * heartbeat requests after the watchdog device has been closed.
Jamie Ilesc9353ae2011-01-24 12:19:12 +000017 */
Joe Perches27c766a2012-02-15 15:06:19 -080018
19#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Jamie Ilesc9353ae2011-01-24 12:19:12 +000020
21#include <linux/bitops.h>
22#include <linux/clk.h>
Jisheng Zhang31228f42014-09-23 15:42:12 +080023#include <linux/delay.h>
Jamie Ilesc9353ae2011-01-24 12:19:12 +000024#include <linux/err.h>
Jamie Ilesc9353ae2011-01-24 12:19:12 +000025#include <linux/io.h>
26#include <linux/kernel.h>
Jamie Ilesc9353ae2011-01-24 12:19:12 +000027#include <linux/module.h>
28#include <linux/moduleparam.h>
Dinh Nguyen58e56372013-10-22 11:59:12 -050029#include <linux/of.h>
Jamie Ilesc9353ae2011-01-24 12:19:12 +000030#include <linux/pm.h>
31#include <linux/platform_device.h>
Steffen Trumtrar65a3b692017-05-22 10:51:39 +020032#include <linux/reset.h>
Jamie Ilesc9353ae2011-01-24 12:19:12 +000033#include <linux/watchdog.h>
34
35#define WDOG_CONTROL_REG_OFFSET 0x00
36#define WDOG_CONTROL_REG_WDT_EN_MASK 0x01
Brian Norrisa81abbb2018-03-09 19:46:06 -080037#define WDOG_CONTROL_REG_RESP_MODE_MASK 0x02
Jamie Ilesc9353ae2011-01-24 12:19:12 +000038#define WDOG_TIMEOUT_RANGE_REG_OFFSET 0x04
Jisheng Zhangdfa07142014-09-23 15:42:11 +080039#define WDOG_TIMEOUT_RANGE_TOPINIT_SHIFT 4
Jamie Ilesc9353ae2011-01-24 12:19:12 +000040#define WDOG_CURRENT_COUNT_REG_OFFSET 0x08
41#define WDOG_COUNTER_RESTART_REG_OFFSET 0x0c
42#define WDOG_COUNTER_RESTART_KICK_VALUE 0x76
43
44/* The maximum TOP (timeout period) value that can be set in the watchdog. */
45#define DW_WDT_MAX_TOP 15
46
Doug Andersonb5ade9b2015-01-27 14:25:17 -080047#define DW_WDT_DEFAULT_SECONDS 30
48
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +010049static bool nowayout = WATCHDOG_NOWAYOUT;
50module_param(nowayout, bool, 0);
Jamie Ilesc9353ae2011-01-24 12:19:12 +000051MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started "
52 "(default=" __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
53
Guenter Roeckf29a72c2016-02-28 13:12:19 -080054struct dw_wdt {
Jamie Ilesc9353ae2011-01-24 12:19:12 +000055 void __iomem *regs;
56 struct clk *clk;
Guenter Roeckc97344f2016-08-09 22:35:58 -070057 unsigned long rate;
Guenter Roeckf29a72c2016-02-28 13:12:19 -080058 struct watchdog_device wdd;
Steffen Trumtrar65a3b692017-05-22 10:51:39 +020059 struct reset_control *rst;
Brian Norris8c088372018-03-09 19:46:07 -080060 /* Save/restore */
61 u32 control;
62 u32 timeout;
Guenter Roeckf29a72c2016-02-28 13:12:19 -080063};
Jamie Ilesc9353ae2011-01-24 12:19:12 +000064
Guenter Roeckf29a72c2016-02-28 13:12:19 -080065#define to_dw_wdt(wdd) container_of(wdd, struct dw_wdt, wdd)
66
67static inline int dw_wdt_is_enabled(struct dw_wdt *dw_wdt)
Jamie Ilesc9353ae2011-01-24 12:19:12 +000068{
Guenter Roeckf29a72c2016-02-28 13:12:19 -080069 return readl(dw_wdt->regs + WDOG_CONTROL_REG_OFFSET) &
Jamie Ilesc9353ae2011-01-24 12:19:12 +000070 WDOG_CONTROL_REG_WDT_EN_MASK;
71}
72
Guenter Roeckf29a72c2016-02-28 13:12:19 -080073static inline int dw_wdt_top_in_seconds(struct dw_wdt *dw_wdt, unsigned top)
Jamie Ilesc9353ae2011-01-24 12:19:12 +000074{
75 /*
76 * There are 16 possible timeout values in 0..15 where the number of
77 * cycles is 2 ^ (16 + i) and the watchdog counts down.
78 */
Guenter Roeckc97344f2016-08-09 22:35:58 -070079 return (1U << (16 + top)) / dw_wdt->rate;
Jamie Ilesc9353ae2011-01-24 12:19:12 +000080}
81
Guenter Roeckf29a72c2016-02-28 13:12:19 -080082static int dw_wdt_get_top(struct dw_wdt *dw_wdt)
Jamie Ilesc9353ae2011-01-24 12:19:12 +000083{
Guenter Roeckf29a72c2016-02-28 13:12:19 -080084 int top = readl(dw_wdt->regs + WDOG_TIMEOUT_RANGE_REG_OFFSET) & 0xF;
Jamie Ilesc9353ae2011-01-24 12:19:12 +000085
Guenter Roeckf29a72c2016-02-28 13:12:19 -080086 return dw_wdt_top_in_seconds(dw_wdt, top);
Jamie Ilesc9353ae2011-01-24 12:19:12 +000087}
88
Guenter Roeckf29a72c2016-02-28 13:12:19 -080089static int dw_wdt_ping(struct watchdog_device *wdd)
Jamie Ilesc9353ae2011-01-24 12:19:12 +000090{
Guenter Roeckf29a72c2016-02-28 13:12:19 -080091 struct dw_wdt *dw_wdt = to_dw_wdt(wdd);
Jamie Ilesc9353ae2011-01-24 12:19:12 +000092
Guenter Roeckf29a72c2016-02-28 13:12:19 -080093 writel(WDOG_COUNTER_RESTART_KICK_VALUE, dw_wdt->regs +
Doug Andersona0085012015-01-27 14:25:16 -080094 WDOG_COUNTER_RESTART_REG_OFFSET);
Guenter Roeckf29a72c2016-02-28 13:12:19 -080095
96 return 0;
Doug Andersona0085012015-01-27 14:25:16 -080097}
98
Guenter Roeckf29a72c2016-02-28 13:12:19 -080099static int dw_wdt_set_timeout(struct watchdog_device *wdd, unsigned int top_s)
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000100{
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800101 struct dw_wdt *dw_wdt = to_dw_wdt(wdd);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000102 int i, top_val = DW_WDT_MAX_TOP;
103
104 /*
105 * Iterate over the timeout values until we find the closest match. We
106 * always look for >=.
107 */
108 for (i = 0; i <= DW_WDT_MAX_TOP; ++i)
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800109 if (dw_wdt_top_in_seconds(dw_wdt, i) >= top_s) {
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000110 top_val = i;
111 break;
112 }
113
Doug Andersona0085012015-01-27 14:25:16 -0800114 /*
115 * Set the new value in the watchdog. Some versions of dw_wdt
116 * have have TOPINIT in the TIMEOUT_RANGE register (as per
117 * CP_WDT_DUAL_TOP in WDT_COMP_PARAMS_1). On those we
118 * effectively get a pat of the watchdog right here.
119 */
Jisheng Zhangdfa07142014-09-23 15:42:11 +0800120 writel(top_val | top_val << WDOG_TIMEOUT_RANGE_TOPINIT_SHIFT,
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800121 dw_wdt->regs + WDOG_TIMEOUT_RANGE_REG_OFFSET);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000122
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800123 wdd->timeout = dw_wdt_top_in_seconds(dw_wdt, top_val);
Doug Andersona0085012015-01-27 14:25:16 -0800124
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800125 return 0;
126}
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000127
Brian Norrisa81abbb2018-03-09 19:46:06 -0800128static void dw_wdt_arm_system_reset(struct dw_wdt *dw_wdt)
129{
130 u32 val = readl(dw_wdt->regs + WDOG_CONTROL_REG_OFFSET);
131
132 /* Disable interrupt mode; always perform system reset. */
133 val &= ~WDOG_CONTROL_REG_RESP_MODE_MASK;
134 /* Enable watchdog. */
135 val |= WDOG_CONTROL_REG_WDT_EN_MASK;
136 writel(val, dw_wdt->regs + WDOG_CONTROL_REG_OFFSET);
137}
138
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800139static int dw_wdt_start(struct watchdog_device *wdd)
140{
141 struct dw_wdt *dw_wdt = to_dw_wdt(wdd);
142
143 dw_wdt_set_timeout(wdd, wdd->timeout);
Brian Norrisa81abbb2018-03-09 19:46:06 -0800144 dw_wdt_arm_system_reset(dw_wdt);
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800145
146 return 0;
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000147}
148
Oleksij Rempel1bfe8882017-09-26 08:11:22 +0200149static int dw_wdt_stop(struct watchdog_device *wdd)
150{
151 struct dw_wdt *dw_wdt = to_dw_wdt(wdd);
152
153 if (!dw_wdt->rst) {
154 set_bit(WDOG_HW_RUNNING, &wdd->status);
155 return 0;
156 }
157
158 reset_control_assert(dw_wdt->rst);
159 reset_control_deassert(dw_wdt->rst);
160
161 return 0;
162}
163
Guenter Roecka70dcc02017-01-04 12:27:21 -0800164static int dw_wdt_restart(struct watchdog_device *wdd,
165 unsigned long action, void *data)
Jisheng Zhang31228f42014-09-23 15:42:12 +0800166{
Guenter Roecka70dcc02017-01-04 12:27:21 -0800167 struct dw_wdt *dw_wdt = to_dw_wdt(wdd);
Jisheng Zhang31228f42014-09-23 15:42:12 +0800168
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800169 writel(0, dw_wdt->regs + WDOG_TIMEOUT_RANGE_REG_OFFSET);
Brian Norrisa81abbb2018-03-09 19:46:06 -0800170 if (dw_wdt_is_enabled(dw_wdt))
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800171 writel(WDOG_COUNTER_RESTART_KICK_VALUE,
172 dw_wdt->regs + WDOG_COUNTER_RESTART_REG_OFFSET);
Jisheng Zhang31228f42014-09-23 15:42:12 +0800173 else
Brian Norrisa81abbb2018-03-09 19:46:06 -0800174 dw_wdt_arm_system_reset(dw_wdt);
Jisheng Zhang31228f42014-09-23 15:42:12 +0800175
176 /* wait for reset to assert... */
177 mdelay(500);
178
Guenter Roecka70dcc02017-01-04 12:27:21 -0800179 return 0;
Jisheng Zhang31228f42014-09-23 15:42:12 +0800180}
181
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800182static unsigned int dw_wdt_get_timeleft(struct watchdog_device *wdd)
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000183{
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800184 struct dw_wdt *dw_wdt = to_dw_wdt(wdd);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000185
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800186 return readl(dw_wdt->regs + WDOG_CURRENT_COUNT_REG_OFFSET) /
Guenter Roeckc97344f2016-08-09 22:35:58 -0700187 dw_wdt->rate;
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000188}
189
190static const struct watchdog_info dw_wdt_ident = {
191 .options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT |
192 WDIOF_MAGICCLOSE,
193 .identity = "Synopsys DesignWare Watchdog",
194};
195
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800196static const struct watchdog_ops dw_wdt_ops = {
197 .owner = THIS_MODULE,
198 .start = dw_wdt_start,
Oleksij Rempel1bfe8882017-09-26 08:11:22 +0200199 .stop = dw_wdt_stop,
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800200 .ping = dw_wdt_ping,
201 .set_timeout = dw_wdt_set_timeout,
202 .get_timeleft = dw_wdt_get_timeleft,
Guenter Roecka70dcc02017-01-04 12:27:21 -0800203 .restart = dw_wdt_restart,
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800204};
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000205
Heiko Stübnerad83c6c2013-06-26 20:03:52 +0200206#ifdef CONFIG_PM_SLEEP
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000207static int dw_wdt_suspend(struct device *dev)
208{
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800209 struct dw_wdt *dw_wdt = dev_get_drvdata(dev);
210
Brian Norris8c088372018-03-09 19:46:07 -0800211 dw_wdt->control = readl(dw_wdt->regs + WDOG_CONTROL_REG_OFFSET);
212 dw_wdt->timeout = readl(dw_wdt->regs + WDOG_TIMEOUT_RANGE_REG_OFFSET);
213
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800214 clk_disable_unprepare(dw_wdt->clk);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000215
216 return 0;
217}
218
219static int dw_wdt_resume(struct device *dev)
220{
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800221 struct dw_wdt *dw_wdt = dev_get_drvdata(dev);
222 int err = clk_prepare_enable(dw_wdt->clk);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000223
224 if (err)
225 return err;
226
Brian Norris8c088372018-03-09 19:46:07 -0800227 writel(dw_wdt->timeout, dw_wdt->regs + WDOG_TIMEOUT_RANGE_REG_OFFSET);
228 writel(dw_wdt->control, dw_wdt->regs + WDOG_CONTROL_REG_OFFSET);
229
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800230 dw_wdt_ping(&dw_wdt->wdd);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000231
232 return 0;
233}
Heiko Stübnerad83c6c2013-06-26 20:03:52 +0200234#endif /* CONFIG_PM_SLEEP */
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000235
Heiko Stübnerad83c6c2013-06-26 20:03:52 +0200236static SIMPLE_DEV_PM_OPS(dw_wdt_pm_ops, dw_wdt_suspend, dw_wdt_resume);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000237
Bill Pemberton2d991a12012-11-19 13:21:41 -0500238static int dw_wdt_drv_probe(struct platform_device *pdev)
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000239{
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800240 struct device *dev = &pdev->dev;
241 struct watchdog_device *wdd;
242 struct dw_wdt *dw_wdt;
243 struct resource *mem;
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000244 int ret;
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000245
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800246 dw_wdt = devm_kzalloc(dev, sizeof(*dw_wdt), GFP_KERNEL);
247 if (!dw_wdt)
248 return -ENOMEM;
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000249
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800250 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
251 dw_wdt->regs = devm_ioremap_resource(dev, mem);
252 if (IS_ERR(dw_wdt->regs))
253 return PTR_ERR(dw_wdt->regs);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000254
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800255 dw_wdt->clk = devm_clk_get(dev, NULL);
256 if (IS_ERR(dw_wdt->clk))
257 return PTR_ERR(dw_wdt->clk);
258
259 ret = clk_prepare_enable(dw_wdt->clk);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000260 if (ret)
Jingoo Hancf3cc8c2013-04-29 18:15:26 +0900261 return ret;
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000262
Guenter Roeckc97344f2016-08-09 22:35:58 -0700263 dw_wdt->rate = clk_get_rate(dw_wdt->clk);
264 if (dw_wdt->rate == 0) {
265 ret = -EINVAL;
266 goto out_disable_clk;
267 }
268
Steffen Trumtrar65a3b692017-05-22 10:51:39 +0200269 dw_wdt->rst = devm_reset_control_get_optional_shared(&pdev->dev, NULL);
270 if (IS_ERR(dw_wdt->rst)) {
271 ret = PTR_ERR(dw_wdt->rst);
272 goto out_disable_clk;
273 }
274
275 reset_control_deassert(dw_wdt->rst);
276
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800277 wdd = &dw_wdt->wdd;
278 wdd->info = &dw_wdt_ident;
279 wdd->ops = &dw_wdt_ops;
280 wdd->min_timeout = 1;
281 wdd->max_hw_heartbeat_ms =
282 dw_wdt_top_in_seconds(dw_wdt, DW_WDT_MAX_TOP) * 1000;
283 wdd->parent = dev;
284
285 watchdog_set_drvdata(wdd, dw_wdt);
286 watchdog_set_nowayout(wdd, nowayout);
287 watchdog_init_timeout(wdd, 0, dev);
288
289 /*
290 * If the watchdog is already running, use its already configured
291 * timeout. Otherwise use the default or the value provided through
292 * devicetree.
293 */
294 if (dw_wdt_is_enabled(dw_wdt)) {
295 wdd->timeout = dw_wdt_get_top(dw_wdt);
296 set_bit(WDOG_HW_RUNNING, &wdd->status);
297 } else {
298 wdd->timeout = DW_WDT_DEFAULT_SECONDS;
299 watchdog_init_timeout(wdd, 0, dev);
300 }
301
302 platform_set_drvdata(pdev, dw_wdt);
303
Guenter Roecka70dcc02017-01-04 12:27:21 -0800304 watchdog_set_restart_priority(wdd, 128);
305
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800306 ret = watchdog_register_device(wdd);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000307 if (ret)
308 goto out_disable_clk;
309
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000310 return 0;
311
312out_disable_clk:
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800313 clk_disable_unprepare(dw_wdt->clk);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000314 return ret;
315}
316
Bill Pemberton4b12b892012-11-19 13:26:24 -0500317static int dw_wdt_drv_remove(struct platform_device *pdev)
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000318{
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800319 struct dw_wdt *dw_wdt = platform_get_drvdata(pdev);
Jisheng Zhang31228f42014-09-23 15:42:12 +0800320
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800321 watchdog_unregister_device(&dw_wdt->wdd);
Steffen Trumtrar65a3b692017-05-22 10:51:39 +0200322 reset_control_assert(dw_wdt->rst);
Guenter Roeckf29a72c2016-02-28 13:12:19 -0800323 clk_disable_unprepare(dw_wdt->clk);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000324
325 return 0;
326}
327
Dinh Nguyen58e56372013-10-22 11:59:12 -0500328#ifdef CONFIG_OF
329static const struct of_device_id dw_wdt_of_match[] = {
330 { .compatible = "snps,dw-wdt", },
331 { /* sentinel */ }
332};
333MODULE_DEVICE_TABLE(of, dw_wdt_of_match);
334#endif
335
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000336static struct platform_driver dw_wdt_driver = {
337 .probe = dw_wdt_drv_probe,
Bill Pemberton82268712012-11-19 13:21:12 -0500338 .remove = dw_wdt_drv_remove,
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000339 .driver = {
340 .name = "dw_wdt",
Dinh Nguyen58e56372013-10-22 11:59:12 -0500341 .of_match_table = of_match_ptr(dw_wdt_of_match),
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000342 .pm = &dw_wdt_pm_ops,
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000343 },
344};
345
Axel Linb8ec6112011-11-29 13:56:27 +0800346module_platform_driver(dw_wdt_driver);
Jamie Ilesc9353ae2011-01-24 12:19:12 +0000347
348MODULE_AUTHOR("Jamie Iles");
349MODULE_DESCRIPTION("Synopsys DesignWare Watchdog Driver");
350MODULE_LICENSE("GPL");