blob: 302310dfef9eec82b53be1f80059c57792db6d7b [file] [log] [blame]
Sara Sharoneda50cd2016-09-28 17:16:53 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
8 * Copyright(c) 2017 Intel Deutschland GmbH
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * BSD LICENSE
20 *
21 * Copyright(c) 2017 Intel Deutschland GmbH
22 * All rights reserved.
23 *
24 * Redistribution and use in source and binary forms, with or without
25 * modification, are permitted provided that the following conditions
26 * are met:
27 *
28 * * Redistributions of source code must retain the above copyright
29 * notice, this list of conditions and the following disclaimer.
30 * * Redistributions in binary form must reproduce the above copyright
31 * notice, this list of conditions and the following disclaimer in
32 * the documentation and/or other materials provided with the
33 * distribution.
34 * * Neither the name Intel Corporation nor the names of its
35 * contributors may be used to endorse or promote products derived
36 * from this software without specific prior written permission.
37 *
38 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
39 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
40 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
41 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
42 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
43 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
44 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
45 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
46 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
47 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
48 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
49 *
50 *****************************************************************************/
51#include "iwl-trans.h"
52#include "iwl-context-info.h"
53#include "internal.h"
54
55/*
56 * Start up NIC's basic functionality after it has been reset
57 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
58 * NOTE: This does not load uCode nor start the embedded processor
59 */
60static int iwl_pcie_gen2_apm_init(struct iwl_trans *trans)
61{
62 int ret = 0;
63
64 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
65
66 /*
67 * Use "set_bit" below rather than "write", to preserve any hardware
68 * bits already set by default after reset.
69 */
70
71 /*
72 * Disable L0s without affecting L1;
73 * don't wait for ICH L0s (ICH bug W/A)
74 */
75 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
76 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
77
78 /* Set FH wait threshold to maximum (HW error during stress W/A) */
79 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
80
81 /*
82 * Enable HAP INTA (interrupt from management bus) to
83 * wake device's PCI Express link L1a -> L0s
84 */
85 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
86 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
87
88 iwl_pcie_apm_config(trans);
89
90 /*
91 * Set "initialization complete" bit to move adapter from
92 * D0U* --> D0A* (powered-up active) state.
93 */
94 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
95
96 /*
97 * Wait for clock stabilization; once stabilized, access to
98 * device-internal resources is supported, e.g. iwl_write_prph()
99 * and accesses to uCode SRAM.
100 */
101 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
102 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
103 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
104 if (ret < 0) {
105 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
106 return ret;
107 }
108
109 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
110
111 return 0;
112}
113
114static int iwl_pcie_gen2_nic_init(struct iwl_trans *trans)
115{
116 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
117
118 /* TODO: most of the logic can be removed in A0 - but not in Z0 */
119 spin_lock(&trans_pcie->irq_lock);
120 iwl_pcie_gen2_apm_init(trans);
121 spin_unlock(&trans_pcie->irq_lock);
122
123 iwl_op_mode_nic_config(trans->op_mode);
124
125 /* Allocate the RX queue, or reset if it is already allocated */
126 if (iwl_pcie_gen2_rx_init(trans))
127 return -ENOMEM;
128
129 /* Allocate or reset and init all Tx and Command queues */
130 if (iwl_pcie_gen2_tx_init(trans))
131 return -ENOMEM;
132
133 /* enable shadow regs in HW */
134 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
135 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
136
137 return 0;
138}
139
140void iwl_trans_pcie_gen2_fw_alive(struct iwl_trans *trans, u32 scd_addr)
141{
142 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
143
144 iwl_pcie_reset_ict(trans);
145
146 /* make sure all queue are not stopped/used */
147 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
148 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
149
150 /* now that we got alive we can free the fw image & the context info.
151 * paging memory cannot be freed included since FW will still use it
152 */
153 iwl_pcie_ctxt_info_free(trans);
154}
155
156int iwl_trans_pcie_gen2_start_fw(struct iwl_trans *trans,
157 const struct fw_img *fw, bool run_in_rfkill)
158{
159 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
160 bool hw_rfkill;
161 int ret;
162
163 /* This may fail if AMT took ownership of the device */
164 if (iwl_pcie_prepare_card_hw(trans)) {
165 IWL_WARN(trans, "Exit HW not ready\n");
166 ret = -EIO;
167 goto out;
168 }
169
170 iwl_enable_rfkill_int(trans);
171
172 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
173
174 /*
175 * We enabled the RF-Kill interrupt and the handler may very
176 * well be running. Disable the interrupts to make sure no other
177 * interrupt can be fired.
178 */
179 iwl_disable_interrupts(trans);
180
181 /* Make sure it finished running */
182 iwl_pcie_synchronize_irqs(trans);
183
184 mutex_lock(&trans_pcie->mutex);
185
186 /* If platform's RF_KILL switch is NOT set to KILL */
187 hw_rfkill = iwl_trans_check_hw_rf_kill(trans);
188 if (hw_rfkill && !run_in_rfkill) {
189 ret = -ERFKILL;
190 goto out;
191 }
192
193 /* Someone called stop_device, don't try to start_fw */
194 if (trans_pcie->is_down) {
195 IWL_WARN(trans,
196 "Can't start_fw since the HW hasn't been started\n");
197 ret = -EIO;
198 goto out;
199 }
200
201 /* make sure rfkill handshake bits are cleared */
202 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
203 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
204 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
205
206 /* clear (again), then enable host interrupts */
207 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
208
209 ret = iwl_pcie_gen2_nic_init(trans);
210 if (ret) {
211 IWL_ERR(trans, "Unable to init nic\n");
212 goto out;
213 }
214
215 if (iwl_pcie_ctxt_info_init(trans, fw))
216 return -ENOMEM;
217
218 /* re-check RF-Kill state since we may have missed the interrupt */
219 hw_rfkill = iwl_trans_check_hw_rf_kill(trans);
220 if (hw_rfkill && !run_in_rfkill)
221 ret = -ERFKILL;
222
223out:
224 mutex_unlock(&trans_pcie->mutex);
225 return ret;
226}