blob: 7bed5be886c6579bef41ba29e3e9ac5b0831a882 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Magnus Dammd28bdf02010-05-11 13:29:17 +00002#ifndef __SH_CLOCK_H
3#define __SH_CLOCK_H
4
5#include <linux/list.h>
6#include <linux/seq_file.h>
7#include <linux/cpufreq.h>
Paul Mundt28085bc2010-10-15 16:46:37 +09008#include <linux/types.h>
9#include <linux/kref.h>
Magnus Dammd28bdf02010-05-11 13:29:17 +000010#include <linux/clk.h>
11#include <linux/err.h>
12
13struct clk;
14
Paul Mundt28085bc2010-10-15 16:46:37 +090015struct clk_mapping {
16 phys_addr_t phys;
17 void __iomem *base;
18 unsigned long len;
19 struct kref ref;
20};
21
Magnus Damm84c36ff2012-02-29 22:18:19 +090022struct sh_clk_ops {
Paul Mundt549015c2010-11-15 18:48:25 +090023#ifdef CONFIG_SH_CLK_CPG_LEGACY
Magnus Dammd28bdf02010-05-11 13:29:17 +000024 void (*init)(struct clk *clk);
Paul Mundt549015c2010-11-15 18:48:25 +090025#endif
Magnus Dammd28bdf02010-05-11 13:29:17 +000026 int (*enable)(struct clk *clk);
27 void (*disable)(struct clk *clk);
28 unsigned long (*recalc)(struct clk *clk);
Paul Mundt35a96c72010-11-15 18:18:32 +090029 int (*set_rate)(struct clk *clk, unsigned long rate);
Magnus Dammd28bdf02010-05-11 13:29:17 +000030 int (*set_parent)(struct clk *clk, struct clk *parent);
31 long (*round_rate)(struct clk *clk, unsigned long rate);
32};
33
Paul Mundt1111cc12012-05-25 15:21:43 +090034#define SH_CLK_DIV_MSK(div) ((1 << (div)) - 1)
35#define SH_CLK_DIV4_MSK SH_CLK_DIV_MSK(4)
36#define SH_CLK_DIV6_MSK SH_CLK_DIV_MSK(6)
37
Magnus Dammd28bdf02010-05-11 13:29:17 +000038struct clk {
39 struct list_head node;
Magnus Dammd28bdf02010-05-11 13:29:17 +000040 struct clk *parent;
Guennadi Liakhovetskib5272b502010-07-21 10:13:06 +000041 struct clk **parent_table; /* list of parents to */
42 unsigned short parent_num; /* choose between */
43 unsigned char src_shift; /* source clock field in the */
44 unsigned char src_width; /* configuration register */
Magnus Damm84c36ff2012-02-29 22:18:19 +090045 struct sh_clk_ops *ops;
Magnus Dammd28bdf02010-05-11 13:29:17 +000046
47 struct list_head children;
48 struct list_head sibling; /* node for children */
49
50 int usecount;
51
52 unsigned long rate;
53 unsigned long flags;
54
55 void __iomem *enable_reg;
Guennadi Liakhovetskia028c6d2013-12-14 16:23:51 +010056 void __iomem *status_reg;
Magnus Dammd28bdf02010-05-11 13:29:17 +000057 unsigned int enable_bit;
Magnus Dammeda20302011-12-08 22:58:54 +090058 void __iomem *mapped_reg;
Magnus Dammd28bdf02010-05-11 13:29:17 +000059
Paul Mundt1111cc12012-05-25 15:21:43 +090060 unsigned int div_mask;
Magnus Dammd28bdf02010-05-11 13:29:17 +000061 unsigned long arch_flags;
62 void *priv;
Paul Mundt28085bc2010-10-15 16:46:37 +090063 struct clk_mapping *mapping;
Magnus Dammd28bdf02010-05-11 13:29:17 +000064 struct cpufreq_frequency_table *freq_table;
Paul Mundtf5869032010-10-15 18:17:35 +090065 unsigned int nr_freqs;
Magnus Dammd28bdf02010-05-11 13:29:17 +000066};
67
Paul Mundt4d6ddb02012-04-11 12:05:50 +090068#define CLK_ENABLE_ON_INIT BIT(0)
69
70#define CLK_ENABLE_REG_32BIT BIT(1) /* default access size */
71#define CLK_ENABLE_REG_16BIT BIT(2)
72#define CLK_ENABLE_REG_8BIT BIT(3)
73
Paul Mundt764f4e42012-05-25 16:34:48 +090074#define CLK_MASK_DIV_ON_DISABLE BIT(4)
75
Paul Mundt4d6ddb02012-04-11 12:05:50 +090076#define CLK_ENABLE_REG_MASK (CLK_ENABLE_REG_32BIT | \
77 CLK_ENABLE_REG_16BIT | \
78 CLK_ENABLE_REG_8BIT)
Magnus Dammd28bdf02010-05-11 13:29:17 +000079
Paul Mundta71ba092010-05-13 18:42:25 +090080/* drivers/sh/clk.c */
Magnus Dammd28bdf02010-05-11 13:29:17 +000081unsigned long followparent_recalc(struct clk *);
82void recalculate_root_clocks(void);
83void propagate_rate(struct clk *);
84int clk_reparent(struct clk *child, struct clk *parent);
85int clk_register(struct clk *);
86void clk_unregister(struct clk *);
Magnus Damm8b5ee112010-05-11 13:29:25 +000087void clk_enable_init_clocks(void);
Magnus Dammd28bdf02010-05-11 13:29:17 +000088
Magnus Dammd28bdf02010-05-11 13:29:17 +000089struct clk_div_mult_table {
90 unsigned int *divisors;
91 unsigned int nr_divisors;
92 unsigned int *multipliers;
93 unsigned int nr_multipliers;
94};
95
96struct cpufreq_frequency_table;
97void clk_rate_table_build(struct clk *clk,
98 struct cpufreq_frequency_table *freq_table,
99 int nr_freqs,
100 struct clk_div_mult_table *src_table,
101 unsigned long *bitmap);
102
103long clk_rate_table_round(struct clk *clk,
104 struct cpufreq_frequency_table *freq_table,
105 unsigned long rate);
106
107int clk_rate_table_find(struct clk *clk,
108 struct cpufreq_frequency_table *freq_table,
109 unsigned long rate);
110
Paul Mundt8e122db2010-10-15 18:33:24 +0900111long clk_rate_div_range_round(struct clk *clk, unsigned int div_min,
112 unsigned int div_max, unsigned long rate);
113
Kuninori Morimotodd2c0ca2011-09-19 18:51:13 -0700114long clk_rate_mult_range_round(struct clk *clk, unsigned int mult_min,
115 unsigned int mult_max, unsigned long rate);
116
Guennadi Liakhovetskia028c6d2013-12-14 16:23:51 +0100117#define SH_CLK_MSTP(_parent, _enable_reg, _enable_bit, _status_reg, _flags) \
Magnus Dammd28bdf02010-05-11 13:29:17 +0000118{ \
119 .parent = _parent, \
120 .enable_reg = (void __iomem *)_enable_reg, \
121 .enable_bit = _enable_bit, \
Guennadi Liakhovetskia028c6d2013-12-14 16:23:51 +0100122 .status_reg = _status_reg, \
Magnus Dammd28bdf02010-05-11 13:29:17 +0000123 .flags = _flags, \
124}
125
Guennadi Liakhovetskia028c6d2013-12-14 16:23:51 +0100126#define SH_CLK_MSTP32(_p, _r, _b, _f) \
127 SH_CLK_MSTP(_p, _r, _b, 0, _f | CLK_ENABLE_REG_32BIT)
Paul Mundt4d6ddb02012-04-11 12:05:50 +0900128
Guennadi Liakhovetskia028c6d2013-12-14 16:23:51 +0100129#define SH_CLK_MSTP32_STS(_p, _r, _b, _s, _f) \
130 SH_CLK_MSTP(_p, _r, _b, _s, _f | CLK_ENABLE_REG_32BIT)
Paul Mundt4d6ddb02012-04-11 12:05:50 +0900131
Guennadi Liakhovetskia028c6d2013-12-14 16:23:51 +0100132#define SH_CLK_MSTP16(_p, _r, _b, _f) \
133 SH_CLK_MSTP(_p, _r, _b, 0, _f | CLK_ENABLE_REG_16BIT)
134
135#define SH_CLK_MSTP8(_p, _r, _b, _f) \
136 SH_CLK_MSTP(_p, _r, _b, 0, _f | CLK_ENABLE_REG_8BIT)
Paul Mundt4d6ddb02012-04-11 12:05:50 +0900137
138int sh_clk_mstp_register(struct clk *clks, int nr);
139
140/*
141 * MSTP registration never really cared about access size, despite the
142 * original enable/disable pairs assuming a 32-bit access. Clocks are
143 * responsible for defining their access sizes either directly or via the
144 * clock definition wrappers.
145 */
146static inline int __deprecated sh_clk_mstp32_register(struct clk *clks, int nr)
147{
148 return sh_clk_mstp_register(clks, nr);
149}
Magnus Dammd28bdf02010-05-11 13:29:17 +0000150
151#define SH_CLK_DIV4(_parent, _reg, _shift, _div_bitmap, _flags) \
152{ \
153 .parent = _parent, \
154 .enable_reg = (void __iomem *)_reg, \
155 .enable_bit = _shift, \
156 .arch_flags = _div_bitmap, \
Paul Mundt1111cc12012-05-25 15:21:43 +0900157 .div_mask = SH_CLK_DIV4_MSK, \
Magnus Dammd28bdf02010-05-11 13:29:17 +0000158 .flags = _flags, \
159}
160
Paul Mundta60977a2012-05-25 14:59:26 +0900161struct clk_div_table {
Magnus Dammd28bdf02010-05-11 13:29:17 +0000162 struct clk_div_mult_table *div_mult_table;
163 void (*kick)(struct clk *clk);
164};
165
Paul Mundta60977a2012-05-25 14:59:26 +0900166#define clk_div4_table clk_div_table
167
Magnus Dammd28bdf02010-05-11 13:29:17 +0000168int sh_clk_div4_register(struct clk *clks, int nr,
169 struct clk_div4_table *table);
170int sh_clk_div4_enable_register(struct clk *clks, int nr,
171 struct clk_div4_table *table);
172int sh_clk_div4_reparent_register(struct clk *clks, int nr,
173 struct clk_div4_table *table);
174
Kuninori Morimoto56242a12011-11-21 21:33:18 -0800175#define SH_CLK_DIV6_EXT(_reg, _flags, _parents, \
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000176 _num_parents, _src_shift, _src_width) \
177{ \
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000178 .enable_reg = (void __iomem *)_reg, \
Paul Mundt75f5f8a2012-05-25 15:26:01 +0900179 .enable_bit = 0, /* unused */ \
Paul Mundt764f4e42012-05-25 16:34:48 +0900180 .flags = _flags | CLK_MASK_DIV_ON_DISABLE, \
Paul Mundt1111cc12012-05-25 15:21:43 +0900181 .div_mask = SH_CLK_DIV6_MSK, \
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000182 .parent_table = _parents, \
183 .parent_num = _num_parents, \
184 .src_shift = _src_shift, \
185 .src_width = _src_width, \
Magnus Dammd28bdf02010-05-11 13:29:17 +0000186}
187
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000188#define SH_CLK_DIV6(_parent, _reg, _flags) \
Kuninori Morimoto56242a12011-11-21 21:33:18 -0800189{ \
190 .parent = _parent, \
191 .enable_reg = (void __iomem *)_reg, \
Paul Mundt75f5f8a2012-05-25 15:26:01 +0900192 .enable_bit = 0, /* unused */ \
Paul Mundt1111cc12012-05-25 15:21:43 +0900193 .div_mask = SH_CLK_DIV6_MSK, \
Paul Mundt764f4e42012-05-25 16:34:48 +0900194 .flags = _flags | CLK_MASK_DIV_ON_DISABLE, \
Kuninori Morimoto56242a12011-11-21 21:33:18 -0800195}
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000196
Magnus Dammd28bdf02010-05-11 13:29:17 +0000197int sh_clk_div6_register(struct clk *clks, int nr);
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000198int sh_clk_div6_reparent_register(struct clk *clks, int nr);
Magnus Dammd28bdf02010-05-11 13:29:17 +0000199
Kuninori Morimoto15220432011-07-06 02:54:11 +0000200#define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }
201#define CLKDEV_DEV_ID(_id, _clk) { .dev_id = _id, .clk = _clk }
202#define CLKDEV_ICK_ID(_cid, _did, _clk) { .con_id = _cid, .dev_id = _did, .clk = _clk }
203
Kuninori Morimoto9d626ec2012-10-30 20:06:55 -0700204/* .enable_reg will be updated to .mapping on sh_clk_fsidiv_register() */
205#define SH_CLK_FSIDIV(_reg, _parent) \
206{ \
207 .enable_reg = (void __iomem *)_reg, \
208 .parent = _parent, \
209}
210
211int sh_clk_fsidiv_register(struct clk *clks, int nr);
212
Magnus Dammd28bdf02010-05-11 13:29:17 +0000213#endif /* __SH_CLOCK_H */