blob: 739ba3f222e851407cd97dcc2ed52ac509e32edc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090050#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Tejun Heoa22e6442008-03-10 10:25:25 +090052static int ahci_skip_host_reset;
53module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
54MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
55
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040056static int ahci_enable_alpm(struct ata_port *ap,
57 enum link_pm policy);
58static void ahci_disable_alpm(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60enum {
61 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090062 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 AHCI_MAX_SG = 168, /* hardware max is 64K */
64 AHCI_DMA_BOUNDARY = 0xffffffff,
Tejun Heo12fad3f2006-05-15 21:03:55 +090065 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090066 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090067 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040069 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090070 AHCI_CMD_TBL_HDR_SZ = 0x80,
71 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
72 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
73 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 AHCI_RX_FIS_SZ,
75 AHCI_IRQ_ON_SG = (1 << 31),
76 AHCI_CMD_ATAPI = (1 << 5),
77 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090078 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090079 AHCI_CMD_RESET = (1 << 8),
80 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090083 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090084 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090087 board_ahci_vt8251 = 1,
88 board_ahci_ign_iferr = 2,
89 board_ahci_sb600 = 3,
90 board_ahci_mv = 4,
Shane Huange39fc8c2008-02-22 05:00:31 -080091 board_ahci_sb700 = 5,
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93 /* global controller registers */
94 HOST_CAP = 0x00, /* host capabilities */
95 HOST_CTL = 0x04, /* global host control */
96 HOST_IRQ_STAT = 0x08, /* interrupt status */
97 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
98 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
99
100 /* HOST_CTL bits */
101 HOST_RESET = (1 << 0), /* reset controller; self-clear */
102 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
103 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
104
105 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900106 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +0900107 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900108 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400109 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900110 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900111 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900112 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900113 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115 /* registers for each SATA port */
116 PORT_LST_ADDR = 0x00, /* command list DMA addr */
117 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
118 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
119 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
120 PORT_IRQ_STAT = 0x10, /* interrupt status */
121 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
122 PORT_CMD = 0x18, /* port command */
123 PORT_TFDATA = 0x20, /* taskfile data */
124 PORT_SIG = 0x24, /* device TF signature */
125 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
127 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
128 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
129 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900130 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
132 /* PORT_IRQ_{STAT,MASK} bits */
133 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
134 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
135 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
136 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
137 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
138 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
139 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
140 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
141
142 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
143 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
144 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
145 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
146 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
147 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
148 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
149 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
150 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
151
Tejun Heo78cd52d2006-05-15 20:58:29 +0900152 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
153 PORT_IRQ_IF_ERR |
154 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900155 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900156 PORT_IRQ_UNK_FIS |
157 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900158 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
159 PORT_IRQ_TF_ERR |
160 PORT_IRQ_HBUS_DATA_ERR,
161 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
162 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
163 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
165 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400166 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
167 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500168 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900169 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
171 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
172 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900173 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
175 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
176 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
177
Tejun Heo0be0aa92006-07-26 15:59:26 +0900178 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
180 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
181 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400182
Tejun Heo417a1a62007-09-23 13:19:55 +0900183 /* hpriv->flags bits */
184 AHCI_HFLAG_NO_NCQ = (1 << 0),
185 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
186 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
187 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
188 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
189 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900190 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400191 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Jeff Garzika8785392008-02-28 15:43:48 -0500192 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
Tejun Heo417a1a62007-09-23 13:19:55 +0900193
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200194 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900195
196 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
197 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400198 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
199 ATA_FLAG_IPM,
Tejun Heoc4f77922007-12-06 15:09:43 +0900200
201 ICH_MAP = 0x90, /* ICH MAP register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202};
203
204struct ahci_cmd_hdr {
Al Viro4ca4e432007-12-30 09:32:22 +0000205 __le32 opts;
206 __le32 status;
207 __le32 tbl_addr;
208 __le32 tbl_addr_hi;
209 __le32 reserved[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210};
211
212struct ahci_sg {
Al Viro4ca4e432007-12-30 09:32:22 +0000213 __le32 addr;
214 __le32 addr_hi;
215 __le32 reserved;
216 __le32 flags_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217};
218
219struct ahci_host_priv {
Tejun Heo417a1a62007-09-23 13:19:55 +0900220 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900221 u32 cap; /* cap to use */
222 u32 port_map; /* port map to use */
223 u32 saved_cap; /* saved initial cap */
224 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225};
226
227struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900228 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 struct ahci_cmd_hdr *cmd_slot;
230 dma_addr_t cmd_slot_dma;
231 void *cmd_tbl;
232 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 void *rx_fis;
234 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900235 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900236 unsigned int ncq_saw_d2h:1;
237 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900238 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700239 u32 intr_mask; /* interrupts to enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240};
241
Tejun Heoda3dbb12007-07-16 14:29:40 +0900242static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
243static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400244static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900245static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900246static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247static int ahci_port_start(struct ata_port *ap);
248static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249static void ahci_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900250static void ahci_freeze(struct ata_port *ap);
251static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900252static void ahci_pmp_attach(struct ata_port *ap);
253static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900254static int ahci_softreset(struct ata_link *link, unsigned int *class,
255 unsigned long deadline);
256static int ahci_hardreset(struct ata_link *link, unsigned int *class,
257 unsigned long deadline);
258static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
259 unsigned long deadline);
260static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
261 unsigned long deadline);
262static void ahci_postreset(struct ata_link *link, unsigned int *class);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900263static void ahci_error_handler(struct ata_port *ap);
264static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400265static int ahci_port_resume(struct ata_port *ap);
Jeff Garzika8785392008-02-28 15:43:48 -0500266static void ahci_dev_config(struct ata_device *dev);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400267static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
268static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
269 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900270#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900271static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900272static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
273static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900274#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400276static struct class_device_attribute *ahci_shost_attrs[] = {
277 &class_device_attr_link_power_management_policy,
278 NULL
279};
280
Jeff Garzik193515d2005-11-07 00:59:37 -0500281static struct scsi_host_template ahci_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900282 ATA_NCQ_SHT(DRV_NAME),
Tejun Heo12fad3f2006-05-15 21:03:55 +0900283 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 .dma_boundary = AHCI_DMA_BOUNDARY,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400286 .shost_attrs = ahci_shost_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287};
288
Tejun Heo029cfd62008-03-25 12:22:49 +0900289static struct ata_port_operations ahci_ops = {
290 .inherits = &sata_pmp_port_ops,
291
Tejun Heo7d50b602007-09-23 13:19:54 +0900292 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 .qc_prep = ahci_qc_prep,
294 .qc_issue = ahci_qc_issue,
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900295 .qc_fill_rtf = ahci_qc_fill_rtf,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Tejun Heo78cd52d2006-05-15 20:58:29 +0900297 .freeze = ahci_freeze,
298 .thaw = ahci_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900299 .softreset = ahci_softreset,
300 .hardreset = ahci_hardreset,
301 .postreset = ahci_postreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900302 .pmp_softreset = ahci_softreset,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900303 .error_handler = ahci_error_handler,
304 .post_internal_cmd = ahci_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900305 .dev_config = ahci_dev_config,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900306
Tejun Heo029cfd62008-03-25 12:22:49 +0900307 .scr_read = ahci_scr_read,
308 .scr_write = ahci_scr_write,
Tejun Heo7d50b602007-09-23 13:19:54 +0900309 .pmp_attach = ahci_pmp_attach,
310 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900311
Tejun Heo029cfd62008-03-25 12:22:49 +0900312 .enable_pm = ahci_enable_alpm,
313 .disable_pm = ahci_disable_alpm,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900314#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900315 .port_suspend = ahci_port_suspend,
316 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900317#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 .port_start = ahci_port_start,
319 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320};
321
Tejun Heo029cfd62008-03-25 12:22:49 +0900322static struct ata_port_operations ahci_vt8251_ops = {
323 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900324 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900325};
326
Tejun Heo029cfd62008-03-25 12:22:49 +0900327static struct ata_port_operations ahci_p5wdh_ops = {
328 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900329 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900330};
331
Tejun Heo417a1a62007-09-23 13:19:55 +0900332#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
333
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100334static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 /* board_ahci */
336 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900337 .flags = AHCI_FLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400338 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400339 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 .port_ops = &ahci_ops,
341 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200342 /* board_ahci_vt8251 */
343 {
Tejun Heo6949b912007-09-23 13:19:55 +0900344 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900345 .flags = AHCI_FLAG_COMMON,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200346 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400347 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900348 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200349 },
Tejun Heo41669552006-11-29 11:33:14 +0900350 /* board_ahci_ign_iferr */
351 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900352 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
353 .flags = AHCI_FLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900354 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400355 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900356 .port_ops = &ahci_ops,
357 },
Conke Hu55a61602007-03-27 18:33:05 +0800358 /* board_ahci_sb600 */
359 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900360 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Jeff Garzik4cde32f2008-03-24 22:40:40 -0400361 AHCI_HFLAG_32BIT_ONLY |
Jeff Garzika8785392008-02-28 15:43:48 -0500362 AHCI_HFLAG_SECT255 | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900363 .flags = AHCI_FLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800364 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400365 .udma_mask = ATA_UDMA6,
Conke Hu55a61602007-03-27 18:33:05 +0800366 .port_ops = &ahci_ops,
367 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400368 /* board_ahci_mv */
369 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900370 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
371 AHCI_HFLAG_MV_PATA),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400372 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900373 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400374 .pio_mask = 0x1f, /* pio0-4 */
375 .udma_mask = ATA_UDMA6,
376 .port_ops = &ahci_ops,
377 },
Shane Huange39fc8c2008-02-22 05:00:31 -0800378 /* board_ahci_sb700 */
379 {
380 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
381 AHCI_HFLAG_NO_PMP),
382 .flags = AHCI_FLAG_COMMON,
Shane Huange39fc8c2008-02-22 05:00:31 -0800383 .pio_mask = 0x1f, /* pio0-4 */
384 .udma_mask = ATA_UDMA6,
385 .port_ops = &ahci_ops,
386 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387};
388
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500389static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400390 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400391 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
392 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
393 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
394 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
395 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900396 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400397 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
398 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
399 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
400 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900401 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
402 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
403 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
404 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
405 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
406 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
407 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
408 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
409 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
410 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
411 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
412 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
413 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
414 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
415 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
416 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
417 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400418 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
419 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800420 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
421 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400422
Tejun Heoe34bb372007-02-26 20:24:03 +0900423 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
424 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
425 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400426
427 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800428 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800429 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
430 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
431 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
432 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
433 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
434 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400435
436 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400437 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900438 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400439
440 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400441 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
442 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
443 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
444 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500445 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
446 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
447 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
448 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
449 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
450 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
451 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
452 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500453 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
454 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
455 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
456 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
457 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
458 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
459 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
460 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800461 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
462 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
463 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
464 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
465 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
466 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
467 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
468 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
469 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
470 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
471 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
472 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
473 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
474 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
475 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
476 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
477 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
478 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
479 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
480 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
481 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
482 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
483 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
484 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800485 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
486 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
487 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
488 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800489 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
490 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
491 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
492 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
493 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
494 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
495 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
496 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen70d562c2008-03-06 21:22:41 +0800497 { PCI_VDEVICE(NVIDIA, 0x0bc8), board_ahci }, /* MCP7B */
498 { PCI_VDEVICE(NVIDIA, 0x0bc9), board_ahci }, /* MCP7B */
499 { PCI_VDEVICE(NVIDIA, 0x0bca), board_ahci }, /* MCP7B */
500 { PCI_VDEVICE(NVIDIA, 0x0bcb), board_ahci }, /* MCP7B */
501 { PCI_VDEVICE(NVIDIA, 0x0bcc), board_ahci }, /* MCP7B */
502 { PCI_VDEVICE(NVIDIA, 0x0bcd), board_ahci }, /* MCP7B */
503 { PCI_VDEVICE(NVIDIA, 0x0bce), board_ahci }, /* MCP7B */
504 { PCI_VDEVICE(NVIDIA, 0x0bcf), board_ahci }, /* MCP7B */
505 { PCI_VDEVICE(NVIDIA, 0x0bd0), board_ahci }, /* MCP7B */
506 { PCI_VDEVICE(NVIDIA, 0x0bd1), board_ahci }, /* MCP7B */
507 { PCI_VDEVICE(NVIDIA, 0x0bd2), board_ahci }, /* MCP7B */
508 { PCI_VDEVICE(NVIDIA, 0x0bd3), board_ahci }, /* MCP7B */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400509
Jeff Garzik95916ed2006-07-29 04:10:14 -0400510 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400511 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
512 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
513 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400514
Jeff Garzikcd70c262007-07-08 02:29:42 -0400515 /* Marvell */
516 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100517 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400518
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500519 /* Generic, PCI class code for AHCI */
520 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500521 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500522
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 { } /* terminate list */
524};
525
526
527static struct pci_driver ahci_pci_driver = {
528 .name = DRV_NAME,
529 .id_table = ahci_pci_tbl,
530 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900531 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900532#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900533 .suspend = ahci_pci_device_suspend,
534 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900535#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536};
537
538
Tejun Heo98fa4b62006-11-02 12:17:23 +0900539static inline int ahci_nr_ports(u32 cap)
540{
541 return (cap & 0x1f) + 1;
542}
543
Jeff Garzikdab632e2007-05-28 08:33:01 -0400544static inline void __iomem *__ahci_port_base(struct ata_host *host,
545 unsigned int port_no)
546{
547 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
548
549 return mmio + 0x100 + (port_no * 0x80);
550}
551
Tejun Heo4447d352007-04-17 23:44:08 +0900552static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400554 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555}
556
Tejun Heob710a1f2008-01-05 23:11:57 +0900557static void ahci_enable_ahci(void __iomem *mmio)
558{
559 u32 tmp;
560
561 /* turn on AHCI_EN */
562 tmp = readl(mmio + HOST_CTL);
563 if (!(tmp & HOST_AHCI_EN)) {
564 tmp |= HOST_AHCI_EN;
565 writel(tmp, mmio + HOST_CTL);
566 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
567 WARN_ON(!(tmp & HOST_AHCI_EN));
568 }
569}
570
Tejun Heod447df12007-03-18 22:15:33 +0900571/**
572 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900573 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900574 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900575 *
576 * Some registers containing configuration info might be setup by
577 * BIOS and might be cleared on reset. This function saves the
578 * initial values of those registers into @hpriv such that they
579 * can be restored after controller reset.
580 *
581 * If inconsistent, config values are fixed up by this function.
582 *
583 * LOCKING:
584 * None.
585 */
Tejun Heo4447d352007-04-17 23:44:08 +0900586static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900587 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900588{
Tejun Heo4447d352007-04-17 23:44:08 +0900589 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900590 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900591 int i;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100592 int mv;
Tejun Heod447df12007-03-18 22:15:33 +0900593
Tejun Heob710a1f2008-01-05 23:11:57 +0900594 /* make sure AHCI mode is enabled before accessing CAP */
595 ahci_enable_ahci(mmio);
596
Tejun Heod447df12007-03-18 22:15:33 +0900597 /* Values prefixed with saved_ are written back to host after
598 * reset. Values without are used for driver operation.
599 */
600 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
601 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
602
Tejun Heo274c1fd2007-07-16 14:29:40 +0900603 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900604 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200605 dev_printk(KERN_INFO, &pdev->dev,
606 "controller can't do 64bit DMA, forcing 32bit\n");
607 cap &= ~HOST_CAP_64;
608 }
609
Tejun Heo417a1a62007-09-23 13:19:55 +0900610 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900611 dev_printk(KERN_INFO, &pdev->dev,
612 "controller can't do NCQ, turning off CAP_NCQ\n");
613 cap &= ~HOST_CAP_NCQ;
614 }
615
Roel Kluin258cd842008-03-09 21:42:40 +0100616 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
Tejun Heo6949b912007-09-23 13:19:55 +0900617 dev_printk(KERN_INFO, &pdev->dev,
618 "controller can't do PMP, turning off CAP_PMP\n");
619 cap &= ~HOST_CAP_PMP;
620 }
621
Jeff Garzikcd70c262007-07-08 02:29:42 -0400622 /*
623 * Temporary Marvell 6145 hack: PATA port presence
624 * is asserted through the standard AHCI port
625 * presence register, as bit 4 (counting from 0)
626 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900627 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100628 if (pdev->device == 0x6121)
629 mv = 0x3;
630 else
631 mv = 0xf;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400632 dev_printk(KERN_ERR, &pdev->dev,
633 "MV_AHCI HACK: port_map %x -> %x\n",
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100634 port_map,
635 port_map & mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400636
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100637 port_map &= mv;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400638 }
639
Tejun Heo17199b12007-03-18 22:26:53 +0900640 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900641 if (port_map) {
Tejun Heo837f5f82008-02-06 15:13:51 +0900642 int map_ports = 0;
Tejun Heo17199b12007-03-18 22:26:53 +0900643
Tejun Heo837f5f82008-02-06 15:13:51 +0900644 for (i = 0; i < AHCI_MAX_PORTS; i++)
645 if (port_map & (1 << i))
646 map_ports++;
Tejun Heo17199b12007-03-18 22:26:53 +0900647
Tejun Heo837f5f82008-02-06 15:13:51 +0900648 /* If PI has more ports than n_ports, whine, clear
649 * port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900650 */
Tejun Heo837f5f82008-02-06 15:13:51 +0900651 if (map_ports > ahci_nr_ports(cap)) {
Tejun Heo4447d352007-04-17 23:44:08 +0900652 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo837f5f82008-02-06 15:13:51 +0900653 "implemented port map (0x%x) contains more "
654 "ports than nr_ports (%u), using nr_ports\n",
655 port_map, ahci_nr_ports(cap));
Tejun Heo7a234af2007-09-03 12:44:57 +0900656 port_map = 0;
657 }
658 }
659
660 /* fabricate port_map from cap.nr_ports */
661 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900662 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900663 dev_printk(KERN_WARNING, &pdev->dev,
664 "forcing PORTS_IMPL to 0x%x\n", port_map);
665
666 /* write the fixed up value to the PI register */
667 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900668 }
669
Tejun Heod447df12007-03-18 22:15:33 +0900670 /* record values to use during operation */
671 hpriv->cap = cap;
672 hpriv->port_map = port_map;
673}
674
675/**
676 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900677 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900678 *
679 * Restore initial config stored by ahci_save_initial_config().
680 *
681 * LOCKING:
682 * None.
683 */
Tejun Heo4447d352007-04-17 23:44:08 +0900684static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900685{
Tejun Heo4447d352007-04-17 23:44:08 +0900686 struct ahci_host_priv *hpriv = host->private_data;
687 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
688
Tejun Heod447df12007-03-18 22:15:33 +0900689 writel(hpriv->saved_cap, mmio + HOST_CAP);
690 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
691 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
692}
693
Tejun Heo203ef6c2007-07-16 14:29:40 +0900694static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900696 static const int offset[] = {
697 [SCR_STATUS] = PORT_SCR_STAT,
698 [SCR_CONTROL] = PORT_SCR_CTL,
699 [SCR_ERROR] = PORT_SCR_ERR,
700 [SCR_ACTIVE] = PORT_SCR_ACT,
701 [SCR_NOTIFICATION] = PORT_SCR_NTF,
702 };
703 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
Tejun Heo203ef6c2007-07-16 14:29:40 +0900705 if (sc_reg < ARRAY_SIZE(offset) &&
706 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
707 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900708 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709}
710
Tejun Heo203ef6c2007-07-16 14:29:40 +0900711static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900713 void __iomem *port_mmio = ahci_port_base(ap);
714 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Tejun Heo203ef6c2007-07-16 14:29:40 +0900716 if (offset) {
717 *val = readl(port_mmio + offset);
718 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900720 return -EINVAL;
721}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Tejun Heo203ef6c2007-07-16 14:29:40 +0900723static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
724{
725 void __iomem *port_mmio = ahci_port_base(ap);
726 int offset = ahci_scr_offset(ap, sc_reg);
727
728 if (offset) {
729 writel(val, port_mmio + offset);
730 return 0;
731 }
732 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733}
734
Tejun Heo4447d352007-04-17 23:44:08 +0900735static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900736{
Tejun Heo4447d352007-04-17 23:44:08 +0900737 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900738 u32 tmp;
739
Tejun Heod8fcd112006-07-26 15:59:25 +0900740 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900741 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900742 tmp |= PORT_CMD_START;
743 writel(tmp, port_mmio + PORT_CMD);
744 readl(port_mmio + PORT_CMD); /* flush */
745}
746
Tejun Heo4447d352007-04-17 23:44:08 +0900747static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900748{
Tejun Heo4447d352007-04-17 23:44:08 +0900749 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900750 u32 tmp;
751
752 tmp = readl(port_mmio + PORT_CMD);
753
Tejun Heod8fcd112006-07-26 15:59:25 +0900754 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900755 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
756 return 0;
757
Tejun Heod8fcd112006-07-26 15:59:25 +0900758 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900759 tmp &= ~PORT_CMD_START;
760 writel(tmp, port_mmio + PORT_CMD);
761
Tejun Heod8fcd112006-07-26 15:59:25 +0900762 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900763 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400764 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900765 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900766 return -EIO;
767
768 return 0;
769}
770
Tejun Heo4447d352007-04-17 23:44:08 +0900771static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900772{
Tejun Heo4447d352007-04-17 23:44:08 +0900773 void __iomem *port_mmio = ahci_port_base(ap);
774 struct ahci_host_priv *hpriv = ap->host->private_data;
775 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900776 u32 tmp;
777
778 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900779 if (hpriv->cap & HOST_CAP_64)
780 writel((pp->cmd_slot_dma >> 16) >> 16,
781 port_mmio + PORT_LST_ADDR_HI);
782 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900783
Tejun Heo4447d352007-04-17 23:44:08 +0900784 if (hpriv->cap & HOST_CAP_64)
785 writel((pp->rx_fis_dma >> 16) >> 16,
786 port_mmio + PORT_FIS_ADDR_HI);
787 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900788
789 /* enable FIS reception */
790 tmp = readl(port_mmio + PORT_CMD);
791 tmp |= PORT_CMD_FIS_RX;
792 writel(tmp, port_mmio + PORT_CMD);
793
794 /* flush */
795 readl(port_mmio + PORT_CMD);
796}
797
Tejun Heo4447d352007-04-17 23:44:08 +0900798static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900799{
Tejun Heo4447d352007-04-17 23:44:08 +0900800 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900801 u32 tmp;
802
803 /* disable FIS reception */
804 tmp = readl(port_mmio + PORT_CMD);
805 tmp &= ~PORT_CMD_FIS_RX;
806 writel(tmp, port_mmio + PORT_CMD);
807
808 /* wait for completion, spec says 500ms, give it 1000 */
809 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
810 PORT_CMD_FIS_ON, 10, 1000);
811 if (tmp & PORT_CMD_FIS_ON)
812 return -EBUSY;
813
814 return 0;
815}
816
Tejun Heo4447d352007-04-17 23:44:08 +0900817static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900818{
Tejun Heo4447d352007-04-17 23:44:08 +0900819 struct ahci_host_priv *hpriv = ap->host->private_data;
820 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900821 u32 cmd;
822
823 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
824
825 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900826 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900827 cmd |= PORT_CMD_SPIN_UP;
828 writel(cmd, port_mmio + PORT_CMD);
829 }
830
831 /* wake up link */
832 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
833}
834
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400835static void ahci_disable_alpm(struct ata_port *ap)
836{
837 struct ahci_host_priv *hpriv = ap->host->private_data;
838 void __iomem *port_mmio = ahci_port_base(ap);
839 u32 cmd;
840 struct ahci_port_priv *pp = ap->private_data;
841
842 /* IPM bits should be disabled by libata-core */
843 /* get the existing command bits */
844 cmd = readl(port_mmio + PORT_CMD);
845
846 /* disable ALPM and ASP */
847 cmd &= ~PORT_CMD_ASP;
848 cmd &= ~PORT_CMD_ALPE;
849
850 /* force the interface back to active */
851 cmd |= PORT_CMD_ICC_ACTIVE;
852
853 /* write out new cmd value */
854 writel(cmd, port_mmio + PORT_CMD);
855 cmd = readl(port_mmio + PORT_CMD);
856
857 /* wait 10ms to be sure we've come out of any low power state */
858 msleep(10);
859
860 /* clear out any PhyRdy stuff from interrupt status */
861 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
862
863 /* go ahead and clean out PhyRdy Change from Serror too */
864 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
865
866 /*
867 * Clear flag to indicate that we should ignore all PhyRdy
868 * state changes
869 */
870 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
871
872 /*
873 * Enable interrupts on Phy Ready.
874 */
875 pp->intr_mask |= PORT_IRQ_PHYRDY;
876 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
877
878 /*
879 * don't change the link pm policy - we can be called
880 * just to turn of link pm temporarily
881 */
882}
883
884static int ahci_enable_alpm(struct ata_port *ap,
885 enum link_pm policy)
886{
887 struct ahci_host_priv *hpriv = ap->host->private_data;
888 void __iomem *port_mmio = ahci_port_base(ap);
889 u32 cmd;
890 struct ahci_port_priv *pp = ap->private_data;
891 u32 asp;
892
893 /* Make sure the host is capable of link power management */
894 if (!(hpriv->cap & HOST_CAP_ALPM))
895 return -EINVAL;
896
897 switch (policy) {
898 case MAX_PERFORMANCE:
899 case NOT_AVAILABLE:
900 /*
901 * if we came here with NOT_AVAILABLE,
902 * it just means this is the first time we
903 * have tried to enable - default to max performance,
904 * and let the user go to lower power modes on request.
905 */
906 ahci_disable_alpm(ap);
907 return 0;
908 case MIN_POWER:
909 /* configure HBA to enter SLUMBER */
910 asp = PORT_CMD_ASP;
911 break;
912 case MEDIUM_POWER:
913 /* configure HBA to enter PARTIAL */
914 asp = 0;
915 break;
916 default:
917 return -EINVAL;
918 }
919
920 /*
921 * Disable interrupts on Phy Ready. This keeps us from
922 * getting woken up due to spurious phy ready interrupts
923 * TBD - Hot plug should be done via polling now, is
924 * that even supported?
925 */
926 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
927 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
928
929 /*
930 * Set a flag to indicate that we should ignore all PhyRdy
931 * state changes since these can happen now whenever we
932 * change link state
933 */
934 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
935
936 /* get the existing command bits */
937 cmd = readl(port_mmio + PORT_CMD);
938
939 /*
940 * Set ASP based on Policy
941 */
942 cmd |= asp;
943
944 /*
945 * Setting this bit will instruct the HBA to aggressively
946 * enter a lower power link state when it's appropriate and
947 * based on the value set above for ASP
948 */
949 cmd |= PORT_CMD_ALPE;
950
951 /* write out new cmd value */
952 writel(cmd, port_mmio + PORT_CMD);
953 cmd = readl(port_mmio + PORT_CMD);
954
955 /* IPM bits should be set by libata-core */
956 return 0;
957}
958
Tejun Heo438ac6d2007-03-02 17:31:26 +0900959#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +0900960static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900961{
Tejun Heo4447d352007-04-17 23:44:08 +0900962 struct ahci_host_priv *hpriv = ap->host->private_data;
963 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900964 u32 cmd, scontrol;
965
Tejun Heo4447d352007-04-17 23:44:08 +0900966 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +0900967 return;
968
969 /* put device into listen mode, first set PxSCTL.DET to 0 */
970 scontrol = readl(port_mmio + PORT_SCR_CTL);
971 scontrol &= ~0xf;
972 writel(scontrol, port_mmio + PORT_SCR_CTL);
973
974 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900975 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900976 cmd &= ~PORT_CMD_SPIN_UP;
977 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900978}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900979#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900980
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400981static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900982{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900983 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900984 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900985
986 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900987 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900988}
989
Tejun Heo4447d352007-04-17 23:44:08 +0900990static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900991{
992 int rc;
993
994 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900995 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900996 if (rc) {
997 *emsg = "failed to stop engine";
998 return rc;
999 }
1000
1001 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001002 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001003 if (rc) {
1004 *emsg = "failed stop FIS RX";
1005 return rc;
1006 }
1007
Tejun Heo0be0aa92006-07-26 15:59:26 +09001008 return 0;
1009}
1010
Tejun Heo4447d352007-04-17 23:44:08 +09001011static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001012{
Tejun Heo4447d352007-04-17 23:44:08 +09001013 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heo49f29092007-11-19 16:03:44 +09001014 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001015 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +09001016 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001017
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001018 /* we must be in AHCI mode, before using anything
1019 * AHCI-specific, such as HOST_RESET.
1020 */
Tejun Heob710a1f2008-01-05 23:11:57 +09001021 ahci_enable_ahci(mmio);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001022
1023 /* global controller reset */
Tejun Heoa22e6442008-03-10 10:25:25 +09001024 if (!ahci_skip_host_reset) {
1025 tmp = readl(mmio + HOST_CTL);
1026 if ((tmp & HOST_RESET) == 0) {
1027 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1028 readl(mmio + HOST_CTL); /* flush */
1029 }
Tejun Heod91542c2006-07-26 15:59:26 +09001030
Tejun Heoa22e6442008-03-10 10:25:25 +09001031 /* reset must complete within 1 second, or
1032 * the hardware should be considered fried.
1033 */
1034 ssleep(1);
Tejun Heod91542c2006-07-26 15:59:26 +09001035
Tejun Heoa22e6442008-03-10 10:25:25 +09001036 tmp = readl(mmio + HOST_CTL);
1037 if (tmp & HOST_RESET) {
1038 dev_printk(KERN_ERR, host->dev,
1039 "controller reset failed (0x%x)\n", tmp);
1040 return -EIO;
1041 }
Tejun Heod91542c2006-07-26 15:59:26 +09001042
Tejun Heoa22e6442008-03-10 10:25:25 +09001043 /* turn on AHCI mode */
1044 ahci_enable_ahci(mmio);
Tejun Heo98fa4b62006-11-02 12:17:23 +09001045
Tejun Heoa22e6442008-03-10 10:25:25 +09001046 /* Some registers might be cleared on reset. Restore
1047 * initial values.
1048 */
1049 ahci_restore_initial_config(host);
1050 } else
1051 dev_printk(KERN_INFO, host->dev,
1052 "skipping global host reset\n");
Tejun Heod91542c2006-07-26 15:59:26 +09001053
1054 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1055 u16 tmp16;
1056
1057 /* configure PCS */
1058 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +09001059 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1060 tmp16 |= hpriv->port_map;
1061 pci_write_config_word(pdev, 0x92, tmp16);
1062 }
Tejun Heod91542c2006-07-26 15:59:26 +09001063 }
1064
1065 return 0;
1066}
1067
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001068static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1069 int port_no, void __iomem *mmio,
1070 void __iomem *port_mmio)
1071{
1072 const char *emsg = NULL;
1073 int rc;
1074 u32 tmp;
1075
1076 /* make sure port is not active */
1077 rc = ahci_deinit_port(ap, &emsg);
1078 if (rc)
1079 dev_printk(KERN_WARNING, &pdev->dev,
1080 "%s (%d)\n", emsg, rc);
1081
1082 /* clear SError */
1083 tmp = readl(port_mmio + PORT_SCR_ERR);
1084 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1085 writel(tmp, port_mmio + PORT_SCR_ERR);
1086
1087 /* clear port IRQ */
1088 tmp = readl(port_mmio + PORT_IRQ_STAT);
1089 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1090 if (tmp)
1091 writel(tmp, port_mmio + PORT_IRQ_STAT);
1092
1093 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1094}
1095
Tejun Heo4447d352007-04-17 23:44:08 +09001096static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001097{
Tejun Heo417a1a62007-09-23 13:19:55 +09001098 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001099 struct pci_dev *pdev = to_pci_dev(host->dev);
1100 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001101 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001102 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001103 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001104 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +09001105
Tejun Heo417a1a62007-09-23 13:19:55 +09001106 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001107 if (pdev->device == 0x6121)
1108 mv = 2;
1109 else
1110 mv = 4;
1111 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -04001112
1113 writel(0, port_mmio + PORT_IRQ_MASK);
1114
1115 /* clear port IRQ */
1116 tmp = readl(port_mmio + PORT_IRQ_STAT);
1117 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1118 if (tmp)
1119 writel(tmp, port_mmio + PORT_IRQ_STAT);
1120 }
1121
Tejun Heo4447d352007-04-17 23:44:08 +09001122 for (i = 0; i < host->n_ports; i++) {
1123 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001124
Jeff Garzikcd70c262007-07-08 02:29:42 -04001125 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001126 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001127 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001128
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001129 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001130 }
1131
1132 tmp = readl(mmio + HOST_CTL);
1133 VPRINTK("HOST_CTL 0x%x\n", tmp);
1134 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1135 tmp = readl(mmio + HOST_CTL);
1136 VPRINTK("HOST_CTL 0x%x\n", tmp);
1137}
1138
Jeff Garzika8785392008-02-28 15:43:48 -05001139static void ahci_dev_config(struct ata_device *dev)
1140{
1141 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1142
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001143 if (hpriv->flags & AHCI_HFLAG_SECT255) {
Jeff Garzika8785392008-02-28 15:43:48 -05001144 dev->max_sectors = 255;
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001145 ata_dev_printk(dev, KERN_INFO,
1146 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1147 }
Jeff Garzika8785392008-02-28 15:43:48 -05001148}
1149
Tejun Heo422b7592005-12-19 22:37:17 +09001150static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151{
Tejun Heo4447d352007-04-17 23:44:08 +09001152 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001154 u32 tmp;
1155
1156 tmp = readl(port_mmio + PORT_SIG);
1157 tf.lbah = (tmp >> 24) & 0xff;
1158 tf.lbam = (tmp >> 16) & 0xff;
1159 tf.lbal = (tmp >> 8) & 0xff;
1160 tf.nsect = (tmp) & 0xff;
1161
1162 return ata_dev_classify(&tf);
1163}
1164
Tejun Heo12fad3f2006-05-15 21:03:55 +09001165static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1166 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001167{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001168 dma_addr_t cmd_tbl_dma;
1169
1170 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1171
1172 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1173 pp->cmd_slot[tag].status = 0;
1174 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1175 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001176}
1177
Tejun Heod2e75df2007-07-16 14:29:39 +09001178static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001179{
Tejun Heo350756f2008-04-07 22:47:21 +09001180 void __iomem *port_mmio = ahci_port_base(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -04001181 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo520d06f2008-04-07 22:47:21 +09001182 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001183 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001184 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001185
Tejun Heod2e75df2007-07-16 14:29:39 +09001186 /* do we need to kick the port? */
Tejun Heo520d06f2008-04-07 22:47:21 +09001187 busy = status & (ATA_BUSY | ATA_DRQ);
Tejun Heod2e75df2007-07-16 14:29:39 +09001188 if (!busy && !force_restart)
1189 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001190
Tejun Heod2e75df2007-07-16 14:29:39 +09001191 /* stop engine */
1192 rc = ahci_stop_engine(ap);
1193 if (rc)
1194 goto out_restart;
1195
1196 /* need to do CLO? */
1197 if (!busy) {
1198 rc = 0;
1199 goto out_restart;
1200 }
1201
1202 if (!(hpriv->cap & HOST_CAP_CLO)) {
1203 rc = -EOPNOTSUPP;
1204 goto out_restart;
1205 }
1206
1207 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001208 tmp = readl(port_mmio + PORT_CMD);
1209 tmp |= PORT_CMD_CLO;
1210 writel(tmp, port_mmio + PORT_CMD);
1211
Tejun Heod2e75df2007-07-16 14:29:39 +09001212 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001213 tmp = ata_wait_register(port_mmio + PORT_CMD,
1214 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1215 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001216 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001217
Tejun Heod2e75df2007-07-16 14:29:39 +09001218 /* restart engine */
1219 out_restart:
1220 ahci_start_engine(ap);
1221 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001222}
1223
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001224static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1225 struct ata_taskfile *tf, int is_cmd, u16 flags,
1226 unsigned long timeout_msec)
1227{
1228 const u32 cmd_fis_len = 5; /* five dwords */
1229 struct ahci_port_priv *pp = ap->private_data;
1230 void __iomem *port_mmio = ahci_port_base(ap);
1231 u8 *fis = pp->cmd_tbl;
1232 u32 tmp;
1233
1234 /* prep the command */
1235 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1236 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1237
1238 /* issue & wait */
1239 writel(1, port_mmio + PORT_CMD_ISSUE);
1240
1241 if (timeout_msec) {
1242 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1243 1, timeout_msec);
1244 if (tmp & 0x1) {
1245 ahci_kick_engine(ap, 1);
1246 return -EBUSY;
1247 }
1248 } else
1249 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1250
1251 return 0;
1252}
1253
Tejun Heoa89611e2008-04-07 22:47:19 +09001254static int ahci_check_ready(struct ata_link *link)
1255{
Tejun Heo350756f2008-04-07 22:47:21 +09001256 void __iomem *port_mmio = ahci_port_base(link->ap);
1257 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
Tejun Heoa89611e2008-04-07 22:47:19 +09001258
1259 if (!(status & ATA_BUSY))
1260 return 1;
1261 return 0;
1262}
1263
Tejun Heo071f44b2008-04-07 22:47:22 +09001264static int ahci_softreset(struct ata_link *link, unsigned int *class,
1265 unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +09001266{
Tejun Heocc0680a2007-08-06 18:36:23 +09001267 struct ata_port *ap = link->ap;
Tejun Heo071f44b2008-04-07 22:47:22 +09001268 int pmp = sata_srst_pmp(link);
Tejun Heo4658f792006-03-22 21:07:03 +09001269 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001270 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001271 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001272 int rc;
1273
1274 DPRINTK("ENTER\n");
1275
1276 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001277 rc = ahci_kick_engine(ap, 1);
Tejun Heo994056d2007-12-06 15:02:48 +09001278 if (rc && rc != -EOPNOTSUPP)
Tejun Heocc0680a2007-08-06 18:36:23 +09001279 ata_link_printk(link, KERN_WARNING,
Tejun Heo994056d2007-12-06 15:02:48 +09001280 "failed to reset engine (errno=%d)\n", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001281
Tejun Heocc0680a2007-08-06 18:36:23 +09001282 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001283
1284 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001285 msecs = 0;
1286 now = jiffies;
1287 if (time_after(now, deadline))
1288 msecs = jiffies_to_msecs(deadline - now);
1289
Tejun Heo4658f792006-03-22 21:07:03 +09001290 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001291 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001292 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001293 rc = -EIO;
1294 reason = "1st FIS failed";
1295 goto fail;
1296 }
1297
1298 /* spec says at least 5us, but be generous and sleep for 1ms */
1299 msleep(1);
1300
1301 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001302 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001303 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001304
Tejun Heo705e76b2008-04-07 22:47:19 +09001305 /* wait for link to become ready */
Tejun Heoa89611e2008-04-07 22:47:19 +09001306 rc = ata_wait_after_reset(link, deadline, ahci_check_ready);
Tejun Heo9b893912007-02-02 16:50:52 +09001307 /* link occupied, -ENODEV too is an error */
1308 if (rc) {
1309 reason = "device not ready";
1310 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001311 }
Tejun Heo9b893912007-02-02 16:50:52 +09001312 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001313
1314 DPRINTK("EXIT, class=%u\n", *class);
1315 return 0;
1316
Tejun Heo4658f792006-03-22 21:07:03 +09001317 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001318 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001319 return rc;
1320}
1321
Tejun Heocc0680a2007-08-06 18:36:23 +09001322static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001323 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001324{
Tejun Heo9dadd452008-04-07 22:47:19 +09001325 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heocc0680a2007-08-06 18:36:23 +09001326 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001327 struct ahci_port_priv *pp = ap->private_data;
1328 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1329 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001330 bool online;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001331 int rc;
1332
1333 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
Tejun Heo4447d352007-04-17 23:44:08 +09001335 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001336
1337 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001338 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001339 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001340 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001341
Tejun Heo9dadd452008-04-07 22:47:19 +09001342 rc = sata_link_hardreset(link, timing, deadline, &online,
1343 ahci_check_ready);
Tejun Heo42969712006-05-31 18:28:18 +09001344
Tejun Heo4447d352007-04-17 23:44:08 +09001345 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
Tejun Heo9dadd452008-04-07 22:47:19 +09001347 if (online)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001348 *class = ahci_dev_classify(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
Tejun Heo4bd00f62006-02-11 16:26:02 +09001350 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1351 return rc;
1352}
1353
Tejun Heocc0680a2007-08-06 18:36:23 +09001354static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001355 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001356{
Tejun Heocc0680a2007-08-06 18:36:23 +09001357 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +09001358 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +09001359 int rc;
1360
1361 DPRINTK("ENTER\n");
1362
Tejun Heo4447d352007-04-17 23:44:08 +09001363 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001364
Tejun Heocc0680a2007-08-06 18:36:23 +09001365 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001366 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +09001367
Tejun Heo4447d352007-04-17 23:44:08 +09001368 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001369
1370 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1371
1372 /* vt8251 doesn't clear BSY on signature FIS reception,
1373 * request follow-up softreset.
1374 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001375 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +09001376}
1377
Tejun Heoedc93052007-10-25 14:59:16 +09001378static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1379 unsigned long deadline)
1380{
1381 struct ata_port *ap = link->ap;
1382 struct ahci_port_priv *pp = ap->private_data;
1383 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1384 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001385 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +09001386 int rc;
1387
1388 ahci_stop_engine(ap);
1389
1390 /* clear D2H reception area to properly wait for D2H FIS */
1391 ata_tf_init(link->device, &tf);
1392 tf.command = 0x80;
1393 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1394
1395 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001396 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +09001397
1398 ahci_start_engine(ap);
1399
Tejun Heoedc93052007-10-25 14:59:16 +09001400 /* The pseudo configuration device on SIMG4726 attached to
1401 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1402 * hardreset if no device is attached to the first downstream
1403 * port && the pseudo device locks up on SRST w/ PMP==0. To
1404 * work around this, wait for !BSY only briefly. If BSY isn't
1405 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1406 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1407 *
1408 * Wait for two seconds. Devices attached to downstream port
1409 * which can't process the following IDENTIFY after this will
1410 * have to be reset again. For most cases, this should
1411 * suffice while making probing snappish enough.
1412 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001413 if (online) {
1414 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
1415 ahci_check_ready);
1416 if (rc)
1417 ahci_kick_engine(ap, 0);
1418 }
Tejun Heo9dadd452008-04-07 22:47:19 +09001419 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +09001420}
1421
Tejun Heocc0680a2007-08-06 18:36:23 +09001422static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001423{
Tejun Heocc0680a2007-08-06 18:36:23 +09001424 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001425 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001426 u32 new_tmp, tmp;
1427
Tejun Heo203c75b2008-04-07 22:47:18 +09001428 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001429
1430 /* Make sure port's ATAPI bit is set appropriately */
1431 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001432 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001433 new_tmp |= PORT_CMD_ATAPI;
1434 else
1435 new_tmp &= ~PORT_CMD_ATAPI;
1436 if (new_tmp != tmp) {
1437 writel(new_tmp, port_mmio + PORT_CMD);
1438 readl(port_mmio + PORT_CMD); /* flush */
1439 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440}
1441
Tejun Heo12fad3f2006-05-15 21:03:55 +09001442static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001444 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001445 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1446 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447
1448 VPRINTK("ENTER\n");
1449
1450 /*
1451 * Next, the S/G list.
1452 */
Tejun Heoff2aeb12007-12-05 16:43:11 +09001453 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001454 dma_addr_t addr = sg_dma_address(sg);
1455 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
Tejun Heoff2aeb12007-12-05 16:43:11 +09001457 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1458 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1459 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001461
Tejun Heoff2aeb12007-12-05 16:43:11 +09001462 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463}
1464
1465static void ahci_qc_prep(struct ata_queued_cmd *qc)
1466{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001467 struct ata_port *ap = qc->ap;
1468 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo405e66b2007-11-27 19:28:53 +09001469 int is_atapi = ata_is_atapi(qc->tf.protocol);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001470 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 u32 opts;
1472 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001473 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
1475 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 * Fill in command table information. First, the header,
1477 * a SATA Register - Host to Device command FIS.
1478 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001479 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1480
Tejun Heo7d50b602007-09-23 13:19:54 +09001481 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001482 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001483 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1484 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001485 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486
Tejun Heocc9278e2006-02-10 17:25:47 +09001487 n_elem = 0;
1488 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001489 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Tejun Heocc9278e2006-02-10 17:25:47 +09001491 /*
1492 * Fill in command slot information.
1493 */
Tejun Heo7d50b602007-09-23 13:19:54 +09001494 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09001495 if (qc->tf.flags & ATA_TFLAG_WRITE)
1496 opts |= AHCI_CMD_WRITE;
1497 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001498 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001499
Tejun Heo12fad3f2006-05-15 21:03:55 +09001500 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501}
1502
Tejun Heo78cd52d2006-05-15 20:58:29 +09001503static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504{
Tejun Heo417a1a62007-09-23 13:19:55 +09001505 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001506 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001507 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1508 struct ata_link *link = NULL;
1509 struct ata_queued_cmd *active_qc;
1510 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001511 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512
Tejun Heo7d50b602007-09-23 13:19:54 +09001513 /* determine active link */
1514 ata_port_for_each_link(link, ap)
1515 if (ata_link_active(link))
1516 break;
1517 if (!link)
1518 link = &ap->link;
1519
1520 active_qc = ata_qc_from_tag(ap, link->active_tag);
1521 active_ehi = &link->eh_info;
1522
1523 /* record irq stat */
1524 ata_ehi_clear_desc(host_ehi);
1525 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001526
Tejun Heo78cd52d2006-05-15 20:58:29 +09001527 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001528 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001529 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09001530 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
Tejun Heo41669552006-11-29 11:33:14 +09001532 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09001533 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09001534 irq_stat &= ~PORT_IRQ_IF_ERR;
1535
Conke Hu55a61602007-03-27 18:33:05 +08001536 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001537 /* If qc is active, charge it; otherwise, the active
1538 * link. There's no active qc on NCQ errors. It will
1539 * be determined by EH by reading log page 10h.
1540 */
1541 if (active_qc)
1542 active_qc->err_mask |= AC_ERR_DEV;
1543 else
1544 active_ehi->err_mask |= AC_ERR_DEV;
1545
Tejun Heo417a1a62007-09-23 13:19:55 +09001546 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09001547 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001548 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
Tejun Heo78cd52d2006-05-15 20:58:29 +09001550 if (irq_stat & PORT_IRQ_UNK_FIS) {
1551 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
Tejun Heo7d50b602007-09-23 13:19:54 +09001553 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001554 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001555 ata_ehi_push_desc(active_ehi,
1556 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09001557 unk[0], unk[1], unk[2], unk[3]);
1558 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001559
Tejun Heo071f44b2008-04-07 22:47:22 +09001560 if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001561 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001562 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001563 ata_ehi_push_desc(active_ehi, "incorrect PMP");
1564 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001565
Tejun Heo7d50b602007-09-23 13:19:54 +09001566 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1567 host_ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001568 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001569 ata_ehi_push_desc(host_ehi, "host bus error");
1570 }
1571
1572 if (irq_stat & PORT_IRQ_IF_ERR) {
1573 host_ehi->err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001574 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001575 ata_ehi_push_desc(host_ehi, "interface fatal error");
1576 }
1577
1578 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1579 ata_ehi_hotplugged(host_ehi);
1580 ata_ehi_push_desc(host_ehi, "%s",
1581 irq_stat & PORT_IRQ_CONNECT ?
1582 "connection status changed" : "PHY RDY changed");
1583 }
1584
1585 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
Tejun Heo78cd52d2006-05-15 20:58:29 +09001587 if (irq_stat & PORT_IRQ_FREEZE)
1588 ata_port_freeze(ap);
1589 else
1590 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591}
1592
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001593static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594{
Tejun Heo350756f2008-04-07 22:47:21 +09001595 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001596 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001597 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09001598 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09001599 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001600 u32 status, qc_active;
Tejun Heo459ad682007-12-07 12:46:23 +09001601 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
1603 status = readl(port_mmio + PORT_IRQ_STAT);
1604 writel(status, port_mmio + PORT_IRQ_STAT);
1605
Tejun Heob06ce3e2007-10-09 15:06:48 +09001606 /* ignore BAD_PMP while resetting */
1607 if (unlikely(resetting))
1608 status &= ~PORT_IRQ_BAD_PMP;
1609
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001610 /* If we are getting PhyRdy, this is
1611 * just a power state change, we should
1612 * clear out this, plus the PhyRdy/Comm
1613 * Wake bits from Serror
1614 */
1615 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
1616 (status & PORT_IRQ_PHYRDY)) {
1617 status &= ~PORT_IRQ_PHYRDY;
1618 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
1619 }
1620
Tejun Heo78cd52d2006-05-15 20:58:29 +09001621 if (unlikely(status & PORT_IRQ_ERROR)) {
1622 ahci_error_intr(ap, status);
1623 return;
1624 }
1625
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001626 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09001627 /* If SNotification is available, leave notification
1628 * handling to sata_async_notification(). If not,
1629 * emulate it by snooping SDB FIS RX area.
1630 *
1631 * Snooping FIS RX area is probably cheaper than
1632 * poking SNotification but some constrollers which
1633 * implement SNotification, ICH9 for example, don't
1634 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001635 */
Tejun Heo5f226c62007-10-09 15:02:23 +09001636 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09001637 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09001638 else {
1639 /* If the 'N' bit in word 0 of the FIS is set,
1640 * we just received asynchronous notification.
1641 * Tell libata about it.
1642 */
1643 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1644 u32 f0 = le32_to_cpu(f[0]);
1645
1646 if (f0 & (1 << 15))
1647 sata_async_notification(ap);
1648 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001649 }
1650
Tejun Heo7d50b602007-09-23 13:19:54 +09001651 /* pp->active_link is valid iff any command is in flight */
1652 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001653 qc_active = readl(port_mmio + PORT_SCR_ACT);
1654 else
1655 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1656
Tejun Heo79f97da2008-04-07 22:47:20 +09001657 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heob06ce3e2007-10-09 15:06:48 +09001658
Tejun Heo459ad682007-12-07 12:46:23 +09001659 /* while resetting, invalid completions are expected */
1660 if (unlikely(rc < 0 && !resetting)) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001661 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001662 ehi->action |= ATA_EH_RESET;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001663 ata_port_freeze(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665}
1666
David Howells7d12e782006-10-05 14:55:46 +01001667static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668{
Jeff Garzikcca39742006-08-24 03:19:22 -04001669 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 struct ahci_host_priv *hpriv;
1671 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001672 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 u32 irq_stat, irq_ack = 0;
1674
1675 VPRINTK("ENTER\n");
1676
Jeff Garzikcca39742006-08-24 03:19:22 -04001677 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001678 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679
1680 /* sigh. 0xffffffff is a valid return from h/w */
1681 irq_stat = readl(mmio + HOST_IRQ_STAT);
1682 irq_stat &= hpriv->port_map;
1683 if (!irq_stat)
1684 return IRQ_NONE;
1685
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001686 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001688 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690
Jeff Garzik67846b32005-10-05 02:58:32 -04001691 if (!(irq_stat & (1 << i)))
1692 continue;
1693
Jeff Garzikcca39742006-08-24 03:19:22 -04001694 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001695 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001696 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001697 VPRINTK("port %u\n", i);
1698 } else {
1699 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001700 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001701 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001702 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001704
1705 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706 }
1707
1708 if (irq_ack) {
1709 writel(irq_ack, mmio + HOST_IRQ_STAT);
1710 handled = 1;
1711 }
1712
Jeff Garzikcca39742006-08-24 03:19:22 -04001713 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714
1715 VPRINTK("EXIT\n");
1716
1717 return IRQ_RETVAL(handled);
1718}
1719
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001720static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721{
1722 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001723 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001724 struct ahci_port_priv *pp = ap->private_data;
1725
1726 /* Keep track of the currently active link. It will be used
1727 * in completion path to determine whether NCQ phase is in
1728 * progress.
1729 */
1730 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731
Tejun Heo12fad3f2006-05-15 21:03:55 +09001732 if (qc->tf.protocol == ATA_PROT_NCQ)
1733 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1734 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1736
1737 return 0;
1738}
1739
Tejun Heo4c9bf4e2008-04-07 22:47:20 +09001740static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
1741{
1742 struct ahci_port_priv *pp = qc->ap->private_data;
1743 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1744
1745 ata_tf_from_fis(d2h_fis, &qc->result_tf);
1746 return true;
1747}
1748
Tejun Heo78cd52d2006-05-15 20:58:29 +09001749static void ahci_freeze(struct ata_port *ap)
1750{
Tejun Heo4447d352007-04-17 23:44:08 +09001751 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001752
1753 /* turn IRQ off */
1754 writel(0, port_mmio + PORT_IRQ_MASK);
1755}
1756
1757static void ahci_thaw(struct ata_port *ap)
1758{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001759 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001760 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001761 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001762 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001763
1764 /* clear IRQ */
1765 tmp = readl(port_mmio + PORT_IRQ_STAT);
1766 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001767 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001768
Tejun Heo1c954a42007-10-09 15:01:37 +09001769 /* turn IRQ back on */
1770 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001771}
1772
1773static void ahci_error_handler(struct ata_port *ap)
1774{
Tejun Heob51e9e52006-06-29 01:29:30 +09001775 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001776 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001777 ahci_stop_engine(ap);
1778 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001779 }
1780
Tejun Heoa1efdab2008-03-25 12:22:50 +09001781 sata_pmp_error_handler(ap);
Tejun Heoedc93052007-10-25 14:59:16 +09001782}
1783
Tejun Heo78cd52d2006-05-15 20:58:29 +09001784static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1785{
1786 struct ata_port *ap = qc->ap;
1787
Tejun Heod2e75df2007-07-16 14:29:39 +09001788 /* make DMA engine forget about the failed command */
1789 if (qc->flags & ATA_QCFLAG_FAILED)
1790 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001791}
1792
Tejun Heo7d50b602007-09-23 13:19:54 +09001793static void ahci_pmp_attach(struct ata_port *ap)
1794{
1795 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001796 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001797 u32 cmd;
1798
1799 cmd = readl(port_mmio + PORT_CMD);
1800 cmd |= PORT_CMD_PMP;
1801 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001802
1803 pp->intr_mask |= PORT_IRQ_BAD_PMP;
1804 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001805}
1806
1807static void ahci_pmp_detach(struct ata_port *ap)
1808{
1809 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001810 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001811 u32 cmd;
1812
1813 cmd = readl(port_mmio + PORT_CMD);
1814 cmd &= ~PORT_CMD_PMP;
1815 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001816
1817 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
1818 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001819}
1820
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001821static int ahci_port_resume(struct ata_port *ap)
1822{
1823 ahci_power_up(ap);
1824 ahci_start_port(ap);
1825
Tejun Heo071f44b2008-04-07 22:47:22 +09001826 if (sata_pmp_attached(ap))
Tejun Heo7d50b602007-09-23 13:19:54 +09001827 ahci_pmp_attach(ap);
1828 else
1829 ahci_pmp_detach(ap);
1830
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001831 return 0;
1832}
1833
Tejun Heo438ac6d2007-03-02 17:31:26 +09001834#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001835static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1836{
Tejun Heoc1332872006-07-26 15:59:26 +09001837 const char *emsg = NULL;
1838 int rc;
1839
Tejun Heo4447d352007-04-17 23:44:08 +09001840 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001841 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001842 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001843 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001844 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001845 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001846 }
1847
1848 return rc;
1849}
1850
Tejun Heoc1332872006-07-26 15:59:26 +09001851static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1852{
Jeff Garzikcca39742006-08-24 03:19:22 -04001853 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001854 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001855 u32 ctl;
1856
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001857 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +09001858 /* AHCI spec rev1.1 section 8.3.3:
1859 * Software must disable interrupts prior to requesting a
1860 * transition of the HBA to D3 state.
1861 */
1862 ctl = readl(mmio + HOST_CTL);
1863 ctl &= ~HOST_IRQ_EN;
1864 writel(ctl, mmio + HOST_CTL);
1865 readl(mmio + HOST_CTL); /* flush */
1866 }
1867
1868 return ata_pci_device_suspend(pdev, mesg);
1869}
1870
1871static int ahci_pci_device_resume(struct pci_dev *pdev)
1872{
Jeff Garzikcca39742006-08-24 03:19:22 -04001873 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001874 int rc;
1875
Tejun Heo553c4aa2006-12-26 19:39:50 +09001876 rc = ata_pci_device_do_resume(pdev);
1877 if (rc)
1878 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001879
1880 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001881 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001882 if (rc)
1883 return rc;
1884
Tejun Heo4447d352007-04-17 23:44:08 +09001885 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001886 }
1887
Jeff Garzikcca39742006-08-24 03:19:22 -04001888 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001889
1890 return 0;
1891}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001892#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001893
Tejun Heo254950c2006-07-26 15:59:25 +09001894static int ahci_port_start(struct ata_port *ap)
1895{
Jeff Garzikcca39742006-08-24 03:19:22 -04001896 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09001897 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09001898 void *mem;
1899 dma_addr_t mem_dma;
Tejun Heo254950c2006-07-26 15:59:25 +09001900
Tejun Heo24dc5f32007-01-20 16:00:28 +09001901 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001902 if (!pp)
1903 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001904
Tejun Heo24dc5f32007-01-20 16:00:28 +09001905 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1906 GFP_KERNEL);
1907 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001908 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001909 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1910
1911 /*
1912 * First item in chunk of DMA memory: 32-slot command table,
1913 * 32 bytes each in size
1914 */
1915 pp->cmd_slot = mem;
1916 pp->cmd_slot_dma = mem_dma;
1917
1918 mem += AHCI_CMD_SLOT_SZ;
1919 mem_dma += AHCI_CMD_SLOT_SZ;
1920
1921 /*
1922 * Second item: Received-FIS area
1923 */
1924 pp->rx_fis = mem;
1925 pp->rx_fis_dma = mem_dma;
1926
1927 mem += AHCI_RX_FIS_SZ;
1928 mem_dma += AHCI_RX_FIS_SZ;
1929
1930 /*
1931 * Third item: data area for storing a single command
1932 * and its scatter-gather table
1933 */
1934 pp->cmd_tbl = mem;
1935 pp->cmd_tbl_dma = mem_dma;
1936
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001937 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001938 * Save off initial list of interrupts to be enabled.
1939 * This could be changed later
1940 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001941 pp->intr_mask = DEF_PORT_IRQ;
1942
Tejun Heo254950c2006-07-26 15:59:25 +09001943 ap->private_data = pp;
1944
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001945 /* engage engines, captain */
1946 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09001947}
1948
1949static void ahci_port_stop(struct ata_port *ap)
1950{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001951 const char *emsg = NULL;
1952 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001953
Tejun Heo0be0aa92006-07-26 15:59:26 +09001954 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09001955 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001956 if (rc)
1957 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001958}
1959
Tejun Heo4447d352007-04-17 23:44:08 +09001960static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 if (using_dac &&
1965 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1966 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1967 if (rc) {
1968 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1969 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001970 dev_printk(KERN_ERR, &pdev->dev,
1971 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972 return rc;
1973 }
1974 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 } else {
1976 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1977 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001978 dev_printk(KERN_ERR, &pdev->dev,
1979 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 return rc;
1981 }
1982 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1983 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001984 dev_printk(KERN_ERR, &pdev->dev,
1985 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986 return rc;
1987 }
1988 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989 return 0;
1990}
1991
Tejun Heo4447d352007-04-17 23:44:08 +09001992static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993{
Tejun Heo4447d352007-04-17 23:44:08 +09001994 struct ahci_host_priv *hpriv = host->private_data;
1995 struct pci_dev *pdev = to_pci_dev(host->dev);
1996 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997 u32 vers, cap, impl, speed;
1998 const char *speed_s;
1999 u16 cc;
2000 const char *scc_s;
2001
2002 vers = readl(mmio + HOST_VERSION);
2003 cap = hpriv->cap;
2004 impl = hpriv->port_map;
2005
2006 speed = (cap >> 20) & 0xf;
2007 if (speed == 1)
2008 speed_s = "1.5";
2009 else if (speed == 2)
2010 speed_s = "3";
2011 else
2012 speed_s = "?";
2013
2014 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002015 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002017 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002019 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020 scc_s = "RAID";
2021 else
2022 scc_s = "unknown";
2023
Jeff Garzika9524a72005-10-30 14:39:11 -05002024 dev_printk(KERN_INFO, &pdev->dev,
2025 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002027 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002029 (vers >> 24) & 0xff,
2030 (vers >> 16) & 0xff,
2031 (vers >> 8) & 0xff,
2032 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033
2034 ((cap >> 8) & 0x1f) + 1,
2035 (cap & 0x1f) + 1,
2036 speed_s,
2037 impl,
2038 scc_s);
2039
Jeff Garzika9524a72005-10-30 14:39:11 -05002040 dev_printk(KERN_INFO, &pdev->dev,
2041 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002042 "%s%s%s%s%s%s%s"
2043 "%s%s%s%s%s%s%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002044 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
2046 cap & (1 << 31) ? "64bit " : "",
2047 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09002048 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 cap & (1 << 28) ? "ilck " : "",
2050 cap & (1 << 27) ? "stag " : "",
2051 cap & (1 << 26) ? "pm " : "",
2052 cap & (1 << 25) ? "led " : "",
2053
2054 cap & (1 << 24) ? "clo " : "",
2055 cap & (1 << 19) ? "nz " : "",
2056 cap & (1 << 18) ? "only " : "",
2057 cap & (1 << 17) ? "pmp " : "",
2058 cap & (1 << 15) ? "pio " : "",
2059 cap & (1 << 14) ? "slum " : "",
2060 cap & (1 << 13) ? "part " : ""
2061 );
2062}
2063
Tejun Heoedc93052007-10-25 14:59:16 +09002064/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2065 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2066 * support PMP and the 4726 either directly exports the device
2067 * attached to the first downstream port or acts as a hardware storage
2068 * controller and emulate a single ATA device (can be RAID 0/1 or some
2069 * other configuration).
2070 *
2071 * When there's no device attached to the first downstream port of the
2072 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2073 * configure the 4726. However, ATA emulation of the device is very
2074 * lame. It doesn't send signature D2H Reg FIS after the initial
2075 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2076 *
2077 * The following function works around the problem by always using
2078 * hardreset on the port and not depending on receiving signature FIS
2079 * afterward. If signature FIS isn't received soon, ATA class is
2080 * assumed without follow-up softreset.
2081 */
2082static void ahci_p5wdh_workaround(struct ata_host *host)
2083{
2084 static struct dmi_system_id sysids[] = {
2085 {
2086 .ident = "P5W DH Deluxe",
2087 .matches = {
2088 DMI_MATCH(DMI_SYS_VENDOR,
2089 "ASUSTEK COMPUTER INC"),
2090 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2091 },
2092 },
2093 { }
2094 };
2095 struct pci_dev *pdev = to_pci_dev(host->dev);
2096
2097 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2098 dmi_check_system(sysids)) {
2099 struct ata_port *ap = host->ports[1];
2100
2101 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2102 "Deluxe on-board SIMG4726 workaround\n");
2103
2104 ap->ops = &ahci_p5wdh_ops;
2105 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2106 }
2107}
2108
Tejun Heo24dc5f32007-01-20 16:00:28 +09002109static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110{
2111 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09002112 struct ata_port_info pi = ahci_port_info[ent->driver_data];
2113 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09002114 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09002116 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09002117 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118
2119 VPRINTK("ENTER\n");
2120
Tejun Heo12fad3f2006-05-15 21:03:55 +09002121 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2122
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002124 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125
Tejun Heo4447d352007-04-17 23:44:08 +09002126 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002127 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 if (rc)
2129 return rc;
2130
Tejun Heodea55132008-03-11 19:52:31 +09002131 /* AHCI controllers often implement SFF compatible interface.
2132 * Grab all PCI BARs just in case.
2133 */
2134 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002135 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002136 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002137 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002138 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139
Tejun Heoc4f77922007-12-06 15:09:43 +09002140 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
2141 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
2142 u8 map;
2143
2144 /* ICH6s share the same PCI ID for both piix and ahci
2145 * modes. Enabling ahci mode while MAP indicates
2146 * combined mode is a bad idea. Yield to ata_piix.
2147 */
2148 pci_read_config_byte(pdev, ICH_MAP, &map);
2149 if (map & 0x3) {
2150 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
2151 "combined mode, can't enable AHCI mode\n");
2152 return -ENODEV;
2153 }
2154 }
2155
Tejun Heo24dc5f32007-01-20 16:00:28 +09002156 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2157 if (!hpriv)
2158 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09002159 hpriv->flags |= (unsigned long)pi.private_data;
2160
2161 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
2162 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163
Tejun Heo4447d352007-04-17 23:44:08 +09002164 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09002165 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166
Tejun Heo4447d352007-04-17 23:44:08 +09002167 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09002168 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09002169 pi.flags |= ATA_FLAG_NCQ;
2170
Tejun Heo7d50b602007-09-23 13:19:54 +09002171 if (hpriv->cap & HOST_CAP_PMP)
2172 pi.flags |= ATA_FLAG_PMP;
2173
Tejun Heo837f5f82008-02-06 15:13:51 +09002174 /* CAP.NP sometimes indicate the index of the last enabled
2175 * port, at other times, that of the last possible port, so
2176 * determining the maximum port number requires looking at
2177 * both CAP.NP and port_map.
2178 */
2179 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
2180
2181 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09002182 if (!host)
2183 return -ENOMEM;
2184 host->iomap = pcim_iomap_table(pdev);
2185 host->private_data = hpriv;
2186
2187 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002188 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09002189
Tejun Heocbcdd872007-08-18 13:14:55 +09002190 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2191 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2192 0x100 + ap->port_no * 0x80, "port");
2193
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002194 /* set initial link pm policy */
2195 ap->pm_policy = NOT_AVAILABLE;
2196
Jeff Garzikdab632e2007-05-28 08:33:01 -04002197 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09002198 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04002199 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09002200 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201
Tejun Heoedc93052007-10-25 14:59:16 +09002202 /* apply workaround for ASUS P5W DH Deluxe mainboard */
2203 ahci_p5wdh_workaround(host);
2204
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09002206 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002208 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209
Tejun Heo4447d352007-04-17 23:44:08 +09002210 rc = ahci_reset_controller(host);
2211 if (rc)
2212 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002213
Tejun Heo4447d352007-04-17 23:44:08 +09002214 ahci_init_controller(host);
2215 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216
Tejun Heo4447d352007-04-17 23:44:08 +09002217 pci_set_master(pdev);
2218 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2219 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04002220}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221
2222static int __init ahci_init(void)
2223{
Pavel Roskinb7887192006-08-10 18:13:18 +09002224 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225}
2226
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227static void __exit ahci_exit(void)
2228{
2229 pci_unregister_driver(&ahci_pci_driver);
2230}
2231
2232
2233MODULE_AUTHOR("Jeff Garzik");
2234MODULE_DESCRIPTION("AHCI SATA low-level driver");
2235MODULE_LICENSE("GPL");
2236MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04002237MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238
2239module_init(ahci_init);
2240module_exit(ahci_exit);