Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 1 | /****************************************************************************** |
| 2 | * |
Wey-Yi Guy | fb4961d | 2012-01-06 13:16:33 -0800 | [diff] [blame] | 3 | * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved. |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 4 | * |
| 5 | * Portions of this file are derived from the ipw3945 project, as well |
| 6 | * as portions of the ieee80211 subsystem header files. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify it |
| 9 | * under the terms of version 2 of the GNU General Public License as |
| 10 | * published by the Free Software Foundation. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 13 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 14 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 15 | * more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License along with |
| 18 | * this program; if not, write to the Free Software Foundation, Inc., |
| 19 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA |
| 20 | * |
| 21 | * The full GNU General Public License is included in this distribution in the |
| 22 | * file called LICENSE. |
| 23 | * |
| 24 | * Contact Information: |
Winkler, Tomas | 759ef89 | 2008-12-09 11:28:58 -0800 | [diff] [blame] | 25 | * Intel Linux Wireless <ilw@linux.intel.com> |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 26 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 27 | * |
| 28 | *****************************************************************************/ |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 29 | #include <linux/etherdevice.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 30 | #include <linux/slab.h> |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 31 | #include <linux/sched.h> |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 32 | |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 33 | #include "iwl-debug.h" |
| 34 | #include "iwl-csr.h" |
| 35 | #include "iwl-prph.h" |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 36 | #include "iwl-io.h" |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 37 | #include "iwl-agn-hw.h" |
Emmanuel Grumbach | ed277c9 | 2012-02-09 16:08:15 +0200 | [diff] [blame] | 38 | #include "iwl-op-mode.h" |
Johannes Berg | c17d068 | 2011-09-15 11:46:42 -0700 | [diff] [blame] | 39 | #include "iwl-trans-pcie-int.h" |
Johannes Berg | 6238b00 | 2012-04-02 15:04:33 +0200 | [diff] [blame] | 40 | /* FIXME: need to abstract out TX command (once we know what it looks like) */ |
| 41 | #include "iwl-commands.h" |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 42 | |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 43 | #define IWL_TX_CRC_SIZE 4 |
| 44 | #define IWL_TX_DELIMITER_SIZE 4 |
| 45 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 46 | /** |
| 47 | * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array |
| 48 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 49 | void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 50 | struct iwl_tx_queue *txq, |
| 51 | u16 byte_cnt) |
| 52 | { |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 53 | struct iwlagn_scd_bc_tbl *scd_bc_tbl; |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 54 | struct iwl_trans_pcie *trans_pcie = |
| 55 | IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 56 | int write_ptr = txq->q.write_ptr; |
| 57 | int txq_id = txq->q.id; |
| 58 | u8 sec_ctl = 0; |
| 59 | u8 sta_id = 0; |
| 60 | u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE; |
| 61 | __le16 bc_ent; |
Emmanuel Grumbach | 132f98c | 2011-09-20 15:37:24 -0700 | [diff] [blame] | 62 | struct iwl_tx_cmd *tx_cmd = |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 63 | (void *) txq->entries[txq->q.write_ptr].cmd->payload; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 64 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 65 | scd_bc_tbl = trans_pcie->scd_bc_tbls.addr; |
| 66 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 67 | WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX); |
| 68 | |
Emmanuel Grumbach | 132f98c | 2011-09-20 15:37:24 -0700 | [diff] [blame] | 69 | sta_id = tx_cmd->sta_id; |
| 70 | sec_ctl = tx_cmd->sec_ctl; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 71 | |
| 72 | switch (sec_ctl & TX_CMD_SEC_MSK) { |
| 73 | case TX_CMD_SEC_CCM: |
| 74 | len += CCMP_MIC_LEN; |
| 75 | break; |
| 76 | case TX_CMD_SEC_TKIP: |
| 77 | len += TKIP_ICV_LEN; |
| 78 | break; |
| 79 | case TX_CMD_SEC_WEP: |
| 80 | len += WEP_IV_LEN + WEP_ICV_LEN; |
| 81 | break; |
| 82 | } |
| 83 | |
| 84 | bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12)); |
| 85 | |
| 86 | scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent; |
| 87 | |
| 88 | if (write_ptr < TFD_QUEUE_SIZE_BC_DUP) |
| 89 | scd_bc_tbl[txq_id]. |
| 90 | tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent; |
| 91 | } |
| 92 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 93 | /** |
| 94 | * iwl_txq_update_write_ptr - Send new write index to hardware |
| 95 | */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 96 | void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 97 | { |
| 98 | u32 reg = 0; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 99 | int txq_id = txq->q.id; |
| 100 | |
| 101 | if (txq->need_update == 0) |
Abhijeet Kolekar | 7bfedc5 | 2010-02-03 13:47:56 -0800 | [diff] [blame] | 102 | return; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 103 | |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 104 | if (trans->cfg->base_params->shadow_reg_enable) { |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 105 | /* shadow register enabled */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 106 | iwl_write32(trans, HBUS_TARG_WRPTR, |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 107 | txq->q.write_ptr | (txq_id << 8)); |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 108 | } else { |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 109 | struct iwl_trans_pcie *trans_pcie = |
| 110 | IWL_TRANS_GET_PCIE_TRANS(trans); |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 111 | /* if we're trying to save power */ |
Don Fry | 01d651d | 2012-03-23 08:34:31 -0700 | [diff] [blame] | 112 | if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) { |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 113 | /* wake up nic if it's powered down ... |
| 114 | * uCode will wake up, and interrupt us again, so next |
| 115 | * time we'll skip this part. */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 116 | reg = iwl_read32(trans, CSR_UCODE_DRV_GP1); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 117 | |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 118 | if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) { |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 119 | IWL_DEBUG_INFO(trans, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 120 | "Tx queue %d requesting wakeup," |
| 121 | " GP1 = 0x%x\n", txq_id, reg); |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 122 | iwl_set_bit(trans, CSR_GP_CNTRL, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 123 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
| 124 | return; |
| 125 | } |
| 126 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 127 | iwl_write_direct32(trans, HBUS_TARG_WRPTR, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 128 | txq->q.write_ptr | (txq_id << 8)); |
| 129 | |
| 130 | /* |
| 131 | * else not in power-save mode, |
| 132 | * uCode will never sleep when we're |
| 133 | * trying to tx (during RFKILL, we're not trying to tx). |
| 134 | */ |
| 135 | } else |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 136 | iwl_write32(trans, HBUS_TARG_WRPTR, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 137 | txq->q.write_ptr | (txq_id << 8)); |
| 138 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 139 | txq->need_update = 0; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 140 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 141 | |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 142 | static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx) |
| 143 | { |
| 144 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 145 | |
| 146 | dma_addr_t addr = get_unaligned_le32(&tb->lo); |
| 147 | if (sizeof(dma_addr_t) > sizeof(u32)) |
| 148 | addr |= |
| 149 | ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16; |
| 150 | |
| 151 | return addr; |
| 152 | } |
| 153 | |
| 154 | static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx) |
| 155 | { |
| 156 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 157 | |
| 158 | return le16_to_cpu(tb->hi_n_len) >> 4; |
| 159 | } |
| 160 | |
| 161 | static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx, |
| 162 | dma_addr_t addr, u16 len) |
| 163 | { |
| 164 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 165 | u16 hi_n_len = len << 4; |
| 166 | |
| 167 | put_unaligned_le32(addr, &tb->lo); |
| 168 | if (sizeof(dma_addr_t) > sizeof(u32)) |
| 169 | hi_n_len |= ((addr >> 16) >> 16) & 0xF; |
| 170 | |
| 171 | tb->hi_n_len = cpu_to_le16(hi_n_len); |
| 172 | |
| 173 | tfd->num_tbs = idx + 1; |
| 174 | } |
| 175 | |
| 176 | static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd) |
| 177 | { |
| 178 | return tfd->num_tbs & 0x1f; |
| 179 | } |
| 180 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 181 | static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta, |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 182 | struct iwl_tfd *tfd, enum dma_data_direction dma_dir) |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 183 | { |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 184 | int i; |
| 185 | int num_tbs; |
| 186 | |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 187 | /* Sanity check on number of chunks */ |
| 188 | num_tbs = iwl_tfd_get_num_tbs(tfd); |
| 189 | |
| 190 | if (num_tbs >= IWL_NUM_OF_TBS) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 191 | IWL_ERR(trans, "Too many chunks: %i\n", num_tbs); |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 192 | /* @todo issue fatal error, it is quite serious situation */ |
| 193 | return; |
| 194 | } |
| 195 | |
| 196 | /* Unmap tx_cmd */ |
| 197 | if (num_tbs) |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 198 | dma_unmap_single(trans->dev, |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 199 | dma_unmap_addr(meta, mapping), |
| 200 | dma_unmap_len(meta, len), |
Emmanuel Grumbach | 795414d | 2011-06-18 08:12:57 -0700 | [diff] [blame] | 201 | DMA_BIDIRECTIONAL); |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 202 | |
| 203 | /* Unmap chunks, if any. */ |
| 204 | for (i = 1; i < num_tbs; i++) |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 205 | dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i), |
Johannes Berg | e815407 | 2011-06-27 07:54:49 -0700 | [diff] [blame] | 206 | iwl_tfd_tb_get_len(tfd, i), dma_dir); |
Emmanuel Grumbach | ebed633 | 2012-05-16 22:35:58 +0200 | [diff] [blame] | 207 | |
| 208 | tfd->num_tbs = 0; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 209 | } |
| 210 | |
| 211 | /** |
| 212 | * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr] |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 213 | * @trans - transport private data |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 214 | * @txq - tx queue |
Emmanuel Grumbach | ebed633 | 2012-05-16 22:35:58 +0200 | [diff] [blame] | 215 | * @dma_dir - the direction of the DMA mapping |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 216 | * |
| 217 | * Does NOT advance any TFD circular buffer read/write indexes |
| 218 | * Does NOT free the TFD itself (which is within circular buffer) |
| 219 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 220 | void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq, |
Emmanuel Grumbach | ebed633 | 2012-05-16 22:35:58 +0200 | [diff] [blame] | 221 | enum dma_data_direction dma_dir) |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 222 | { |
| 223 | struct iwl_tfd *tfd_tmp = txq->tfds; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 224 | |
Emmanuel Grumbach | ebed633 | 2012-05-16 22:35:58 +0200 | [diff] [blame] | 225 | /* rd_ptr is bounded by n_bd and idx is bounded by n_window */ |
| 226 | int rd_ptr = txq->q.read_ptr; |
| 227 | int idx = get_cmd_index(&txq->q, rd_ptr); |
| 228 | |
Johannes Berg | 015c15e | 2012-03-05 11:24:24 -0800 | [diff] [blame] | 229 | lockdep_assert_held(&txq->lock); |
| 230 | |
Emmanuel Grumbach | ebed633 | 2012-05-16 22:35:58 +0200 | [diff] [blame] | 231 | /* We have only q->n_window txq->entries, but we use q->n_bd tfds */ |
| 232 | iwlagn_unmap_tfd(trans, &txq->entries[idx].meta, |
| 233 | &tfd_tmp[rd_ptr], dma_dir); |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 234 | |
| 235 | /* free SKB */ |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 236 | if (txq->entries) { |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 237 | struct sk_buff *skb; |
| 238 | |
Emmanuel Grumbach | ebed633 | 2012-05-16 22:35:58 +0200 | [diff] [blame] | 239 | skb = txq->entries[idx].skb; |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 240 | |
Emmanuel Grumbach | 909e9b2 | 2011-09-15 11:46:30 -0700 | [diff] [blame] | 241 | /* Can be called from irqs-disabled context |
| 242 | * If skb is not NULL, it means that the whole queue is being |
| 243 | * freed and that the queue is not empty - free the skb |
| 244 | */ |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 245 | if (skb) { |
Emmanuel Grumbach | ed277c9 | 2012-02-09 16:08:15 +0200 | [diff] [blame] | 246 | iwl_op_mode_free_skb(trans->op_mode, skb); |
Emmanuel Grumbach | ebed633 | 2012-05-16 22:35:58 +0200 | [diff] [blame] | 247 | txq->entries[idx].skb = NULL; |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 248 | } |
| 249 | } |
| 250 | } |
| 251 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 252 | int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans, |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 253 | struct iwl_tx_queue *txq, |
| 254 | dma_addr_t addr, u16 len, |
Johannes Berg | 4c42db0 | 2011-05-04 07:50:48 -0700 | [diff] [blame] | 255 | u8 reset) |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 256 | { |
| 257 | struct iwl_queue *q; |
| 258 | struct iwl_tfd *tfd, *tfd_tmp; |
| 259 | u32 num_tbs; |
| 260 | |
| 261 | q = &txq->q; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 262 | tfd_tmp = txq->tfds; |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 263 | tfd = &tfd_tmp[q->write_ptr]; |
| 264 | |
| 265 | if (reset) |
| 266 | memset(tfd, 0, sizeof(*tfd)); |
| 267 | |
| 268 | num_tbs = iwl_tfd_get_num_tbs(tfd); |
| 269 | |
| 270 | /* Each TFD can point to a maximum 20 Tx buffers */ |
| 271 | if (num_tbs >= IWL_NUM_OF_TBS) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 272 | IWL_ERR(trans, "Error can not send more than %d chunks\n", |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 273 | IWL_NUM_OF_TBS); |
| 274 | return -EINVAL; |
| 275 | } |
| 276 | |
| 277 | if (WARN_ON(addr & ~DMA_BIT_MASK(36))) |
| 278 | return -EINVAL; |
| 279 | |
| 280 | if (unlikely(addr & ~IWL_TX_DMA_MASK)) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 281 | IWL_ERR(trans, "Unaligned address = %llx\n", |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 282 | (unsigned long long)addr); |
| 283 | |
| 284 | iwl_tfd_set_tb(tfd, num_tbs, addr, len); |
| 285 | |
| 286 | return 0; |
| 287 | } |
| 288 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 289 | /*************** DMA-QUEUE-GENERAL-FUNCTIONS ***** |
| 290 | * DMA services |
| 291 | * |
| 292 | * Theory of operation |
| 293 | * |
| 294 | * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer |
| 295 | * of buffer descriptors, each of which points to one or more data buffers for |
| 296 | * the device to read from or fill. Driver and device exchange status of each |
| 297 | * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty |
| 298 | * entries in each circular buffer, to protect against confusing empty and full |
| 299 | * queue states. |
| 300 | * |
| 301 | * The device reads or writes the data in the queues via the device's several |
| 302 | * DMA/FIFO channels. Each queue is mapped to a single DMA channel. |
| 303 | * |
| 304 | * For Tx queue, there are low mark and high mark limits. If, after queuing |
| 305 | * the packet for Tx, free space become < low mark, Tx queue stopped. When |
| 306 | * reclaiming packets (on 'tx done IRQ), if free space become > high mark, |
| 307 | * Tx queue resumed. |
| 308 | * |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 309 | ***************************************************/ |
| 310 | |
| 311 | int iwl_queue_space(const struct iwl_queue *q) |
| 312 | { |
| 313 | int s = q->read_ptr - q->write_ptr; |
| 314 | |
| 315 | if (q->read_ptr > q->write_ptr) |
| 316 | s -= q->n_bd; |
| 317 | |
| 318 | if (s <= 0) |
| 319 | s += q->n_window; |
| 320 | /* keep some reserve to not confuse empty and full situations */ |
| 321 | s -= 2; |
| 322 | if (s < 0) |
| 323 | s = 0; |
| 324 | return s; |
| 325 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 326 | |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 327 | /** |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 328 | * iwl_queue_init - Initialize queue's high/low-water and read/write indexes |
| 329 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 330 | int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id) |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 331 | { |
| 332 | q->n_bd = count; |
| 333 | q->n_window = slots_num; |
| 334 | q->id = id; |
| 335 | |
| 336 | /* count must be power-of-two size, otherwise iwl_queue_inc_wrap |
| 337 | * and iwl_queue_dec_wrap are broken. */ |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 338 | if (WARN_ON(!is_power_of_2(count))) |
| 339 | return -EINVAL; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 340 | |
| 341 | /* slots_num must be power-of-two size, otherwise |
| 342 | * get_cmd_index is broken. */ |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 343 | if (WARN_ON(!is_power_of_2(slots_num))) |
| 344 | return -EINVAL; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 345 | |
| 346 | q->low_mark = q->n_window / 4; |
| 347 | if (q->low_mark < 4) |
| 348 | q->low_mark = 4; |
| 349 | |
| 350 | q->high_mark = q->n_window / 8; |
| 351 | if (q->high_mark < 2) |
| 352 | q->high_mark = 2; |
| 353 | |
| 354 | q->write_ptr = q->read_ptr = 0; |
| 355 | |
| 356 | return 0; |
| 357 | } |
| 358 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 359 | static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 360 | struct iwl_tx_queue *txq) |
| 361 | { |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 362 | struct iwl_trans_pcie *trans_pcie = |
| 363 | IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 364 | struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 365 | int txq_id = txq->q.id; |
| 366 | int read_ptr = txq->q.read_ptr; |
| 367 | u8 sta_id = 0; |
| 368 | __le16 bc_ent; |
Emmanuel Grumbach | 132f98c | 2011-09-20 15:37:24 -0700 | [diff] [blame] | 369 | struct iwl_tx_cmd *tx_cmd = |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 370 | (void *)txq->entries[txq->q.read_ptr].cmd->payload; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 371 | |
| 372 | WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX); |
| 373 | |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 374 | if (txq_id != trans_pcie->cmd_queue) |
Emmanuel Grumbach | 132f98c | 2011-09-20 15:37:24 -0700 | [diff] [blame] | 375 | sta_id = tx_cmd->sta_id; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 376 | |
| 377 | bc_ent = cpu_to_le16(1 | (sta_id << 12)); |
| 378 | scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent; |
| 379 | |
| 380 | if (read_ptr < TFD_QUEUE_SIZE_BC_DUP) |
| 381 | scd_bc_tbl[txq_id]. |
| 382 | tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent; |
| 383 | } |
| 384 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 385 | static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 386 | u16 txq_id) |
| 387 | { |
| 388 | u32 tbl_dw_addr; |
| 389 | u32 tbl_dw; |
| 390 | u16 scd_q2ratid; |
| 391 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 392 | struct iwl_trans_pcie *trans_pcie = |
| 393 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 394 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 395 | scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK; |
| 396 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 397 | tbl_dw_addr = trans_pcie->scd_base_addr + |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 398 | SCD_TRANS_TBL_OFFSET_QUEUE(txq_id); |
| 399 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 400 | tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 401 | |
| 402 | if (txq_id & 0x1) |
| 403 | tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF); |
| 404 | else |
| 405 | tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000); |
| 406 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 407 | iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 408 | |
| 409 | return 0; |
| 410 | } |
| 411 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 412 | static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 413 | { |
| 414 | /* Simply stop the queue, but don't change any configuration; |
| 415 | * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 416 | iwl_write_prph(trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 417 | SCD_QUEUE_STATUS_BITS(txq_id), |
| 418 | (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)| |
| 419 | (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN)); |
| 420 | } |
| 421 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 422 | void iwl_trans_set_wr_ptrs(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 423 | int txq_id, u32 index) |
| 424 | { |
Johannes Berg | 0ca24da | 2012-03-15 13:26:46 -0700 | [diff] [blame] | 425 | IWL_DEBUG_TX_QUEUES(trans, "Q %d WrPtr: %d\n", txq_id, index & 0xff); |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 426 | iwl_write_direct32(trans, HBUS_TARG_WRPTR, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 427 | (index & 0xff) | (txq_id << 8)); |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 428 | iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 429 | } |
| 430 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 431 | void iwl_trans_tx_queue_set_status(struct iwl_trans *trans, |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 432 | struct iwl_tx_queue *txq, |
| 433 | int tx_fifo_id, bool active) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 434 | { |
| 435 | int txq_id = txq->q.id; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 436 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 437 | iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id), |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 438 | (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) | |
| 439 | (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) | |
| 440 | (1 << SCD_QUEUE_STTS_REG_POS_WSL) | |
| 441 | SCD_QUEUE_STTS_REG_MSK); |
| 442 | |
Emmanuel Grumbach | 1dcedc8 | 2012-01-19 08:27:03 +0200 | [diff] [blame] | 443 | if (active) |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 444 | IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d\n", |
| 445 | txq_id, tx_fifo_id); |
Emmanuel Grumbach | 1dcedc8 | 2012-01-19 08:27:03 +0200 | [diff] [blame] | 446 | else |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 447 | IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 448 | } |
| 449 | |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 450 | void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans, int txq_id, int fifo, |
| 451 | int sta_id, int tid, int frame_limit, u16 ssn) |
Johannes Berg | 70a18c5 | 2012-03-05 11:24:44 -0800 | [diff] [blame] | 452 | { |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 453 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 454 | unsigned long flags; |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 455 | u16 ra_tid = BUILD_RAxTID(sta_id, tid); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 456 | |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 457 | if (test_and_set_bit(txq_id, trans_pcie->queue_used)) |
| 458 | WARN_ONCE(1, "queue %d already used - expect issues", txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 459 | |
Johannes Berg | 7b11488 | 2012-02-05 13:55:11 -0800 | [diff] [blame] | 460 | spin_lock_irqsave(&trans_pcie->irq_lock, flags); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 461 | |
| 462 | /* Stop this Tx queue before configuring it */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 463 | iwlagn_tx_queue_stop_scheduler(trans, txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 464 | |
| 465 | /* Map receiver-address / traffic-ID to this queue */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 466 | iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 467 | |
| 468 | /* Set this queue as a chain-building queue */ |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 469 | iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 470 | |
| 471 | /* enable aggregations for the queue */ |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 472 | iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 473 | |
| 474 | /* Place first TFD at index corresponding to start sequence number. |
| 475 | * Assumes that ssn_idx is valid (!= 0xFFF) */ |
Emmanuel Grumbach | 822e8b2 | 2011-11-21 13:25:31 +0200 | [diff] [blame] | 476 | trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff); |
| 477 | trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff); |
| 478 | iwl_trans_set_wr_ptrs(trans, txq_id, ssn); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 479 | |
| 480 | /* Set up Tx window size and frame limit for this queue */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 481 | iwl_write_targ_mem(trans, trans_pcie->scd_base_addr + |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 482 | SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32), |
| 483 | ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) & |
| 484 | SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) | |
| 485 | ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) & |
| 486 | SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 487 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 488 | iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 489 | |
| 490 | /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */ |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 491 | iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 492 | fifo, true); |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 493 | |
Johannes Berg | 7b11488 | 2012-02-05 13:55:11 -0800 | [diff] [blame] | 494 | spin_unlock_irqrestore(&trans_pcie->irq_lock, flags); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 495 | } |
| 496 | |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 497 | void iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int txq_id) |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 498 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 499 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 500 | |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 501 | if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) { |
| 502 | WARN_ONCE(1, "queue %d not used", txq_id); |
| 503 | return; |
Emmanuel Grumbach | bc23773 | 2011-11-21 13:25:31 +0200 | [diff] [blame] | 504 | } |
| 505 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 506 | iwlagn_tx_queue_stop_scheduler(trans, txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 507 | |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 508 | iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 509 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 510 | trans_pcie->txq[txq_id].q.read_ptr = 0; |
| 511 | trans_pcie->txq[txq_id].q.write_ptr = 0; |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 512 | iwl_trans_set_wr_ptrs(trans, txq_id, 0); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 513 | |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 514 | iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, BIT(txq_id)); |
| 515 | |
| 516 | iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], |
| 517 | 0, false); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 518 | } |
| 519 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 520 | /*************** HOST COMMAND QUEUE FUNCTIONS *****/ |
| 521 | |
| 522 | /** |
| 523 | * iwl_enqueue_hcmd - enqueue a uCode command |
| 524 | * @priv: device private data point |
| 525 | * @cmd: a point to the ucode command structure |
| 526 | * |
| 527 | * The function returns < 0 values to indicate the operation is |
| 528 | * failed. On success, it turns the index (> 0) of command in the |
| 529 | * command queue. |
| 530 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 531 | static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 532 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 533 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 534 | struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue]; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 535 | struct iwl_queue *q = &txq->q; |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 536 | struct iwl_device_cmd *out_cmd; |
| 537 | struct iwl_cmd_meta *out_meta; |
Tomas Winkler | f367422 | 2008-08-04 16:00:44 +0800 | [diff] [blame] | 538 | dma_addr_t phys_addr; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 539 | u32 idx; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 540 | u16 copy_size, cmd_size; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 541 | bool had_nocopy = false; |
| 542 | int i; |
| 543 | u8 *cmd_dest; |
| 544 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
| 545 | const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {}; |
| 546 | int trace_lens[IWL_MAX_CMD_TFDS + 1] = {}; |
| 547 | int trace_idx; |
| 548 | #endif |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 549 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 550 | copy_size = sizeof(out_cmd->hdr); |
| 551 | cmd_size = sizeof(out_cmd->hdr); |
| 552 | |
| 553 | /* need one for the header if the first is NOCOPY */ |
| 554 | BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1); |
| 555 | |
| 556 | for (i = 0; i < IWL_MAX_CMD_TFDS; i++) { |
| 557 | if (!cmd->len[i]) |
| 558 | continue; |
| 559 | if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) { |
| 560 | had_nocopy = true; |
| 561 | } else { |
| 562 | /* NOCOPY must not be followed by normal! */ |
| 563 | if (WARN_ON(had_nocopy)) |
| 564 | return -EINVAL; |
| 565 | copy_size += cmd->len[i]; |
| 566 | } |
| 567 | cmd_size += cmd->len[i]; |
| 568 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 569 | |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 570 | /* |
| 571 | * If any of the command structures end up being larger than |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 572 | * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically |
| 573 | * allocated into separate TFDs, then we will need to |
| 574 | * increase the size of the buffers. |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 575 | */ |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 576 | if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE)) |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 577 | return -EINVAL; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 578 | |
Johannes Berg | 015c15e | 2012-03-05 11:24:24 -0800 | [diff] [blame] | 579 | spin_lock_bh(&txq->lock); |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 580 | |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 581 | if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) { |
Johannes Berg | 015c15e | 2012-03-05 11:24:24 -0800 | [diff] [blame] | 582 | spin_unlock_bh(&txq->lock); |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 583 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 584 | IWL_ERR(trans, "No space in command queue\n"); |
Johannes Berg | 0e78184 | 2012-03-06 13:30:49 -0800 | [diff] [blame] | 585 | iwl_op_mode_cmd_queue_full(trans->op_mode); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 586 | return -ENOSPC; |
| 587 | } |
| 588 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 589 | idx = get_cmd_index(q, q->write_ptr); |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 590 | out_cmd = txq->entries[idx].cmd; |
| 591 | out_meta = &txq->entries[idx].meta; |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 592 | |
Daniel C Halperin | 8ce73f3 | 2009-07-31 14:28:06 -0700 | [diff] [blame] | 593 | memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */ |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 594 | if (cmd->flags & CMD_WANT_SKB) |
| 595 | out_meta->source = cmd; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 596 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 597 | /* set up the header */ |
| 598 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 599 | out_cmd->hdr.cmd = cmd->id; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 600 | out_cmd->hdr.flags = 0; |
Emmanuel Grumbach | cefeaa5 | 2011-08-25 23:10:40 -0700 | [diff] [blame] | 601 | out_cmd->hdr.sequence = |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 602 | cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) | |
Emmanuel Grumbach | cefeaa5 | 2011-08-25 23:10:40 -0700 | [diff] [blame] | 603 | INDEX_TO_SEQ(q->write_ptr)); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 604 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 605 | /* and copy the data that needs to be copied */ |
| 606 | |
Emmanuel Grumbach | 132f98c | 2011-09-20 15:37:24 -0700 | [diff] [blame] | 607 | cmd_dest = out_cmd->payload; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 608 | for (i = 0; i < IWL_MAX_CMD_TFDS; i++) { |
| 609 | if (!cmd->len[i]) |
| 610 | continue; |
| 611 | if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) |
| 612 | break; |
| 613 | memcpy(cmd_dest, cmd->data[i], cmd->len[i]); |
| 614 | cmd_dest += cmd->len[i]; |
Esti Kummer | ded2ae7 | 2008-08-04 16:00:45 +0800 | [diff] [blame] | 615 | } |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 616 | |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 617 | IWL_DEBUG_HC(trans, |
| 618 | "Sending command %s (#%x), seq: 0x%04X, %d bytes at %d[%d]:%d\n", |
| 619 | trans_pcie_get_cmd_string(trans_pcie, out_cmd->hdr.cmd), |
| 620 | out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence), cmd_size, |
| 621 | q->write_ptr, idx, trans_pcie->cmd_queue); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 622 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 623 | phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size, |
Emmanuel Grumbach | 795414d | 2011-06-18 08:12:57 -0700 | [diff] [blame] | 624 | DMA_BIDIRECTIONAL); |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 625 | if (unlikely(dma_mapping_error(trans->dev, phys_addr))) { |
Johannes Berg | 2c46f72 | 2011-04-28 07:27:10 -0700 | [diff] [blame] | 626 | idx = -ENOMEM; |
| 627 | goto out; |
| 628 | } |
| 629 | |
FUJITA Tomonori | 2e72444 | 2010-06-03 14:19:20 +0900 | [diff] [blame] | 630 | dma_unmap_addr_set(out_meta, mapping, phys_addr); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 631 | dma_unmap_len_set(out_meta, len, copy_size); |
| 632 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 633 | iwlagn_txq_attach_buf_to_tfd(trans, txq, |
| 634 | phys_addr, copy_size, 1); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 635 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
| 636 | trace_bufs[0] = &out_cmd->hdr; |
| 637 | trace_lens[0] = copy_size; |
| 638 | trace_idx = 1; |
| 639 | #endif |
| 640 | |
| 641 | for (i = 0; i < IWL_MAX_CMD_TFDS; i++) { |
| 642 | if (!cmd->len[i]) |
| 643 | continue; |
| 644 | if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)) |
| 645 | continue; |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 646 | phys_addr = dma_map_single(trans->dev, |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 647 | (void *)cmd->data[i], |
John W. Linville | 3be3fdb | 2011-06-28 13:53:32 -0400 | [diff] [blame] | 648 | cmd->len[i], DMA_BIDIRECTIONAL); |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 649 | if (dma_mapping_error(trans->dev, phys_addr)) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 650 | iwlagn_unmap_tfd(trans, out_meta, |
Johannes Berg | e815407 | 2011-06-27 07:54:49 -0700 | [diff] [blame] | 651 | &txq->tfds[q->write_ptr], |
John W. Linville | 3be3fdb | 2011-06-28 13:53:32 -0400 | [diff] [blame] | 652 | DMA_BIDIRECTIONAL); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 653 | idx = -ENOMEM; |
| 654 | goto out; |
| 655 | } |
| 656 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 657 | iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr, |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 658 | cmd->len[i], 0); |
| 659 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
| 660 | trace_bufs[trace_idx] = cmd->data[i]; |
| 661 | trace_lens[trace_idx] = cmd->len[i]; |
| 662 | trace_idx++; |
| 663 | #endif |
| 664 | } |
Reinette Chatre | df833b1 | 2009-04-21 10:55:48 -0700 | [diff] [blame] | 665 | |
Emmanuel Grumbach | afaf6b5 | 2011-07-08 08:46:09 -0700 | [diff] [blame] | 666 | out_meta->flags = cmd->flags; |
Johannes Berg | 2c46f72 | 2011-04-28 07:27:10 -0700 | [diff] [blame] | 667 | |
| 668 | txq->need_update = 1; |
| 669 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 670 | /* check that tracing gets all possible blocks */ |
| 671 | BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3); |
| 672 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
Johannes Berg | 6c1011e | 2012-03-06 13:30:48 -0800 | [diff] [blame] | 673 | trace_iwlwifi_dev_hcmd(trans->dev, cmd->flags, |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 674 | trace_bufs[0], trace_lens[0], |
| 675 | trace_bufs[1], trace_lens[1], |
| 676 | trace_bufs[2], trace_lens[2]); |
| 677 | #endif |
Reinette Chatre | df833b1 | 2009-04-21 10:55:48 -0700 | [diff] [blame] | 678 | |
Johannes Berg | 7c5ba4a | 2012-04-09 17:46:54 -0700 | [diff] [blame] | 679 | /* start timer if queue currently empty */ |
| 680 | if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout) |
| 681 | mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout); |
| 682 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 683 | /* Increment and update queue's write index */ |
| 684 | q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 685 | iwl_txq_update_write_ptr(trans, txq); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 686 | |
Johannes Berg | 2c46f72 | 2011-04-28 07:27:10 -0700 | [diff] [blame] | 687 | out: |
Johannes Berg | 015c15e | 2012-03-05 11:24:24 -0800 | [diff] [blame] | 688 | spin_unlock_bh(&txq->lock); |
Abhijeet Kolekar | 7bfedc5 | 2010-02-03 13:47:56 -0800 | [diff] [blame] | 689 | return idx; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 690 | } |
| 691 | |
Johannes Berg | 7c5ba4a | 2012-04-09 17:46:54 -0700 | [diff] [blame] | 692 | static inline void iwl_queue_progress(struct iwl_trans_pcie *trans_pcie, |
| 693 | struct iwl_tx_queue *txq) |
| 694 | { |
| 695 | if (!trans_pcie->wd_timeout) |
| 696 | return; |
| 697 | |
| 698 | /* |
| 699 | * if empty delete timer, otherwise move timer forward |
| 700 | * since we're making progress on this queue |
| 701 | */ |
| 702 | if (txq->q.read_ptr == txq->q.write_ptr) |
| 703 | del_timer(&txq->stuck_timer); |
| 704 | else |
| 705 | mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout); |
| 706 | } |
| 707 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 708 | /** |
| 709 | * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd |
| 710 | * |
| 711 | * When FW advances 'R' index, all entries between old and new 'R' index |
| 712 | * need to be reclaimed. As result, some free space forms. If there is |
| 713 | * enough free space (> low mark), wake the stack that feeds us. |
| 714 | */ |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 715 | static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id, |
| 716 | int idx) |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 717 | { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 718 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 719 | struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id]; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 720 | struct iwl_queue *q = &txq->q; |
| 721 | int nfreed = 0; |
| 722 | |
Johannes Berg | 015c15e | 2012-03-05 11:24:24 -0800 | [diff] [blame] | 723 | lockdep_assert_held(&txq->lock); |
| 724 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 725 | if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 726 | IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), " |
Daniel Halperin | 2e5d04d | 2011-05-27 08:40:28 -0700 | [diff] [blame] | 727 | "index %d is out of range [0-%d] %d %d.\n", __func__, |
| 728 | txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 729 | return; |
| 730 | } |
| 731 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 732 | for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx; |
| 733 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) { |
| 734 | |
| 735 | if (nfreed++ > 0) { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 736 | IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx, |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 737 | q->write_ptr, q->read_ptr); |
Emmanuel Grumbach | bcb9321 | 2012-02-09 16:08:15 +0200 | [diff] [blame] | 738 | iwl_op_mode_nic_error(trans->op_mode); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 739 | } |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 740 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 741 | } |
Johannes Berg | 7c5ba4a | 2012-04-09 17:46:54 -0700 | [diff] [blame] | 742 | |
| 743 | iwl_queue_progress(trans_pcie, txq); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 744 | } |
| 745 | |
| 746 | /** |
| 747 | * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them |
| 748 | * @rxb: Rx buffer to reclaim |
Emmanuel Grumbach | 247c61d | 2011-09-20 15:37:23 -0700 | [diff] [blame] | 749 | * @handler_status: return value of the handler of the command |
| 750 | * (put in setup_rx_handlers) |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 751 | * |
| 752 | * If an Rx buffer has an async callback associated with it the callback |
| 753 | * will be executed. The attached skb (if present) will only be freed |
| 754 | * if the callback returns 1 |
| 755 | */ |
Johannes Berg | 48a2d66 | 2012-03-05 11:24:39 -0800 | [diff] [blame] | 756 | void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb, |
Emmanuel Grumbach | 247c61d | 2011-09-20 15:37:23 -0700 | [diff] [blame] | 757 | int handler_status) |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 758 | { |
Zhu Yi | 2f30122 | 2009-10-09 17:19:45 +0800 | [diff] [blame] | 759 | struct iwl_rx_packet *pkt = rxb_addr(rxb); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 760 | u16 sequence = le16_to_cpu(pkt->hdr.sequence); |
| 761 | int txq_id = SEQ_TO_QUEUE(sequence); |
| 762 | int index = SEQ_TO_INDEX(sequence); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 763 | int cmd_index; |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 764 | struct iwl_device_cmd *cmd; |
| 765 | struct iwl_cmd_meta *meta; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 766 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 767 | struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue]; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 768 | |
| 769 | /* If a Tx command is being handled and it isn't in the actual |
| 770 | * command queue then there a command routing bug has been introduced |
| 771 | * in the queue management code. */ |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 772 | if (WARN(txq_id != trans_pcie->cmd_queue, |
Johannes Berg | 13bb948 | 2010-08-23 10:46:33 +0200 | [diff] [blame] | 773 | "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n", |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 774 | txq_id, trans_pcie->cmd_queue, sequence, |
| 775 | trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr, |
| 776 | trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 777 | iwl_print_hex_error(trans, pkt, 32); |
Johannes Berg | 55d6a3c | 2008-09-23 19:18:43 +0200 | [diff] [blame] | 778 | return; |
Winkler, Tomas | 01ef9323 | 2008-11-07 09:58:45 -0800 | [diff] [blame] | 779 | } |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 780 | |
Johannes Berg | 015c15e | 2012-03-05 11:24:24 -0800 | [diff] [blame] | 781 | spin_lock(&txq->lock); |
| 782 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 783 | cmd_index = get_cmd_index(&txq->q, index); |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 784 | cmd = txq->entries[cmd_index].cmd; |
| 785 | meta = &txq->entries[cmd_index].meta; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 786 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 787 | iwlagn_unmap_tfd(trans, meta, &txq->tfds[index], |
| 788 | DMA_BIDIRECTIONAL); |
Reinette Chatre | c33de62 | 2009-10-30 14:36:10 -0700 | [diff] [blame] | 789 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 790 | /* Input error checking is done when commands are added to queue. */ |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 791 | if (meta->flags & CMD_WANT_SKB) { |
Johannes Berg | 48a2d66 | 2012-03-05 11:24:39 -0800 | [diff] [blame] | 792 | struct page *p = rxb_steal_page(rxb); |
Stanislaw Gruszka | 2624e96 | 2011-04-20 16:02:58 +0200 | [diff] [blame] | 793 | |
Johannes Berg | 65b94a4 | 2012-03-05 11:24:38 -0800 | [diff] [blame] | 794 | meta->source->resp_pkt = pkt; |
| 795 | meta->source->_rx_page_addr = (unsigned long)page_address(p); |
Johannes Berg | b2cf410 | 2012-04-09 17:46:51 -0700 | [diff] [blame] | 796 | meta->source->_rx_page_order = trans_pcie->rx_page_order; |
Johannes Berg | 65b94a4 | 2012-03-05 11:24:38 -0800 | [diff] [blame] | 797 | meta->source->handler_status = handler_status; |
Stanislaw Gruszka | 2624e96 | 2011-04-20 16:02:58 +0200 | [diff] [blame] | 798 | } |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 799 | |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 800 | iwl_hcmd_queue_reclaim(trans, txq_id, index); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 801 | |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 802 | if (!(meta->flags & CMD_ASYNC)) { |
Don Fry | 74fda97 | 2012-03-20 16:36:54 -0700 | [diff] [blame] | 803 | if (!test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) { |
Wey-Yi Guy | 05c89b9 | 2011-10-10 07:26:48 -0700 | [diff] [blame] | 804 | IWL_WARN(trans, |
| 805 | "HCMD_ACTIVE already clear for command %s\n", |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 806 | trans_pcie_get_cmd_string(trans_pcie, |
| 807 | cmd->hdr.cmd)); |
Wey-Yi Guy | 05c89b9 | 2011-10-10 07:26:48 -0700 | [diff] [blame] | 808 | } |
Don Fry | 74fda97 | 2012-03-20 16:36:54 -0700 | [diff] [blame] | 809 | clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 810 | IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n", |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 811 | trans_pcie_get_cmd_string(trans_pcie, |
| 812 | cmd->hdr.cmd)); |
Meenakshi Venkataraman | 69a10b2 | 2012-03-10 13:00:09 -0800 | [diff] [blame] | 813 | wake_up(&trans->wait_command_queue); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 814 | } |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 815 | |
Zhu Yi | dd48744 | 2010-03-22 02:28:41 -0700 | [diff] [blame] | 816 | meta->flags = 0; |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 817 | |
Johannes Berg | 015c15e | 2012-03-05 11:24:24 -0800 | [diff] [blame] | 818 | spin_unlock(&txq->lock); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 819 | } |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 820 | |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 821 | #define HOST_COMPLETE_TIMEOUT (2 * HZ) |
| 822 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 823 | static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 824 | { |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 825 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 826 | int ret; |
| 827 | |
| 828 | /* An asynchronous command can not expect an SKB to be set. */ |
| 829 | if (WARN_ON(cmd->flags & CMD_WANT_SKB)) |
| 830 | return -EINVAL; |
| 831 | |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 832 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 833 | ret = iwl_enqueue_hcmd(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 834 | if (ret < 0) { |
Johannes Berg | 721c32f | 2012-03-06 13:30:40 -0800 | [diff] [blame] | 835 | IWL_ERR(trans, |
Todd Previte | b36b110 | 2011-11-10 06:55:02 -0800 | [diff] [blame] | 836 | "Error sending %s: enqueue_hcmd failed: %d\n", |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 837 | trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 838 | return ret; |
| 839 | } |
| 840 | return 0; |
| 841 | } |
| 842 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 843 | static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 844 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 845 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 846 | int cmd_idx; |
| 847 | int ret; |
| 848 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 849 | IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n", |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 850 | trans_pcie_get_cmd_string(trans_pcie, cmd->id)); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 851 | |
Johannes Berg | 2cc39c9 | 2012-03-06 13:30:41 -0800 | [diff] [blame] | 852 | if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE, |
Don Fry | 74fda97 | 2012-03-20 16:36:54 -0700 | [diff] [blame] | 853 | &trans_pcie->status))) { |
Johannes Berg | 2cc39c9 | 2012-03-06 13:30:41 -0800 | [diff] [blame] | 854 | IWL_ERR(trans, "Command %s: a command is already active!\n", |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 855 | trans_pcie_get_cmd_string(trans_pcie, cmd->id)); |
Johannes Berg | 2cc39c9 | 2012-03-06 13:30:41 -0800 | [diff] [blame] | 856 | return -EIO; |
| 857 | } |
| 858 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 859 | IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n", |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 860 | trans_pcie_get_cmd_string(trans_pcie, cmd->id)); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 861 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 862 | cmd_idx = iwl_enqueue_hcmd(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 863 | if (cmd_idx < 0) { |
| 864 | ret = cmd_idx; |
Don Fry | 74fda97 | 2012-03-20 16:36:54 -0700 | [diff] [blame] | 865 | clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status); |
Johannes Berg | 721c32f | 2012-03-06 13:30:40 -0800 | [diff] [blame] | 866 | IWL_ERR(trans, |
Todd Previte | b36b110 | 2011-11-10 06:55:02 -0800 | [diff] [blame] | 867 | "Error sending %s: enqueue_hcmd failed: %d\n", |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 868 | trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 869 | return ret; |
| 870 | } |
| 871 | |
Meenakshi Venkataraman | 69a10b2 | 2012-03-10 13:00:09 -0800 | [diff] [blame] | 872 | ret = wait_event_timeout(trans->wait_command_queue, |
Don Fry | 74fda97 | 2012-03-20 16:36:54 -0700 | [diff] [blame] | 873 | !test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status), |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 874 | HOST_COMPLETE_TIMEOUT); |
| 875 | if (!ret) { |
Don Fry | 74fda97 | 2012-03-20 16:36:54 -0700 | [diff] [blame] | 876 | if (test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) { |
Wey-Yi Guy | d10630a | 2011-10-10 07:26:46 -0700 | [diff] [blame] | 877 | struct iwl_tx_queue *txq = |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 878 | &trans_pcie->txq[trans_pcie->cmd_queue]; |
Wey-Yi Guy | d10630a | 2011-10-10 07:26:46 -0700 | [diff] [blame] | 879 | struct iwl_queue *q = &txq->q; |
| 880 | |
Johannes Berg | 721c32f | 2012-03-06 13:30:40 -0800 | [diff] [blame] | 881 | IWL_ERR(trans, |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 882 | "Error sending %s: time out after %dms.\n", |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 883 | trans_pcie_get_cmd_string(trans_pcie, cmd->id), |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 884 | jiffies_to_msecs(HOST_COMPLETE_TIMEOUT)); |
| 885 | |
Johannes Berg | 721c32f | 2012-03-06 13:30:40 -0800 | [diff] [blame] | 886 | IWL_ERR(trans, |
Wey-Yi Guy | d10630a | 2011-10-10 07:26:46 -0700 | [diff] [blame] | 887 | "Current CMD queue read_ptr %d write_ptr %d\n", |
| 888 | q->read_ptr, q->write_ptr); |
| 889 | |
Don Fry | 74fda97 | 2012-03-20 16:36:54 -0700 | [diff] [blame] | 890 | clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status); |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 891 | IWL_DEBUG_INFO(trans, |
| 892 | "Clearing HCMD_ACTIVE for command %s\n", |
| 893 | trans_pcie_get_cmd_string(trans_pcie, |
| 894 | cmd->id)); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 895 | ret = -ETIMEDOUT; |
| 896 | goto cancel; |
| 897 | } |
| 898 | } |
| 899 | |
Johannes Berg | 65b94a4 | 2012-03-05 11:24:38 -0800 | [diff] [blame] | 900 | if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 901 | IWL_ERR(trans, "Error: Response NULL in '%s'\n", |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 902 | trans_pcie_get_cmd_string(trans_pcie, cmd->id)); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 903 | ret = -EIO; |
| 904 | goto cancel; |
| 905 | } |
| 906 | |
| 907 | return 0; |
| 908 | |
| 909 | cancel: |
| 910 | if (cmd->flags & CMD_WANT_SKB) { |
| 911 | /* |
| 912 | * Cancel the CMD_WANT_SKB flag for the cmd in the |
| 913 | * TX cmd queue. Otherwise in case the cmd comes |
| 914 | * in later, it will possibly set an invalid |
| 915 | * address (cmd->meta.source). |
| 916 | */ |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 917 | trans_pcie->txq[trans_pcie->cmd_queue]. |
| 918 | entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB; |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 919 | } |
Emmanuel Grumbach | 9cac494 | 2011-11-10 06:55:20 -0800 | [diff] [blame] | 920 | |
Johannes Berg | 65b94a4 | 2012-03-05 11:24:38 -0800 | [diff] [blame] | 921 | if (cmd->resp_pkt) { |
| 922 | iwl_free_resp(cmd); |
| 923 | cmd->resp_pkt = NULL; |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 924 | } |
| 925 | |
| 926 | return ret; |
| 927 | } |
| 928 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 929 | int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 930 | { |
| 931 | if (cmd->flags & CMD_ASYNC) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 932 | return iwl_send_cmd_async(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 933 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 934 | return iwl_send_cmd_sync(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 935 | } |
| 936 | |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 937 | /* Frees buffers until index _not_ inclusive */ |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 938 | int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index, |
| 939 | struct sk_buff_head *skbs) |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 940 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 941 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 942 | struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id]; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 943 | struct iwl_queue *q = &txq->q; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 944 | int last_to_free; |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 945 | int freed = 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 946 | |
Emmanuel Grumbach | 39644e9 | 2011-09-15 11:46:29 -0700 | [diff] [blame] | 947 | /* This function is not meant to release cmd queue*/ |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 948 | if (WARN_ON(txq_id == trans_pcie->cmd_queue)) |
Emmanuel Grumbach | 39644e9 | 2011-09-15 11:46:29 -0700 | [diff] [blame] | 949 | return 0; |
| 950 | |
Johannes Berg | 015c15e | 2012-03-05 11:24:24 -0800 | [diff] [blame] | 951 | lockdep_assert_held(&txq->lock); |
| 952 | |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 953 | /*Since we free until index _not_ inclusive, the one before index is |
| 954 | * the last we will free. This one must be used */ |
| 955 | last_to_free = iwl_queue_dec_wrap(index, q->n_bd); |
| 956 | |
| 957 | if ((index >= q->n_bd) || |
| 958 | (iwl_queue_used(q, last_to_free) == 0)) { |
| 959 | IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), " |
| 960 | "last_to_free %d is out of range [0-%d] %d %d.\n", |
| 961 | __func__, txq_id, last_to_free, q->n_bd, |
| 962 | q->write_ptr, q->read_ptr); |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 963 | return 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 964 | } |
| 965 | |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 966 | if (WARN_ON(!skb_queue_empty(skbs))) |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 967 | return 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 968 | |
| 969 | for (; |
| 970 | q->read_ptr != index; |
| 971 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) { |
| 972 | |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 973 | if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL)) |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 974 | continue; |
| 975 | |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 976 | __skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb); |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 977 | |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 978 | txq->entries[txq->q.read_ptr].skb = NULL; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 979 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 980 | iwlagn_txq_inval_byte_cnt_tbl(trans, txq); |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 981 | |
Emmanuel Grumbach | ebed633 | 2012-05-16 22:35:58 +0200 | [diff] [blame] | 982 | iwlagn_txq_free_tfd(trans, txq, DMA_TO_DEVICE); |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 983 | freed++; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 984 | } |
Johannes Berg | 7c5ba4a | 2012-04-09 17:46:54 -0700 | [diff] [blame] | 985 | |
| 986 | iwl_queue_progress(trans_pcie, txq); |
| 987 | |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 988 | return freed; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 989 | } |