blob: bebec370324f4401e298bf1bbaa292666972e31c [file] [log] [blame]
Sanjay Lal740765c2012-11-21 18:34:00 -08001/*
2* This file is subject to the terms and conditions of the GNU General Public
3* License. See the file "COPYING" in the main directory of this archive
4* for more details.
5*
6* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7* Authors: Sanjay Lal <sanjayl@kymasys.com>
8*/
9
10#ifndef __MIPS_KVM_HOST_H__
11#define __MIPS_KVM_HOST_H__
12
13#include <linux/mutex.h>
14#include <linux/hrtimer.h>
15#include <linux/interrupt.h>
16#include <linux/types.h>
17#include <linux/kvm.h>
18#include <linux/kvm_types.h>
19#include <linux/threads.h>
20#include <linux/spinlock.h>
21
James Hogan258f3a22016-06-15 19:29:47 +010022#include <asm/inst.h>
James Hogane6207bb2016-06-09 14:19:19 +010023#include <asm/mipsregs.h>
24
James Hogan48a3c4e2014-05-29 10:16:28 +010025/* MIPS KVM register ids */
26#define MIPS_CP0_32(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000027 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010028
29#define MIPS_CP0_64(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000030 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010031
32#define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
33#define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
34#define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
35#define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
36#define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
37#define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
38#define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
39#define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
40#define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
41#define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
42#define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
43#define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
44#define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
45#define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
46#define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
47#define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
James Hogan1068eaa2014-06-26 13:56:52 +010048#define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
James Hogan48a3c4e2014-05-29 10:16:28 +010049#define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
50#define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
51#define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
52#define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
53#define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
James Hoganc7716072014-06-26 15:11:29 +010054#define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
55#define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
James Hogan48a3c4e2014-05-29 10:16:28 +010056#define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
57#define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
58#define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
James Hogan05108702016-06-15 19:29:56 +010059#define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2)
60#define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3)
61#define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4)
62#define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5)
63#define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6)
64#define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7)
James Hogan48a3c4e2014-05-29 10:16:28 +010065
Sanjay Lal740765c2012-11-21 18:34:00 -080066
67#define KVM_MAX_VCPUS 1
68#define KVM_USER_MEM_SLOTS 8
69/* memory slots that does not exposed to userspace */
James Hogancaa1faa2015-12-16 23:49:26 +000070#define KVM_PRIVATE_MEM_SLOTS 0
Sanjay Lal740765c2012-11-21 18:34:00 -080071
72#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
David Hildenbrand920552b2015-09-18 12:34:53 +020073#define KVM_HALT_POLL_NS_DEFAULT 500000
Sanjay Lal740765c2012-11-21 18:34:00 -080074
Sanjay Lal740765c2012-11-21 18:34:00 -080075
76
James Hogan42aa12e2016-06-15 19:29:57 +010077/*
78 * Special address that contains the comm page, used for reducing # of traps
79 * This needs to be within 32Kb of 0x0 (so the zero register can be used), but
80 * preferably not at 0x0 so that most kernel NULL pointer dereferences can be
81 * caught.
82 */
83#define KVM_GUEST_COMMPAGE_ADDR ((PAGE_SIZE > 0x8000) ? 0 : \
84 (0x8000 - PAGE_SIZE))
Sanjay Lal740765c2012-11-21 18:34:00 -080085
86#define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
87 ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
88
James Hogan22027942014-03-14 13:06:08 +000089#define KVM_GUEST_KUSEG 0x00000000UL
90#define KVM_GUEST_KSEG0 0x40000000UL
91#define KVM_GUEST_KSEG23 0x60000000UL
James Hogan7f5a1dd2016-06-09 10:50:44 +010092#define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000)
James Hogan22027942014-03-14 13:06:08 +000093#define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
Sanjay Lal740765c2012-11-21 18:34:00 -080094
95#define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
96#define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
97#define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
98
99/*
100 * Map an address to a certain kernel segment
101 */
102#define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
103#define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
104#define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
105
James Hogan22027942014-03-14 13:06:08 +0000106#define KVM_INVALID_PAGE 0xdeadbeef
107#define KVM_INVALID_INST 0xdeadbeef
108#define KVM_INVALID_ADDR 0xdeadbeef
Sanjay Lal740765c2012-11-21 18:34:00 -0800109
James Hoganf6f70172016-08-01 09:07:52 +0100110/*
111 * EVA has overlapping user & kernel address spaces, so user VAs may be >
112 * PAGE_OFFSET. For this reason we can't use the default KVM_HVA_ERR_BAD of
113 * PAGE_OFFSET.
114 */
115
116#define KVM_HVA_ERR_BAD (-1UL)
117#define KVM_HVA_ERR_RO_BAD (-2UL)
118
119static inline bool kvm_is_error_hva(unsigned long addr)
120{
121 return IS_ERR_VALUE(addr);
122}
123
Sanjay Lal740765c2012-11-21 18:34:00 -0800124extern atomic_t kvm_mips_instance;
Sanjay Lal740765c2012-11-21 18:34:00 -0800125
126struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000127 ulong remote_tlb_flush;
Sanjay Lal740765c2012-11-21 18:34:00 -0800128};
129
130struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000131 u64 wait_exits;
132 u64 cache_exits;
133 u64 signal_exits;
134 u64 int_exits;
135 u64 cop_unusable_exits;
136 u64 tlbmod_exits;
137 u64 tlbmiss_ld_exits;
138 u64 tlbmiss_st_exits;
139 u64 addrerr_st_exits;
140 u64 addrerr_ld_exits;
141 u64 syscall_exits;
142 u64 resvd_inst_exits;
143 u64 break_inst_exits;
144 u64 trap_inst_exits;
145 u64 msa_fpe_exits;
146 u64 fpe_exits;
147 u64 msa_disabled_exits;
148 u64 flush_dcache_exits;
149 u64 halt_successful_poll;
150 u64 halt_attempted_poll;
151 u64 halt_poll_invalid;
152 u64 halt_wakeup;
Sanjay Lal740765c2012-11-21 18:34:00 -0800153};
154
Sanjay Lal740765c2012-11-21 18:34:00 -0800155struct kvm_arch_memory_slot {
156};
157
158struct kvm_arch {
159 /* Guest GVA->HPA page table */
160 unsigned long *guest_pmap;
161 unsigned long guest_pmap_npages;
162
163 /* Wired host TLB used for the commpage */
164 int commpage_tlb;
165};
166
James Hogan22027942014-03-14 13:06:08 +0000167#define N_MIPS_COPROC_REGS 32
168#define N_MIPS_COPROC_SEL 8
Sanjay Lal740765c2012-11-21 18:34:00 -0800169
170struct mips_coproc {
171 unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
172#ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
173 unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
174#endif
175};
176
177/*
178 * Coprocessor 0 register names
179 */
James Hogan22027942014-03-14 13:06:08 +0000180#define MIPS_CP0_TLB_INDEX 0
181#define MIPS_CP0_TLB_RANDOM 1
182#define MIPS_CP0_TLB_LOW 2
183#define MIPS_CP0_TLB_LO0 2
184#define MIPS_CP0_TLB_LO1 3
185#define MIPS_CP0_TLB_CONTEXT 4
186#define MIPS_CP0_TLB_PG_MASK 5
187#define MIPS_CP0_TLB_WIRED 6
188#define MIPS_CP0_HWRENA 7
189#define MIPS_CP0_BAD_VADDR 8
190#define MIPS_CP0_COUNT 9
191#define MIPS_CP0_TLB_HI 10
192#define MIPS_CP0_COMPARE 11
193#define MIPS_CP0_STATUS 12
194#define MIPS_CP0_CAUSE 13
195#define MIPS_CP0_EXC_PC 14
196#define MIPS_CP0_PRID 15
197#define MIPS_CP0_CONFIG 16
198#define MIPS_CP0_LLADDR 17
199#define MIPS_CP0_WATCH_LO 18
200#define MIPS_CP0_WATCH_HI 19
201#define MIPS_CP0_TLB_XCONTEXT 20
202#define MIPS_CP0_ECC 26
203#define MIPS_CP0_CACHE_ERR 27
204#define MIPS_CP0_TAG_LO 28
205#define MIPS_CP0_TAG_HI 29
206#define MIPS_CP0_ERROR_PC 30
207#define MIPS_CP0_DEBUG 23
208#define MIPS_CP0_DEPC 24
209#define MIPS_CP0_PERFCNT 25
210#define MIPS_CP0_ERRCTL 26
211#define MIPS_CP0_DATA_LO 28
212#define MIPS_CP0_DATA_HI 29
213#define MIPS_CP0_DESAVE 31
Sanjay Lal740765c2012-11-21 18:34:00 -0800214
James Hogan22027942014-03-14 13:06:08 +0000215#define MIPS_CP0_CONFIG_SEL 0
216#define MIPS_CP0_CONFIG1_SEL 1
217#define MIPS_CP0_CONFIG2_SEL 2
218#define MIPS_CP0_CONFIG3_SEL 3
James Hoganc7716072014-06-26 15:11:29 +0100219#define MIPS_CP0_CONFIG4_SEL 4
220#define MIPS_CP0_CONFIG5_SEL 5
Sanjay Lal740765c2012-11-21 18:34:00 -0800221
Sanjay Lal740765c2012-11-21 18:34:00 -0800222/* Resume Flags */
James Hogan22027942014-03-14 13:06:08 +0000223#define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
224#define RESUME_FLAG_HOST (1<<1) /* Resume host? */
Sanjay Lal740765c2012-11-21 18:34:00 -0800225
James Hogan22027942014-03-14 13:06:08 +0000226#define RESUME_GUEST 0
227#define RESUME_GUEST_DR RESUME_FLAG_DR
228#define RESUME_HOST RESUME_FLAG_HOST
Sanjay Lal740765c2012-11-21 18:34:00 -0800229
230enum emulation_result {
231 EMULATE_DONE, /* no further processing */
232 EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
233 EMULATE_FAIL, /* can't emulate this instruction */
234 EMULATE_WAIT, /* WAIT instruction */
235 EMULATE_PRIV_FAIL,
236};
237
Sanjay Lal740765c2012-11-21 18:34:00 -0800238#define mips3_paddr_to_tlbpfn(x) \
James Hogan22027942014-03-14 13:06:08 +0000239 (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
Sanjay Lal740765c2012-11-21 18:34:00 -0800240#define mips3_tlbpfn_to_paddr(x) \
James Hogan22027942014-03-14 13:06:08 +0000241 ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
Sanjay Lal740765c2012-11-21 18:34:00 -0800242
James Hogan22027942014-03-14 13:06:08 +0000243#define MIPS3_PG_SHIFT 6
244#define MIPS3_PG_FRAME 0x3fffffc0
Sanjay Lal740765c2012-11-21 18:34:00 -0800245
James Hogan22027942014-03-14 13:06:08 +0000246#define VPN2_MASK 0xffffe000
Paul Burtonca64c2b2016-05-06 14:36:20 +0100247#define KVM_ENTRYHI_ASID MIPS_ENTRYHI_ASID
James Hogane6207bb2016-06-09 14:19:19 +0100248#define TLB_IS_GLOBAL(x) ((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G)
James Hogan22027942014-03-14 13:06:08 +0000249#define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
Paul Burtonca64c2b2016-05-06 14:36:20 +0100250#define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
James Hogan19d194c2016-06-09 14:19:18 +0100251#define TLB_LO_IDX(x, va) (((va) >> PAGE_SHIFT) & 1)
James Hogane6207bb2016-06-09 14:19:19 +0100252#define TLB_IS_VALID(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V)
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700253#define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
254 ((y) & VPN2_MASK & ~(x).tlb_mask))
255#define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
Paul Burtonca64c2b2016-05-06 14:36:20 +0100256 TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
Sanjay Lal740765c2012-11-21 18:34:00 -0800257
258struct kvm_mips_tlb {
259 long tlb_mask;
260 long tlb_hi;
James Hogan9fbfb062016-06-09 14:19:17 +0100261 long tlb_lo[2];
Sanjay Lal740765c2012-11-21 18:34:00 -0800262};
263
James Hoganf9431762016-06-14 09:40:10 +0100264#define KVM_MIPS_AUX_FPU 0x1
265#define KVM_MIPS_AUX_MSA 0x2
James Hogan98e91b82014-11-18 14:09:12 +0000266
James Hogan22027942014-03-14 13:06:08 +0000267#define KVM_MIPS_GUEST_TLB_SIZE 64
Sanjay Lal740765c2012-11-21 18:34:00 -0800268struct kvm_vcpu_arch {
James Hogan878edf02016-06-09 14:19:14 +0100269 void *guest_ebase;
James Hogan797179b2016-06-09 10:50:43 +0100270 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800271 unsigned long host_stack;
272 unsigned long host_gp;
273
274 /* Host CP0 registers used when handling exits from guest */
275 unsigned long host_cp0_badvaddr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800276 unsigned long host_cp0_epc;
James Hogan31cf7492016-06-09 14:19:09 +0100277 u32 host_cp0_cause;
Sanjay Lal740765c2012-11-21 18:34:00 -0800278
279 /* GPRS */
280 unsigned long gprs[32];
281 unsigned long hi;
282 unsigned long lo;
283 unsigned long pc;
284
285 /* FPU State */
286 struct mips_fpu_struct fpu;
James Hoganf9431762016-06-14 09:40:10 +0100287 /* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */
288 unsigned int aux_inuse;
Sanjay Lal740765c2012-11-21 18:34:00 -0800289
290 /* COP0 State */
291 struct mips_coproc *cop0;
292
293 /* Host KSEG0 address of the EI/DI offset */
294 void *kseg0_commpage;
295
James Hogane1e575f62016-10-25 16:11:12 +0100296 /* Resume PC after MMIO completion */
297 unsigned long io_pc;
298 /* GPR used as IO source/target */
299 u32 io_gpr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800300
James Hogane30492b2014-05-29 10:16:35 +0100301 struct hrtimer comparecount_timer;
James Hoganf8239342014-05-29 10:16:37 +0100302 /* Count timer control KVM register */
James Hoganbdb7ed82016-06-09 14:19:07 +0100303 u32 count_ctl;
James Hogane30492b2014-05-29 10:16:35 +0100304 /* Count bias from the raw time */
James Hoganbdb7ed82016-06-09 14:19:07 +0100305 u32 count_bias;
James Hogane30492b2014-05-29 10:16:35 +0100306 /* Frequency of timer in Hz */
James Hoganbdb7ed82016-06-09 14:19:07 +0100307 u32 count_hz;
James Hogane30492b2014-05-29 10:16:35 +0100308 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
309 s64 count_dyn_bias;
James Hoganf8239342014-05-29 10:16:37 +0100310 /* Resume time */
311 ktime_t count_resume;
James Hogane30492b2014-05-29 10:16:35 +0100312 /* Period of timer tick in ns */
313 u64 count_period;
Sanjay Lal740765c2012-11-21 18:34:00 -0800314
315 /* Bitmask of exceptions that are pending */
316 unsigned long pending_exceptions;
317
318 /* Bitmask of pending exceptions to be cleared */
319 unsigned long pending_exceptions_clr;
320
Sanjay Lal740765c2012-11-21 18:34:00 -0800321 /* Save/Restore the entryhi register when are are preempted/scheduled back in */
322 unsigned long preempt_entryhi;
323
324 /* S/W Based TLB for guest */
325 struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
326
327 /* Cached guest kernel/user ASIDs */
James Hoganbdb7ed82016-06-09 14:19:07 +0100328 u32 guest_user_asid[NR_CPUS];
329 u32 guest_kernel_asid[NR_CPUS];
Sanjay Lal740765c2012-11-21 18:34:00 -0800330 struct mm_struct guest_kernel_mm, guest_user_mm;
331
James Hogan25b08c72016-09-16 00:06:43 +0100332 /* Guest ASID of last user mode execution */
333 unsigned int last_user_gasid;
334
Sanjay Lal740765c2012-11-21 18:34:00 -0800335 int last_sched_cpu;
336
337 /* WAIT executed */
338 int wait;
James Hogan98e91b82014-11-18 14:09:12 +0000339
340 u8 fpu_enabled;
James Hogan539cb89fb2015-03-05 11:43:36 +0000341 u8 msa_enabled;
James Hogan05108702016-06-15 19:29:56 +0100342 u8 kscratch_enabled;
Sanjay Lal740765c2012-11-21 18:34:00 -0800343};
344
345
James Hogan22027942014-03-14 13:06:08 +0000346#define kvm_read_c0_guest_index(cop0) (cop0->reg[MIPS_CP0_TLB_INDEX][0])
347#define kvm_write_c0_guest_index(cop0, val) (cop0->reg[MIPS_CP0_TLB_INDEX][0] = val)
348#define kvm_read_c0_guest_entrylo0(cop0) (cop0->reg[MIPS_CP0_TLB_LO0][0])
349#define kvm_read_c0_guest_entrylo1(cop0) (cop0->reg[MIPS_CP0_TLB_LO1][0])
350#define kvm_read_c0_guest_context(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0])
351#define kvm_write_c0_guest_context(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0] = (val))
352#define kvm_read_c0_guest_userlocal(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2])
James Hogan7767b7d2014-05-29 10:16:30 +0100353#define kvm_write_c0_guest_userlocal(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2] = (val))
James Hogan22027942014-03-14 13:06:08 +0000354#define kvm_read_c0_guest_pagemask(cop0) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0])
355#define kvm_write_c0_guest_pagemask(cop0, val) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0] = (val))
356#define kvm_read_c0_guest_wired(cop0) (cop0->reg[MIPS_CP0_TLB_WIRED][0])
357#define kvm_write_c0_guest_wired(cop0, val) (cop0->reg[MIPS_CP0_TLB_WIRED][0] = (val))
James Hogan26f4f3b2014-03-14 13:06:09 +0000358#define kvm_read_c0_guest_hwrena(cop0) (cop0->reg[MIPS_CP0_HWRENA][0])
359#define kvm_write_c0_guest_hwrena(cop0, val) (cop0->reg[MIPS_CP0_HWRENA][0] = (val))
James Hogan22027942014-03-14 13:06:08 +0000360#define kvm_read_c0_guest_badvaddr(cop0) (cop0->reg[MIPS_CP0_BAD_VADDR][0])
361#define kvm_write_c0_guest_badvaddr(cop0, val) (cop0->reg[MIPS_CP0_BAD_VADDR][0] = (val))
362#define kvm_read_c0_guest_count(cop0) (cop0->reg[MIPS_CP0_COUNT][0])
363#define kvm_write_c0_guest_count(cop0, val) (cop0->reg[MIPS_CP0_COUNT][0] = (val))
364#define kvm_read_c0_guest_entryhi(cop0) (cop0->reg[MIPS_CP0_TLB_HI][0])
365#define kvm_write_c0_guest_entryhi(cop0, val) (cop0->reg[MIPS_CP0_TLB_HI][0] = (val))
366#define kvm_read_c0_guest_compare(cop0) (cop0->reg[MIPS_CP0_COMPARE][0])
367#define kvm_write_c0_guest_compare(cop0, val) (cop0->reg[MIPS_CP0_COMPARE][0] = (val))
368#define kvm_read_c0_guest_status(cop0) (cop0->reg[MIPS_CP0_STATUS][0])
369#define kvm_write_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] = (val))
370#define kvm_read_c0_guest_intctl(cop0) (cop0->reg[MIPS_CP0_STATUS][1])
371#define kvm_write_c0_guest_intctl(cop0, val) (cop0->reg[MIPS_CP0_STATUS][1] = (val))
372#define kvm_read_c0_guest_cause(cop0) (cop0->reg[MIPS_CP0_CAUSE][0])
373#define kvm_write_c0_guest_cause(cop0, val) (cop0->reg[MIPS_CP0_CAUSE][0] = (val))
374#define kvm_read_c0_guest_epc(cop0) (cop0->reg[MIPS_CP0_EXC_PC][0])
375#define kvm_write_c0_guest_epc(cop0, val) (cop0->reg[MIPS_CP0_EXC_PC][0] = (val))
376#define kvm_read_c0_guest_prid(cop0) (cop0->reg[MIPS_CP0_PRID][0])
377#define kvm_write_c0_guest_prid(cop0, val) (cop0->reg[MIPS_CP0_PRID][0] = (val))
378#define kvm_read_c0_guest_ebase(cop0) (cop0->reg[MIPS_CP0_PRID][1])
379#define kvm_write_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] = (val))
380#define kvm_read_c0_guest_config(cop0) (cop0->reg[MIPS_CP0_CONFIG][0])
381#define kvm_read_c0_guest_config1(cop0) (cop0->reg[MIPS_CP0_CONFIG][1])
382#define kvm_read_c0_guest_config2(cop0) (cop0->reg[MIPS_CP0_CONFIG][2])
383#define kvm_read_c0_guest_config3(cop0) (cop0->reg[MIPS_CP0_CONFIG][3])
James Hoganc7716072014-06-26 15:11:29 +0100384#define kvm_read_c0_guest_config4(cop0) (cop0->reg[MIPS_CP0_CONFIG][4])
385#define kvm_read_c0_guest_config5(cop0) (cop0->reg[MIPS_CP0_CONFIG][5])
James Hogan22027942014-03-14 13:06:08 +0000386#define kvm_read_c0_guest_config7(cop0) (cop0->reg[MIPS_CP0_CONFIG][7])
387#define kvm_write_c0_guest_config(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][0] = (val))
388#define kvm_write_c0_guest_config1(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][1] = (val))
389#define kvm_write_c0_guest_config2(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][2] = (val))
390#define kvm_write_c0_guest_config3(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][3] = (val))
James Hoganc7716072014-06-26 15:11:29 +0100391#define kvm_write_c0_guest_config4(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][4] = (val))
392#define kvm_write_c0_guest_config5(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][5] = (val))
James Hogan22027942014-03-14 13:06:08 +0000393#define kvm_write_c0_guest_config7(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][7] = (val))
394#define kvm_read_c0_guest_errorepc(cop0) (cop0->reg[MIPS_CP0_ERROR_PC][0])
395#define kvm_write_c0_guest_errorepc(cop0, val) (cop0->reg[MIPS_CP0_ERROR_PC][0] = (val))
James Hogan05108702016-06-15 19:29:56 +0100396#define kvm_read_c0_guest_kscratch1(cop0) (cop0->reg[MIPS_CP0_DESAVE][2])
397#define kvm_read_c0_guest_kscratch2(cop0) (cop0->reg[MIPS_CP0_DESAVE][3])
398#define kvm_read_c0_guest_kscratch3(cop0) (cop0->reg[MIPS_CP0_DESAVE][4])
399#define kvm_read_c0_guest_kscratch4(cop0) (cop0->reg[MIPS_CP0_DESAVE][5])
400#define kvm_read_c0_guest_kscratch5(cop0) (cop0->reg[MIPS_CP0_DESAVE][6])
401#define kvm_read_c0_guest_kscratch6(cop0) (cop0->reg[MIPS_CP0_DESAVE][7])
402#define kvm_write_c0_guest_kscratch1(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][2] = (val))
403#define kvm_write_c0_guest_kscratch2(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][3] = (val))
404#define kvm_write_c0_guest_kscratch3(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][4] = (val))
405#define kvm_write_c0_guest_kscratch4(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][5] = (val))
406#define kvm_write_c0_guest_kscratch5(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][6] = (val))
407#define kvm_write_c0_guest_kscratch6(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][7] = (val))
Sanjay Lal740765c2012-11-21 18:34:00 -0800408
James Hoganc73c99b2014-05-29 10:16:33 +0100409/*
410 * Some of the guest registers may be modified asynchronously (e.g. from a
411 * hrtimer callback in hard irq context) and therefore need stronger atomicity
412 * guarantees than other registers.
413 */
414
415static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
416 unsigned long val)
417{
418 unsigned long temp;
419 do {
420 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100421 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100422 " " __LL "%0, %1 \n"
423 " or %0, %2 \n"
424 " " __SC "%0, %1 \n"
425 " .set mips0 \n"
426 : "=&r" (temp), "+m" (*reg)
427 : "r" (val));
428 } while (unlikely(!temp));
429}
430
431static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
432 unsigned long val)
433{
434 unsigned long temp;
435 do {
436 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100437 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100438 " " __LL "%0, %1 \n"
439 " and %0, %2 \n"
440 " " __SC "%0, %1 \n"
441 " .set mips0 \n"
442 : "=&r" (temp), "+m" (*reg)
443 : "r" (~val));
444 } while (unlikely(!temp));
445}
446
447static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
448 unsigned long change,
449 unsigned long val)
450{
451 unsigned long temp;
452 do {
453 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100454 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100455 " " __LL "%0, %1 \n"
456 " and %0, %2 \n"
457 " or %0, %3 \n"
458 " " __SC "%0, %1 \n"
459 " .set mips0 \n"
460 : "=&r" (temp), "+m" (*reg)
461 : "r" (~change), "r" (val & change));
462 } while (unlikely(!temp));
463}
464
James Hogan22027942014-03-14 13:06:08 +0000465#define kvm_set_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] |= (val))
466#define kvm_clear_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] &= ~(val))
James Hoganc73c99b2014-05-29 10:16:33 +0100467
468/* Cause can be modified asynchronously from hardirq hrtimer callback */
469#define kvm_set_c0_guest_cause(cop0, val) \
470 _kvm_atomic_set_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
471#define kvm_clear_c0_guest_cause(cop0, val) \
472 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
James Hogan22027942014-03-14 13:06:08 +0000473#define kvm_change_c0_guest_cause(cop0, change, val) \
James Hoganc73c99b2014-05-29 10:16:33 +0100474 _kvm_atomic_change_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], \
475 change, val)
476
James Hogan22027942014-03-14 13:06:08 +0000477#define kvm_set_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] |= (val))
478#define kvm_clear_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] &= ~(val))
479#define kvm_change_c0_guest_ebase(cop0, change, val) \
480{ \
481 kvm_clear_c0_guest_ebase(cop0, change); \
482 kvm_set_c0_guest_ebase(cop0, ((val) & (change))); \
Sanjay Lal740765c2012-11-21 18:34:00 -0800483}
484
James Hogan98e91b82014-11-18 14:09:12 +0000485/* Helpers */
486
487static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
488{
James Hogan19451e52016-06-15 19:29:50 +0100489 return (!__builtin_constant_p(raw_cpu_has_fpu) || raw_cpu_has_fpu) &&
James Hogan98e91b82014-11-18 14:09:12 +0000490 vcpu->fpu_enabled;
491}
492
493static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
494{
495 return kvm_mips_guest_can_have_fpu(vcpu) &&
496 kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP;
497}
Sanjay Lal740765c2012-11-21 18:34:00 -0800498
James Hogan539cb89fb2015-03-05 11:43:36 +0000499static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
500{
501 return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
502 vcpu->msa_enabled;
503}
504
505static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
506{
507 return kvm_mips_guest_can_have_msa(vcpu) &&
508 kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA;
509}
510
Sanjay Lal740765c2012-11-21 18:34:00 -0800511struct kvm_mips_callbacks {
James Hogan2dca3722014-05-29 10:16:40 +0100512 int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
513 int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
514 int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
515 int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
516 int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
517 int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
518 int (*handle_syscall)(struct kvm_vcpu *vcpu);
519 int (*handle_res_inst)(struct kvm_vcpu *vcpu);
520 int (*handle_break)(struct kvm_vcpu *vcpu);
James Hogan0a560422015-02-06 16:03:57 +0000521 int (*handle_trap)(struct kvm_vcpu *vcpu);
James Hoganc2537ed2015-02-06 10:56:27 +0000522 int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
James Hogan1c0cd662015-02-06 10:56:27 +0000523 int (*handle_fpe)(struct kvm_vcpu *vcpu);
James Hogan98119ad2015-02-06 11:11:56 +0000524 int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
James Hogan2dca3722014-05-29 10:16:40 +0100525 int (*vm_init)(struct kvm *kvm);
526 int (*vcpu_init)(struct kvm_vcpu *vcpu);
527 int (*vcpu_setup)(struct kvm_vcpu *vcpu);
528 gpa_t (*gva_to_gpa)(gva_t gva);
529 void (*queue_timer_int)(struct kvm_vcpu *vcpu);
530 void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
531 void (*queue_io_int)(struct kvm_vcpu *vcpu,
532 struct kvm_mips_interrupt *irq);
533 void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
534 struct kvm_mips_interrupt *irq);
535 int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100536 u32 cause);
James Hogan2dca3722014-05-29 10:16:40 +0100537 int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100538 u32 cause);
James Hoganf5c43bd2016-06-15 19:29:49 +0100539 unsigned long (*num_regs)(struct kvm_vcpu *vcpu);
540 int (*copy_reg_indices)(struct kvm_vcpu *vcpu, u64 __user *indices);
James Hoganf8be02d2014-05-29 10:16:29 +0100541 int (*get_one_reg)(struct kvm_vcpu *vcpu,
542 const struct kvm_one_reg *reg, s64 *v);
543 int (*set_one_reg)(struct kvm_vcpu *vcpu,
544 const struct kvm_one_reg *reg, s64 v);
James Hoganb86ecb32015-02-09 16:35:20 +0000545 int (*vcpu_get_regs)(struct kvm_vcpu *vcpu);
546 int (*vcpu_set_regs)(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800547};
548extern struct kvm_mips_callbacks *kvm_mips_callbacks;
549int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
550
551/* Debug: dump vcpu state */
552int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
553
James Hogan90e93112016-06-23 17:34:39 +0100554extern int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu);
555
556/* Building of entry/exception code */
James Hogan1e5217f52016-06-23 17:34:45 +0100557int kvm_mips_entry_setup(void);
James Hogan90e93112016-06-23 17:34:39 +0100558void *kvm_mips_build_vcpu_run(void *addr);
James Hogan1f9ca622016-06-23 17:34:46 +0100559void *kvm_mips_build_exception(void *addr, void *handler);
James Hogan90e93112016-06-23 17:34:39 +0100560void *kvm_mips_build_exit(void *addr);
Sanjay Lal740765c2012-11-21 18:34:00 -0800561
James Hogan539cb89fb2015-03-05 11:43:36 +0000562/* FPU/MSA context management */
James Hogan98e91b82014-11-18 14:09:12 +0000563void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
564void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
565void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000566void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
567void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
568void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
569void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000570void kvm_own_fpu(struct kvm_vcpu *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000571void kvm_own_msa(struct kvm_vcpu *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000572void kvm_drop_fpu(struct kvm_vcpu *vcpu);
573void kvm_lose_fpu(struct kvm_vcpu *vcpu);
574
Sanjay Lal740765c2012-11-21 18:34:00 -0800575/* TLB handling */
James Hoganbdb7ed82016-06-09 14:19:07 +0100576u32 kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800577
James Hoganbdb7ed82016-06-09 14:19:07 +0100578u32 kvm_get_user_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800579
James Hoganbdb7ed82016-06-09 14:19:07 +0100580u32 kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800581
582extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
583 struct kvm_vcpu *vcpu);
584
585extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
586 struct kvm_vcpu *vcpu);
587
588extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
James Hogan26ee17f2016-06-09 14:19:13 +0100589 struct kvm_mips_tlb *tlb);
Sanjay Lal740765c2012-11-21 18:34:00 -0800590
James Hogan31cf7492016-06-09 14:19:09 +0100591extern enum emulation_result kvm_mips_handle_tlbmiss(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100592 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800593 struct kvm_run *run,
594 struct kvm_vcpu *vcpu);
595
James Hogan31cf7492016-06-09 14:19:09 +0100596extern enum emulation_result kvm_mips_handle_tlbmod(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100597 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800598 struct kvm_run *run,
599 struct kvm_vcpu *vcpu);
600
601extern void kvm_mips_dump_host_tlbs(void);
602extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
James Hogan403015b2016-06-09 14:19:10 +0100603extern int kvm_mips_host_tlb_write(struct kvm_vcpu *vcpu, unsigned long entryhi,
604 unsigned long entrylo0,
605 unsigned long entrylo1,
606 int flush_dcache_mask);
Sanjay Lal740765c2012-11-21 18:34:00 -0800607extern void kvm_mips_flush_host_tlb(int skip_kseg0);
608extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
Sanjay Lal740765c2012-11-21 18:34:00 -0800609
610extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
611 unsigned long entryhi);
612extern int kvm_mips_host_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long vaddr);
613extern unsigned long kvm_mips_translate_guest_kseg0_to_hpa(struct kvm_vcpu *vcpu,
614 unsigned long gva);
615extern void kvm_get_new_mmu_context(struct mm_struct *mm, unsigned long cpu,
616 struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800617extern void kvm_local_flush_tlb_all(void);
Sanjay Lal740765c2012-11-21 18:34:00 -0800618extern void kvm_mips_alloc_new_mmu_context(struct kvm_vcpu *vcpu);
619extern void kvm_mips_vcpu_load(struct kvm_vcpu *vcpu, int cpu);
620extern void kvm_mips_vcpu_put(struct kvm_vcpu *vcpu);
621
622/* Emulation */
James Hoganbdb7ed82016-06-09 14:19:07 +0100623u32 kvm_get_inst(u32 *opc, struct kvm_vcpu *vcpu);
624enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause);
Sanjay Lal740765c2012-11-21 18:34:00 -0800625
James Hogan31cf7492016-06-09 14:19:09 +0100626extern enum emulation_result kvm_mips_emulate_inst(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100627 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800628 struct kvm_run *run,
629 struct kvm_vcpu *vcpu);
630
James Hogan31cf7492016-06-09 14:19:09 +0100631extern enum emulation_result kvm_mips_emulate_syscall(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100632 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800633 struct kvm_run *run,
634 struct kvm_vcpu *vcpu);
635
James Hogan31cf7492016-06-09 14:19:09 +0100636extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100637 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800638 struct kvm_run *run,
639 struct kvm_vcpu *vcpu);
640
James Hogan31cf7492016-06-09 14:19:09 +0100641extern enum emulation_result kvm_mips_emulate_tlbinv_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100642 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800643 struct kvm_run *run,
644 struct kvm_vcpu *vcpu);
645
James Hogan31cf7492016-06-09 14:19:09 +0100646extern enum emulation_result kvm_mips_emulate_tlbmiss_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100647 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800648 struct kvm_run *run,
649 struct kvm_vcpu *vcpu);
650
James Hogan31cf7492016-06-09 14:19:09 +0100651extern enum emulation_result kvm_mips_emulate_tlbinv_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100652 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800653 struct kvm_run *run,
654 struct kvm_vcpu *vcpu);
655
James Hogan31cf7492016-06-09 14:19:09 +0100656extern enum emulation_result kvm_mips_emulate_tlbmod(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100657 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800658 struct kvm_run *run,
659 struct kvm_vcpu *vcpu);
660
James Hogan31cf7492016-06-09 14:19:09 +0100661extern enum emulation_result kvm_mips_emulate_fpu_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100662 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800663 struct kvm_run *run,
664 struct kvm_vcpu *vcpu);
665
James Hogan31cf7492016-06-09 14:19:09 +0100666extern enum emulation_result kvm_mips_handle_ri(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100667 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800668 struct kvm_run *run,
669 struct kvm_vcpu *vcpu);
670
James Hogan31cf7492016-06-09 14:19:09 +0100671extern enum emulation_result kvm_mips_emulate_ri_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100672 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800673 struct kvm_run *run,
674 struct kvm_vcpu *vcpu);
675
James Hogan31cf7492016-06-09 14:19:09 +0100676extern enum emulation_result kvm_mips_emulate_bp_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100677 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800678 struct kvm_run *run,
679 struct kvm_vcpu *vcpu);
680
James Hogan31cf7492016-06-09 14:19:09 +0100681extern enum emulation_result kvm_mips_emulate_trap_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100682 u32 *opc,
James Hogan0a560422015-02-06 16:03:57 +0000683 struct kvm_run *run,
684 struct kvm_vcpu *vcpu);
685
James Hogan31cf7492016-06-09 14:19:09 +0100686extern enum emulation_result kvm_mips_emulate_msafpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100687 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +0000688 struct kvm_run *run,
689 struct kvm_vcpu *vcpu);
690
James Hogan31cf7492016-06-09 14:19:09 +0100691extern enum emulation_result kvm_mips_emulate_fpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100692 u32 *opc,
James Hogan1c0cd662015-02-06 10:56:27 +0000693 struct kvm_run *run,
694 struct kvm_vcpu *vcpu);
695
James Hogan31cf7492016-06-09 14:19:09 +0100696extern enum emulation_result kvm_mips_emulate_msadis_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100697 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +0000698 struct kvm_run *run,
699 struct kvm_vcpu *vcpu);
700
Sanjay Lal740765c2012-11-21 18:34:00 -0800701extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu,
702 struct kvm_run *run);
703
James Hoganbdb7ed82016-06-09 14:19:07 +0100704u32 kvm_mips_read_count(struct kvm_vcpu *vcpu);
705void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count);
706void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack);
James Hogane30492b2014-05-29 10:16:35 +0100707void kvm_mips_init_count(struct kvm_vcpu *vcpu);
James Hoganf8239342014-05-29 10:16:37 +0100708int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
709int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
James Hoganf74a8e22014-05-29 10:16:38 +0100710int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
James Hogane30492b2014-05-29 10:16:35 +0100711void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
712void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
713enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800714
James Hogan31cf7492016-06-09 14:19:09 +0100715enum emulation_result kvm_mips_check_privilege(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100716 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800717 struct kvm_run *run,
718 struct kvm_vcpu *vcpu);
719
James Hogan258f3a22016-06-15 19:29:47 +0100720enum emulation_result kvm_mips_emulate_cache(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +0100721 u32 *opc,
722 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -0800723 struct kvm_run *run,
724 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +0100725enum emulation_result kvm_mips_emulate_CP0(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +0100726 u32 *opc,
727 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -0800728 struct kvm_run *run,
729 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +0100730enum emulation_result kvm_mips_emulate_store(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +0100731 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -0800732 struct kvm_run *run,
733 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +0100734enum emulation_result kvm_mips_emulate_load(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +0100735 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -0800736 struct kvm_run *run,
737 struct kvm_vcpu *vcpu);
738
James Hoganc7716072014-06-26 15:11:29 +0100739unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu);
740unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu);
741unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu);
742unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu);
743
Sanjay Lal740765c2012-11-21 18:34:00 -0800744/* Dynamic binary translation */
James Hogan258f3a22016-06-15 19:29:47 +0100745extern int kvm_mips_trans_cache_index(union mips_instruction inst,
746 u32 *opc, struct kvm_vcpu *vcpu);
747extern int kvm_mips_trans_cache_va(union mips_instruction inst, u32 *opc,
748 struct kvm_vcpu *vcpu);
749extern int kvm_mips_trans_mfc0(union mips_instruction inst, u32 *opc,
750 struct kvm_vcpu *vcpu);
751extern int kvm_mips_trans_mtc0(union mips_instruction inst, u32 *opc,
752 struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800753
754/* Misc */
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -0700755extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800756extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
757
Radim Krčmář13a34e02014-08-28 15:13:03 +0200758static inline void kvm_arch_hardware_disable(void) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200759static inline void kvm_arch_hardware_unsetup(void) {}
760static inline void kvm_arch_sync_events(struct kvm *kvm) {}
761static inline void kvm_arch_free_memslot(struct kvm *kvm,
762 struct kvm_memory_slot *free, struct kvm_memory_slot *dont) {}
Paolo Bonzini15f46012015-05-17 21:26:08 +0200763static inline void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200764static inline void kvm_arch_flush_shadow_all(struct kvm *kvm) {}
765static inline void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
766 struct kvm_memory_slot *slot) {}
767static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {}
768static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christoffer Dall3217f7c2015-08-27 16:41:15 +0200769static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
770static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +0200771static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Sanjay Lal740765c2012-11-21 18:34:00 -0800772
773#endif /* __MIPS_KVM_HOST_H__ */