blob: b1459844ef09b890cd1ae861674d90ce70b0c874 [file] [log] [blame]
Joseph Lo3b86baf2013-10-08 15:47:40 +08001#include <dt-bindings/clock/tegra124-car.h>
Stephen Warren0a9375d2013-08-05 16:10:02 -07002#include <dt-bindings/gpio/tegra-gpio.h>
Laxman Dewangan4b20bcb2013-12-09 16:03:51 +05303#include <dt-bindings/pinctrl/pinctrl-tegra.h>
Joseph Load03b1a2013-10-08 12:50:05 +08004#include <dt-bindings/interrupt-controller/arm-gic.h>
5
6#include "skeleton.dtsi"
7
8/ {
9 compatible = "nvidia,tegra124";
10 interrupt-parent = <&gic>;
11
Thierry Redingad6be7d2014-02-28 17:40:22 +010012 host1x@50000000 {
13 compatible = "nvidia,tegra124-host1x", "simple-bus";
14 reg = <0x50000000 0x00034000>;
15 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
16 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
17 clocks = <&tegra_car TEGRA124_CLK_HOST1X>;
18 resets = <&tegra_car 28>;
19 reset-names = "host1x";
20
21 #address-cells = <1>;
22 #size-cells = <1>;
23
24 ranges = <0x54000000 0x54000000 0x01000000>;
25
26 dc@54200000 {
27 compatible = "nvidia,tegra124-dc";
28 reg = <0x54200000 0x00040000>;
29 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
30 clocks = <&tegra_car TEGRA124_CLK_DISP1>,
31 <&tegra_car TEGRA124_CLK_PLL_P>;
32 clock-names = "dc", "parent";
33 resets = <&tegra_car 27>;
34 reset-names = "dc";
35
36 nvidia,head = <0>;
37 };
38
39 dc@54240000 {
40 compatible = "nvidia,tegra124-dc";
41 reg = <0x54240000 0x00040000>;
42 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
43 clocks = <&tegra_car TEGRA124_CLK_DISP2>,
44 <&tegra_car TEGRA124_CLK_PLL_P>;
45 clock-names = "dc", "parent";
46 resets = <&tegra_car 26>;
47 reset-names = "dc";
48
49 nvidia,head = <1>;
50 };
Thierry Redingd72be032014-02-28 17:40:23 +010051
52 sor@54540000 {
53 compatible = "nvidia,tegra124-sor";
54 reg = <0x54540000 0x00040000>;
55 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
56 clocks = <&tegra_car TEGRA124_CLK_SOR0>,
57 <&tegra_car TEGRA124_CLK_PLL_D_OUT0>,
58 <&tegra_car TEGRA124_CLK_PLL_DP>,
59 <&tegra_car TEGRA124_CLK_CLK_M>;
60 clock-names = "sor", "parent", "dp", "safe";
61 resets = <&tegra_car 182>;
62 reset-names = "sor";
63 status = "disabled";
64 };
65
66 dpaux@545c0000 {
67 compatible = "nvidia,tegra124-dpaux";
68 reg = <0x545c0000 0x00040000>;
69 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
70 clocks = <&tegra_car TEGRA124_CLK_DPAUX>,
71 <&tegra_car TEGRA124_CLK_PLL_DP>;
72 clock-names = "dpaux", "parent";
73 resets = <&tegra_car 181>;
74 reset-names = "dpaux";
75 status = "disabled";
76 };
Thierry Redingad6be7d2014-02-28 17:40:22 +010077 };
78
Joseph Load03b1a2013-10-08 12:50:05 +080079 gic: interrupt-controller@50041000 {
80 compatible = "arm,cortex-a15-gic";
81 #interrupt-cells = <3>;
82 interrupt-controller;
83 reg = <0x50041000 0x1000>,
84 <0x50042000 0x1000>,
85 <0x50044000 0x2000>,
86 <0x50046000 0x2000>;
87 interrupts = <GIC_PPI 9
88 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
89 };
90
91 timer@60005000 {
92 compatible = "nvidia,tegra124-timer", "nvidia,tegra20-timer";
93 reg = <0x60005000 0x400>;
94 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
95 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
96 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
97 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
98 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
99 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
Joseph Lo3b86baf2013-10-08 15:47:40 +0800100 clocks = <&tegra_car TEGRA124_CLK_TIMER>;
101 };
102
103 tegra_car: clock@60006000 {
104 compatible = "nvidia,tegra124-car";
105 reg = <0x60006000 0x1000>;
106 #clock-cells = <1>;
Stephen Warrenf71e4f02013-11-07 12:20:57 -0700107 #reset-cells = <1>;
Joseph Load03b1a2013-10-08 12:50:05 +0800108 };
109
Stephen Warren0a9375d2013-08-05 16:10:02 -0700110 gpio: gpio@6000d000 {
111 compatible = "nvidia,tegra124-gpio", "nvidia,tegra30-gpio";
112 reg = <0x6000d000 0x1000>;
113 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
114 <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
115 <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
116 <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
117 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
118 <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
119 <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
120 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
121 #gpio-cells = <2>;
122 gpio-controller;
123 #interrupt-cells = <2>;
124 interrupt-controller;
125 };
126
Stephen Warren2f5a9132013-11-15 12:22:53 -0700127 apbdma: dma@60020000 {
128 compatible = "nvidia,tegra124-apbdma", "nvidia,tegra148-apbdma";
129 reg = <0x60020000 0x1400>;
130 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
131 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
132 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
133 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
134 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
135 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
136 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
137 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
138 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
139 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
140 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
141 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
142 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
143 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
144 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
145 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
146 <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
147 <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
148 <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
149 <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
150 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
151 <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
152 <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
153 <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
154 <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
155 <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
156 <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
157 <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
158 <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
159 <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
160 <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
161 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
162 clocks = <&tegra_car TEGRA124_CLK_APBDMA>;
163 resets = <&tegra_car 34>;
164 reset-names = "dma";
165 #dma-cells = <1>;
166 };
167
Stephen Warrencaefe632013-11-01 14:03:59 -0600168 pinmux: pinmux@70000868 {
169 compatible = "nvidia,tegra124-pinmux";
170 reg = <0x70000868 0x164>, /* Pad control registers */
171 <0x70003000 0x434>; /* Mux registers */
172 };
173
Joseph Load03b1a2013-10-08 12:50:05 +0800174 /*
175 * There are two serial driver i.e. 8250 based simple serial
176 * driver and APB DMA based serial driver for higher baudrate
177 * and performace. To enable the 8250 based driver, the compatible
178 * is "nvidia,tegra124-uart", "nvidia,tegra20-uart" and to enable
179 * the APB DMA based serial driver, the comptible is
180 * "nvidia,tegra124-hsuart", "nvidia,tegra30-hsuart".
181 */
182 serial@70006000 {
183 compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
184 reg = <0x70006000 0x40>;
185 reg-shift = <2>;
186 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
Joseph Lo3b86baf2013-10-08 15:47:40 +0800187 clocks = <&tegra_car TEGRA124_CLK_UARTA>;
Stephen Warrenf71e4f02013-11-07 12:20:57 -0700188 resets = <&tegra_car 6>;
189 reset-names = "serial";
Stephen Warren2f5a9132013-11-15 12:22:53 -0700190 dmas = <&apbdma 8>, <&apbdma 8>;
191 dma-names = "rx", "tx";
Joseph Load03b1a2013-10-08 12:50:05 +0800192 status = "disabled";
193 };
194
195 serial@70006040 {
196 compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
197 reg = <0x70006040 0x40>;
198 reg-shift = <2>;
199 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Joseph Lo3b86baf2013-10-08 15:47:40 +0800200 clocks = <&tegra_car TEGRA124_CLK_UARTB>;
Stephen Warrenf71e4f02013-11-07 12:20:57 -0700201 resets = <&tegra_car 7>;
202 reset-names = "serial";
Stephen Warren2f5a9132013-11-15 12:22:53 -0700203 dmas = <&apbdma 9>, <&apbdma 9>;
204 dma-names = "rx", "tx";
Joseph Load03b1a2013-10-08 12:50:05 +0800205 status = "disabled";
206 };
207
208 serial@70006200 {
209 compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
210 reg = <0x70006200 0x40>;
211 reg-shift = <2>;
212 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Joseph Lo3b86baf2013-10-08 15:47:40 +0800213 clocks = <&tegra_car TEGRA124_CLK_UARTC>;
Stephen Warrenf71e4f02013-11-07 12:20:57 -0700214 resets = <&tegra_car 55>;
215 reset-names = "serial";
Stephen Warren2f5a9132013-11-15 12:22:53 -0700216 dmas = <&apbdma 10>, <&apbdma 10>;
217 dma-names = "rx", "tx";
Joseph Load03b1a2013-10-08 12:50:05 +0800218 status = "disabled";
219 };
220
221 serial@70006300 {
222 compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
223 reg = <0x70006300 0x40>;
224 reg-shift = <2>;
225 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
Joseph Lo3b86baf2013-10-08 15:47:40 +0800226 clocks = <&tegra_car TEGRA124_CLK_UARTD>;
Stephen Warrenf71e4f02013-11-07 12:20:57 -0700227 resets = <&tegra_car 65>;
228 reset-names = "serial";
Stephen Warren2f5a9132013-11-15 12:22:53 -0700229 dmas = <&apbdma 19>, <&apbdma 19>;
230 dma-names = "rx", "tx";
Joseph Load03b1a2013-10-08 12:50:05 +0800231 status = "disabled";
232 };
233
234 serial@70006400 {
235 compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
236 reg = <0x70006400 0x40>;
237 reg-shift = <2>;
238 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Joseph Lo3b86baf2013-10-08 15:47:40 +0800239 clocks = <&tegra_car TEGRA124_CLK_UARTE>;
Stephen Warrenf71e4f02013-11-07 12:20:57 -0700240 resets = <&tegra_car 66>;
241 reset-names = "serial";
Stephen Warren2f5a9132013-11-15 12:22:53 -0700242 dmas = <&apbdma 20>, <&apbdma 20>;
243 dma-names = "rx", "tx";
Joseph Load03b1a2013-10-08 12:50:05 +0800244 status = "disabled";
245 };
246
Thierry Reding111a1fc2013-11-18 17:00:34 +0100247 pwm@7000a000 {
248 compatible = "nvidia,tegra124-pwm", "nvidia,tegra20-pwm";
249 reg = <0x7000a000 0x100>;
250 #pwm-cells = <2>;
251 clocks = <&tegra_car TEGRA124_CLK_PWM>;
252 resets = <&tegra_car 17>;
253 reset-names = "pwm";
254 status = "disabled";
255 };
256
Stephen Warren4f607462013-12-03 16:29:04 -0700257 i2c@7000c000 {
258 compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
259 reg = <0x7000c000 0x100>;
260 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
261 #address-cells = <1>;
262 #size-cells = <0>;
263 clocks = <&tegra_car TEGRA124_CLK_I2C1>;
264 clock-names = "div-clk";
265 resets = <&tegra_car 12>;
266 reset-names = "i2c";
267 dmas = <&apbdma 21>, <&apbdma 21>;
268 dma-names = "rx", "tx";
269 status = "disabled";
270 };
271
272 i2c@7000c400 {
273 compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
274 reg = <0x7000c400 0x100>;
275 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
276 #address-cells = <1>;
277 #size-cells = <0>;
278 clocks = <&tegra_car TEGRA124_CLK_I2C2>;
279 clock-names = "div-clk";
280 resets = <&tegra_car 54>;
281 reset-names = "i2c";
282 dmas = <&apbdma 22>, <&apbdma 22>;
283 dma-names = "rx", "tx";
284 status = "disabled";
285 };
286
287 i2c@7000c500 {
288 compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
289 reg = <0x7000c500 0x100>;
290 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
291 #address-cells = <1>;
292 #size-cells = <0>;
293 clocks = <&tegra_car TEGRA124_CLK_I2C3>;
294 clock-names = "div-clk";
295 resets = <&tegra_car 67>;
296 reset-names = "i2c";
297 dmas = <&apbdma 23>, <&apbdma 23>;
298 dma-names = "rx", "tx";
299 status = "disabled";
300 };
301
302 i2c@7000c700 {
303 compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
304 reg = <0x7000c700 0x100>;
305 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
306 #address-cells = <1>;
307 #size-cells = <0>;
308 clocks = <&tegra_car TEGRA124_CLK_I2C4>;
309 clock-names = "div-clk";
310 resets = <&tegra_car 103>;
311 reset-names = "i2c";
312 dmas = <&apbdma 26>, <&apbdma 26>;
313 dma-names = "rx", "tx";
314 status = "disabled";
315 };
316
317 i2c@7000d000 {
318 compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
319 reg = <0x7000d000 0x100>;
320 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
321 #address-cells = <1>;
322 #size-cells = <0>;
323 clocks = <&tegra_car TEGRA124_CLK_I2C5>;
324 clock-names = "div-clk";
325 resets = <&tegra_car 47>;
326 reset-names = "i2c";
327 dmas = <&apbdma 24>, <&apbdma 24>;
328 dma-names = "rx", "tx";
329 status = "disabled";
330 };
331
332 i2c@7000d100 {
333 compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
334 reg = <0x7000d100 0x100>;
335 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
336 #address-cells = <1>;
337 #size-cells = <0>;
338 clocks = <&tegra_car TEGRA124_CLK_I2C6>;
339 clock-names = "div-clk";
340 resets = <&tegra_car 166>;
341 reset-names = "i2c";
342 dmas = <&apbdma 30>, <&apbdma 30>;
343 dma-names = "rx", "tx";
344 status = "disabled";
345 };
346
Thierry Reding9f1ac562013-12-13 17:24:05 +0100347 spi@7000d400 {
348 compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
349 reg = <0x7000d400 0x200>;
350 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
351 #address-cells = <1>;
352 #size-cells = <0>;
353 clocks = <&tegra_car TEGRA124_CLK_SBC1>;
354 clock-names = "spi";
355 resets = <&tegra_car 41>;
356 reset-names = "spi";
357 dmas = <&apbdma 15>, <&apbdma 15>;
358 dma-names = "rx", "tx";
359 status = "disabled";
360 };
361
362 spi@7000d600 {
363 compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
364 reg = <0x7000d600 0x200>;
365 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
366 #address-cells = <1>;
367 #size-cells = <0>;
368 clocks = <&tegra_car TEGRA124_CLK_SBC2>;
369 clock-names = "spi";
370 resets = <&tegra_car 44>;
371 reset-names = "spi";
372 dmas = <&apbdma 16>, <&apbdma 16>;
373 dma-names = "rx", "tx";
374 status = "disabled";
375 };
376
377 spi@7000d800 {
378 compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
379 reg = <0x7000d800 0x200>;
380 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
381 #address-cells = <1>;
382 #size-cells = <0>;
383 clocks = <&tegra_car TEGRA124_CLK_SBC3>;
384 clock-names = "spi";
385 resets = <&tegra_car 46>;
386 reset-names = "spi";
387 dmas = <&apbdma 17>, <&apbdma 17>;
388 dma-names = "rx", "tx";
389 status = "disabled";
390 };
391
392 spi@7000da00 {
393 compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
394 reg = <0x7000da00 0x200>;
395 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
396 #address-cells = <1>;
397 #size-cells = <0>;
398 clocks = <&tegra_car TEGRA124_CLK_SBC4>;
399 clock-names = "spi";
400 resets = <&tegra_car 68>;
401 reset-names = "spi";
402 dmas = <&apbdma 18>, <&apbdma 18>;
403 dma-names = "rx", "tx";
404 status = "disabled";
405 };
406
407 spi@7000dc00 {
408 compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
409 reg = <0x7000dc00 0x200>;
410 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
411 #address-cells = <1>;
412 #size-cells = <0>;
413 clocks = <&tegra_car TEGRA124_CLK_SBC5>;
414 clock-names = "spi";
415 resets = <&tegra_car 104>;
416 reset-names = "spi";
417 dmas = <&apbdma 27>, <&apbdma 27>;
418 dma-names = "rx", "tx";
419 status = "disabled";
420 };
421
422 spi@7000de00 {
423 compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
424 reg = <0x7000de00 0x200>;
425 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
426 #address-cells = <1>;
427 #size-cells = <0>;
428 clocks = <&tegra_car TEGRA124_CLK_SBC6>;
429 clock-names = "spi";
430 resets = <&tegra_car 105>;
431 reset-names = "spi";
432 dmas = <&apbdma 28>, <&apbdma 28>;
433 dma-names = "rx", "tx";
434 status = "disabled";
435 };
436
Joseph Load03b1a2013-10-08 12:50:05 +0800437 rtc@7000e000 {
438 compatible = "nvidia,tegra124-rtc", "nvidia,tegra20-rtc";
439 reg = <0x7000e000 0x100>;
440 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
Joseph Lo3b86baf2013-10-08 15:47:40 +0800441 clocks = <&tegra_car TEGRA124_CLK_RTC>;
Joseph Load03b1a2013-10-08 12:50:05 +0800442 };
443
444 pmc@7000e400 {
445 compatible = "nvidia,tegra124-pmc";
446 reg = <0x7000e400 0x400>;
Joseph Lo3b86baf2013-10-08 15:47:40 +0800447 clocks = <&tegra_car TEGRA124_CLK_PCLK>, <&clk32k_in>;
448 clock-names = "pclk", "clk32k_in";
Joseph Load03b1a2013-10-08 12:50:05 +0800449 };
450
Stephen Warren784c7442013-10-31 17:23:05 -0600451 sdhci@700b0000 {
452 compatible = "nvidia,tegra124-sdhci";
453 reg = <0x700b0000 0x200>;
454 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
455 clocks = <&tegra_car TEGRA124_CLK_SDMMC1>;
456 resets = <&tegra_car 14>;
457 reset-names = "sdhci";
Thierry Redinge2b6d772014-02-25 16:31:40 +0100458 status = "disabled";
Stephen Warren784c7442013-10-31 17:23:05 -0600459 };
460
461 sdhci@700b0200 {
462 compatible = "nvidia,tegra124-sdhci";
463 reg = <0x700b0200 0x200>;
464 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
465 clocks = <&tegra_car TEGRA124_CLK_SDMMC2>;
466 resets = <&tegra_car 9>;
467 reset-names = "sdhci";
Thierry Redinge2b6d772014-02-25 16:31:40 +0100468 status = "disabled";
Stephen Warren784c7442013-10-31 17:23:05 -0600469 };
470
471 sdhci@700b0400 {
472 compatible = "nvidia,tegra124-sdhci";
473 reg = <0x700b0400 0x200>;
474 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
475 clocks = <&tegra_car TEGRA124_CLK_SDMMC3>;
476 resets = <&tegra_car 69>;
477 reset-names = "sdhci";
Thierry Redinge2b6d772014-02-25 16:31:40 +0100478 status = "disabled";
Stephen Warren784c7442013-10-31 17:23:05 -0600479 };
480
481 sdhci@700b0600 {
482 compatible = "nvidia,tegra124-sdhci";
483 reg = <0x700b0600 0x200>;
484 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
485 clocks = <&tegra_car TEGRA124_CLK_SDMMC4>;
486 resets = <&tegra_car 15>;
487 reset-names = "sdhci";
Thierry Redinge2b6d772014-02-25 16:31:40 +0100488 status = "disabled";
Stephen Warren784c7442013-10-31 17:23:05 -0600489 };
490
Stephen Warrene6655572013-12-04 15:05:51 -0700491 ahub@70300000 {
492 compatible = "nvidia,tegra124-ahub";
493 reg = <0x70300000 0x200>,
494 <0x70300800 0x800>,
495 <0x70300200 0x600>;
496 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
497 clocks = <&tegra_car TEGRA124_CLK_D_AUDIO>,
498 <&tegra_car TEGRA124_CLK_APBIF>;
499 clock-names = "d_audio", "apbif";
500 resets = <&tegra_car 106>, /* d_audio */
501 <&tegra_car 107>, /* apbif */
502 <&tegra_car 30>, /* i2s0 */
503 <&tegra_car 11>, /* i2s1 */
504 <&tegra_car 18>, /* i2s2 */
505 <&tegra_car 101>, /* i2s3 */
506 <&tegra_car 102>, /* i2s4 */
507 <&tegra_car 108>, /* dam0 */
508 <&tegra_car 109>, /* dam1 */
509 <&tegra_car 110>, /* dam2 */
510 <&tegra_car 10>, /* spdif */
511 <&tegra_car 153>, /* amx */
512 <&tegra_car 185>, /* amx1 */
513 <&tegra_car 154>, /* adx */
514 <&tegra_car 180>, /* adx1 */
515 <&tegra_car 186>, /* afc0 */
516 <&tegra_car 187>, /* afc1 */
517 <&tegra_car 188>, /* afc2 */
518 <&tegra_car 189>, /* afc3 */
519 <&tegra_car 190>, /* afc4 */
520 <&tegra_car 191>; /* afc5 */
521 reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
522 "i2s3", "i2s4", "dam0", "dam1", "dam2",
523 "spdif", "amx", "amx1", "adx", "adx1",
524 "afc0", "afc1", "afc2", "afc3", "afc4", "afc5";
525 dmas = <&apbdma 1>, <&apbdma 1>,
526 <&apbdma 2>, <&apbdma 2>,
527 <&apbdma 3>, <&apbdma 3>,
528 <&apbdma 4>, <&apbdma 4>,
529 <&apbdma 6>, <&apbdma 6>,
530 <&apbdma 7>, <&apbdma 7>,
531 <&apbdma 12>, <&apbdma 12>,
532 <&apbdma 13>, <&apbdma 13>,
533 <&apbdma 14>, <&apbdma 14>,
534 <&apbdma 29>, <&apbdma 29>;
535 dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
536 "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
537 "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
538 "rx9", "tx9";
539 ranges;
540 #address-cells = <1>;
541 #size-cells = <1>;
542
543 tegra_i2s0: i2s@70301000 {
544 compatible = "nvidia,tegra124-i2s";
545 reg = <0x70301000 0x100>;
546 nvidia,ahub-cif-ids = <4 4>;
547 clocks = <&tegra_car TEGRA124_CLK_I2S0>;
548 resets = <&tegra_car 30>;
549 reset-names = "i2s";
550 status = "disabled";
551 };
552
553 tegra_i2s1: i2s@70301100 {
554 compatible = "nvidia,tegra124-i2s";
555 reg = <0x70301100 0x100>;
556 nvidia,ahub-cif-ids = <5 5>;
557 clocks = <&tegra_car TEGRA124_CLK_I2S1>;
558 resets = <&tegra_car 11>;
559 reset-names = "i2s";
560 status = "disabled";
561 };
562
563 tegra_i2s2: i2s@70301200 {
564 compatible = "nvidia,tegra124-i2s";
565 reg = <0x70301200 0x100>;
566 nvidia,ahub-cif-ids = <6 6>;
567 clocks = <&tegra_car TEGRA124_CLK_I2S2>;
568 resets = <&tegra_car 18>;
569 reset-names = "i2s";
570 status = "disabled";
571 };
572
573 tegra_i2s3: i2s@70301300 {
574 compatible = "nvidia,tegra124-i2s";
575 reg = <0x70301300 0x100>;
576 nvidia,ahub-cif-ids = <7 7>;
577 clocks = <&tegra_car TEGRA124_CLK_I2S3>;
578 resets = <&tegra_car 101>;
579 reset-names = "i2s";
580 status = "disabled";
581 };
582
583 tegra_i2s4: i2s@70301400 {
584 compatible = "nvidia,tegra124-i2s";
585 reg = <0x70301400 0x100>;
586 nvidia,ahub-cif-ids = <8 8>;
587 clocks = <&tegra_car TEGRA124_CLK_I2S4>;
588 resets = <&tegra_car 102>;
589 reset-names = "i2s";
590 status = "disabled";
591 };
592 };
593
Thierry Redingf2d50152014-02-28 17:40:25 +0100594 usb@7d000000 {
595 compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci", "usb-ehci";
596 reg = <0x7d000000 0x4000>;
597 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
598 phy_type = "utmi";
599 clocks = <&tegra_car TEGRA124_CLK_USBD>;
600 resets = <&tegra_car 22>;
601 reset-names = "usb";
602 nvidia,phy = <&phy1>;
603 status = "disabled";
604 };
605
606 phy1: usb-phy@7d000000 {
607 compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy";
608 reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
609 phy_type = "utmi";
610 clocks = <&tegra_car TEGRA124_CLK_USBD>,
611 <&tegra_car TEGRA124_CLK_PLL_U>,
612 <&tegra_car TEGRA124_CLK_USBD>;
613 clock-names = "reg", "pll_u", "utmi-pads";
614 nvidia,hssync-start-delay = <0>;
615 nvidia,idle-wait-delay = <17>;
616 nvidia,elastic-limit = <16>;
617 nvidia,term-range-adj = <6>;
618 nvidia,xcvr-setup = <9>;
619 nvidia,xcvr-lsfslew = <0>;
620 nvidia,xcvr-lsrslew = <3>;
621 nvidia,hssquelch-level = <2>;
622 nvidia,hsdiscon-level = <5>;
623 nvidia,xcvr-hsslew = <12>;
624 status = "disabled";
625 };
626
627 usb@7d004000 {
628 compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci", "usb-ehci";
629 reg = <0x7d004000 0x4000>;
630 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
631 phy_type = "utmi";
632 clocks = <&tegra_car TEGRA124_CLK_USB2>;
633 resets = <&tegra_car 58>;
634 reset-names = "usb";
635 nvidia,phy = <&phy2>;
636 status = "disabled";
637 };
638
639 phy2: usb-phy@7d004000 {
640 compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy";
641 reg = <0x7d004000 0x4000 0x7d000000 0x4000>;
642 phy_type = "utmi";
643 clocks = <&tegra_car TEGRA124_CLK_USB2>,
644 <&tegra_car TEGRA124_CLK_PLL_U>,
645 <&tegra_car TEGRA124_CLK_USBD>;
646 clock-names = "reg", "pll_u", "utmi-pads";
647 nvidia,hssync-start-delay = <0>;
648 nvidia,idle-wait-delay = <17>;
649 nvidia,elastic-limit = <16>;
650 nvidia,term-range-adj = <6>;
651 nvidia,xcvr-setup = <9>;
652 nvidia,xcvr-lsfslew = <0>;
653 nvidia,xcvr-lsrslew = <3>;
654 nvidia,hssquelch-level = <2>;
655 nvidia,hsdiscon-level = <5>;
656 nvidia,xcvr-hsslew = <12>;
657 status = "disabled";
658 };
659
660 usb@7d008000 {
661 compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci", "usb-ehci";
662 reg = <0x7d008000 0x4000>;
663 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
664 phy_type = "utmi";
665 clocks = <&tegra_car TEGRA124_CLK_USB3>;
666 resets = <&tegra_car 59>;
667 reset-names = "usb";
668 nvidia,phy = <&phy3>;
669 status = "disabled";
670 };
671
672 phy3: usb-phy@7d008000 {
673 compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy";
674 reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
675 phy_type = "utmi";
676 clocks = <&tegra_car TEGRA124_CLK_USB3>,
677 <&tegra_car TEGRA124_CLK_PLL_U>,
678 <&tegra_car TEGRA124_CLK_USBD>;
679 clock-names = "reg", "pll_u", "utmi-pads";
680 nvidia,hssync-start-delay = <0>;
681 nvidia,idle-wait-delay = <17>;
682 nvidia,elastic-limit = <16>;
683 nvidia,term-range-adj = <6>;
684 nvidia,xcvr-setup = <9>;
685 nvidia,xcvr-lsfslew = <0>;
686 nvidia,xcvr-lsrslew = <3>;
687 nvidia,hssquelch-level = <2>;
688 nvidia,hsdiscon-level = <5>;
689 nvidia,xcvr-hsslew = <12>;
690 status = "disabled";
691 };
692
Joseph Load03b1a2013-10-08 12:50:05 +0800693 cpus {
694 #address-cells = <1>;
695 #size-cells = <0>;
696
697 cpu@0 {
698 device_type = "cpu";
699 compatible = "arm,cortex-a15";
700 reg = <0>;
701 };
702
703 cpu@1 {
704 device_type = "cpu";
705 compatible = "arm,cortex-a15";
706 reg = <1>;
707 };
708
709 cpu@2 {
710 device_type = "cpu";
711 compatible = "arm,cortex-a15";
712 reg = <2>;
713 };
714
715 cpu@3 {
716 device_type = "cpu";
717 compatible = "arm,cortex-a15";
718 reg = <3>;
719 };
720 };
721
722 timer {
723 compatible = "arm,armv7-timer";
724 interrupts = <GIC_PPI 13
725 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
726 <GIC_PPI 14
727 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
728 <GIC_PPI 11
729 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
730 <GIC_PPI 10
731 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
732 };
733};