blob: afb9f1c0bc2867df2489be390156612f4cf430da [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18/* Ugh. Need to stop exporting this to modules. */
19LIST_HEAD(pci_root_buses);
20EXPORT_SYMBOL(pci_root_buses);
21
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080022
23static int find_anything(struct device *dev, void *data)
24{
25 return 1;
26}
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070028/*
29 * Some device drivers need know if pci is initiated.
30 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080031 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070032 */
33int no_pci_devices(void)
34{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080035 struct device *dev;
36 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070037
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080038 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
39 no_devices = (dev == NULL);
40 put_device(dev);
41 return no_devices;
42}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070043EXPORT_SYMBOL(no_pci_devices);
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#ifdef HAVE_PCI_LEGACY
46/**
47 * pci_create_legacy_files - create legacy I/O port and memory files
48 * @b: bus to create files under
49 *
50 * Some platforms allow access to legacy I/O port and ISA memory space on
51 * a per-bus basis. This routine creates the files and ties them into
52 * their associated read, write and mmap files from pci-sysfs.c
Simon Hormana8441582008-08-07 14:56:34 +100053 *
54 * On error unwind, but don't propogate the error to the caller
55 * as it is ok to set up the PCI bus without these files.
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 */
57static void pci_create_legacy_files(struct pci_bus *b)
58{
Simon Hormana8441582008-08-07 14:56:34 +100059 int error;
60
Eric Sesterhennf5afe802006-02-28 15:34:49 +010061 b->legacy_io = kzalloc(sizeof(struct bin_attribute) * 2,
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 GFP_ATOMIC);
Simon Hormana8441582008-08-07 14:56:34 +100063 if (!b->legacy_io)
64 goto kzalloc_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Simon Hormana8441582008-08-07 14:56:34 +100066 b->legacy_io->attr.name = "legacy_io";
67 b->legacy_io->size = 0xffff;
68 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
69 b->legacy_io->read = pci_read_legacy_io;
70 b->legacy_io->write = pci_write_legacy_io;
71 error = device_create_bin_file(&b->dev, b->legacy_io);
72 if (error)
73 goto legacy_io_err;
74
75 /* Allocated above after the legacy_io struct */
76 b->legacy_mem = b->legacy_io + 1;
77 b->legacy_mem->attr.name = "legacy_mem";
78 b->legacy_mem->size = 1024*1024;
79 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
80 b->legacy_mem->mmap = pci_mmap_legacy_mem;
81 error = device_create_bin_file(&b->dev, b->legacy_mem);
82 if (error)
83 goto legacy_mem_err;
84
85 return;
86
87legacy_mem_err:
88 device_remove_bin_file(&b->dev, b->legacy_io);
89legacy_io_err:
90 kfree(b->legacy_io);
91 b->legacy_io = NULL;
92kzalloc_err:
93 printk(KERN_WARNING "pci: warning: could not create legacy I/O port "
94 "and ISA memory resources to sysfs\n");
95 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096}
97
98void pci_remove_legacy_files(struct pci_bus *b)
99{
100 if (b->legacy_io) {
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400101 device_remove_bin_file(&b->dev, b->legacy_io);
102 device_remove_bin_file(&b->dev, b->legacy_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 kfree(b->legacy_io); /* both are allocated here */
104 }
105}
106#else /* !HAVE_PCI_LEGACY */
107static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
108void pci_remove_legacy_files(struct pci_bus *bus) { return; }
109#endif /* HAVE_PCI_LEGACY */
110
111/*
112 * PCI Bus Class Devices
113 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400114static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -0700115 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400116 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -0700117 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 int ret;
Alan Cox4327edf2005-09-10 00:25:49 -0700120 cpumask_t cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400122 cpumask = pcibus_to_cpumask(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -0700123 ret = type?
124 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask):
125 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
126 buf[ret++] = '\n';
127 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 return ret;
129}
Mike Travis39106dc2008-04-08 11:43:03 -0700130
131static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
132 struct device_attribute *attr,
133 char *buf)
134{
135 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
136}
137
138static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
139 struct device_attribute *attr,
140 char *buf)
141{
142 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
143}
144
145DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
146DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
148/*
149 * PCI Bus Class
150 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400151static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400153 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
155 if (pci_bus->bridge)
156 put_device(pci_bus->bridge);
157 kfree(pci_bus);
158}
159
160static struct class pcibus_class = {
161 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400162 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163};
164
165static int __init pcibus_class_init(void)
166{
167 return class_register(&pcibus_class);
168}
169postcore_initcall(pcibus_class_init);
170
171/*
172 * Translate the low bits of the PCI base
173 * to the resource type
174 */
175static inline unsigned int pci_calc_resource_flags(unsigned int flags)
176{
177 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
178 return IORESOURCE_IO;
179
180 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
181 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
182
183 return IORESOURCE_MEM;
184}
185
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400186static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800187{
188 u64 size = mask & maxbase; /* Find the significant bits */
189 if (!size)
190 return 0;
191
192 /* Get the lowest of them to find the decode size, and
193 from that the extent. */
194 size = (size & ~(size-1)) - 1;
195
196 /* base == maxbase can be valid only if the BAR has
197 already been programmed with all 1s. */
198 if (base == maxbase && ((base | size) & mask) != mask)
199 return 0;
200
201 return size;
202}
203
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400204enum pci_bar_type {
205 pci_bar_unknown, /* Standard PCI BAR probe */
206 pci_bar_io, /* An io port BAR */
207 pci_bar_mem32, /* A 32-bit memory BAR */
208 pci_bar_mem64, /* A 64-bit memory BAR */
209};
210
211static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800212{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400213 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
214 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
215 return pci_bar_io;
216 }
217
218 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
219
Peter Chubbe3545972008-10-13 11:49:04 +1100220 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400221 return pci_bar_mem64;
222 return pci_bar_mem32;
223}
224
225/*
226 * If the type is not unknown, we assume that the lowest bit is 'enable'.
227 * Returns 1 if the BAR was 64-bit and 0 if it was 32-bit.
228 */
229static int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
230 struct resource *res, unsigned int pos)
231{
232 u32 l, sz, mask;
233
234 mask = type ? ~PCI_ROM_ADDRESS_ENABLE : ~0;
235
236 res->name = pci_name(dev);
237
238 pci_read_config_dword(dev, pos, &l);
239 pci_write_config_dword(dev, pos, mask);
240 pci_read_config_dword(dev, pos, &sz);
241 pci_write_config_dword(dev, pos, l);
242
243 /*
244 * All bits set in sz means the device isn't working properly.
245 * If the BAR isn't implemented, all bits must be 0. If it's a
246 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
247 * 1 must be clear.
248 */
249 if (!sz || sz == 0xffffffff)
250 goto fail;
251
252 /*
253 * I don't know how l can have all bits set. Copied from old code.
254 * Maybe it fixes a bug on some ancient platform.
255 */
256 if (l == 0xffffffff)
257 l = 0;
258
259 if (type == pci_bar_unknown) {
260 type = decode_bar(res, l);
261 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
262 if (type == pci_bar_io) {
263 l &= PCI_BASE_ADDRESS_IO_MASK;
264 mask = PCI_BASE_ADDRESS_IO_MASK & 0xffff;
265 } else {
266 l &= PCI_BASE_ADDRESS_MEM_MASK;
267 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
268 }
269 } else {
270 res->flags |= (l & IORESOURCE_ROM_ENABLE);
271 l &= PCI_ROM_ADDRESS_MASK;
272 mask = (u32)PCI_ROM_ADDRESS_MASK;
273 }
274
275 if (type == pci_bar_mem64) {
276 u64 l64 = l;
277 u64 sz64 = sz;
278 u64 mask64 = mask | (u64)~0 << 32;
279
280 pci_read_config_dword(dev, pos + 4, &l);
281 pci_write_config_dword(dev, pos + 4, ~0);
282 pci_read_config_dword(dev, pos + 4, &sz);
283 pci_write_config_dword(dev, pos + 4, l);
284
285 l64 |= ((u64)l << 32);
286 sz64 |= ((u64)sz << 32);
287
288 sz64 = pci_size(l64, sz64, mask64);
289
290 if (!sz64)
291 goto fail;
292
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400293 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400294 dev_err(&dev->dev, "can't handle 64-bit BAR\n");
295 goto fail;
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400296 } else if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400297 /* Address above 32-bit boundary; disable the BAR */
298 pci_write_config_dword(dev, pos, 0);
299 pci_write_config_dword(dev, pos + 4, 0);
300 res->start = 0;
301 res->end = sz64;
302 } else {
303 res->start = l64;
304 res->end = l64 + sz64;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200305 dev_printk(KERN_DEBUG, &dev->dev,
306 "reg %x 64bit mmio: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400307 }
308 } else {
309 sz = pci_size(l, sz, mask);
310
311 if (!sz)
312 goto fail;
313
314 res->start = l;
315 res->end = l + sz;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200316
317 dev_printk(KERN_DEBUG, &dev->dev, "reg %x %s: %pR\n", pos,
318 (res->flags & IORESOURCE_IO) ? "io port" : "32bit mmio",
319 res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400320 }
321
322 out:
323 return (type == pci_bar_mem64) ? 1 : 0;
324 fail:
325 res->flags = 0;
326 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800327}
328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
330{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400331 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400333 for (pos = 0; pos < howmany; pos++) {
334 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400338
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400340 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400342 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
343 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
344 IORESOURCE_SIZEALIGN;
345 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 }
347}
348
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100349void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350{
351 struct pci_dev *dev = child->self;
352 u8 io_base_lo, io_limit_lo;
353 u16 mem_base_lo, mem_limit_lo;
354 unsigned long base, limit;
355 struct resource *res;
356 int i;
357
358 if (!dev) /* It's a host bus, nothing to read */
359 return;
360
361 if (dev->transparent) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600362 dev_info(&dev->dev, "transparent bridge\n");
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400363 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
364 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 }
366
367 for(i=0; i<3; i++)
368 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
369
370 res = child->resource[0];
371 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
372 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
373 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
374 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
375
376 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
377 u16 io_base_hi, io_limit_hi;
378 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
379 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
380 base |= (io_base_hi << 16);
381 limit |= (io_limit_hi << 16);
382 }
383
384 if (base <= limit) {
385 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500386 if (!res->start)
387 res->start = base;
388 if (!res->end)
389 res->end = limit + 0xfff;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200390 dev_printk(KERN_DEBUG, &dev->dev, "bridge io port: %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 }
392
393 res = child->resource[1];
394 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
395 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
396 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
397 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
398 if (base <= limit) {
399 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
400 res->start = base;
401 res->end = limit + 0xfffff;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200402 dev_printk(KERN_DEBUG, &dev->dev, "bridge 32bit mmio: %pR\n",
403 res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 }
405
406 res = child->resource[2];
407 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
408 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
409 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
410 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
411
412 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
413 u32 mem_base_hi, mem_limit_hi;
414 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
415 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
416
417 /*
418 * Some bridges set the base > limit by default, and some
419 * (broken) BIOSes do not initialize them. If we find
420 * this, just assume they are not being used.
421 */
422 if (mem_base_hi <= mem_limit_hi) {
423#if BITS_PER_LONG == 64
424 base |= ((long) mem_base_hi) << 32;
425 limit |= ((long) mem_limit_hi) << 32;
426#else
427 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600428 dev_err(&dev->dev, "can't handle 64-bit "
429 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 return;
431 }
432#endif
433 }
434 }
435 if (base <= limit) {
436 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
437 res->start = base;
438 res->end = limit + 0xfffff;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200439 dev_printk(KERN_DEBUG, &dev->dev, "bridge %sbit mmio pref: %pR\n",
440 (res->flags & PCI_PREF_RANGE_TYPE_64) ? "64" : "32",
441 res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 }
443}
444
Sam Ravnborg96bde062007-03-26 21:53:30 -0800445static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446{
447 struct pci_bus *b;
448
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100449 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 INIT_LIST_HEAD(&b->node);
452 INIT_LIST_HEAD(&b->children);
453 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600454 INIT_LIST_HEAD(&b->slots);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 }
456 return b;
457}
458
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700459static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
460 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461{
462 struct pci_bus *child;
463 int i;
464
465 /*
466 * Allocate a new bus, and inherit stuff from the parent..
467 */
468 child = pci_alloc_bus();
469 if (!child)
470 return NULL;
471
472 child->self = bridge;
473 child->parent = parent;
474 child->ops = parent->ops;
475 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200476 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 child->bridge = get_device(&bridge->dev);
478
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400479 /* initialize some portions of the bus device, but don't register it
480 * now as the parent is not properly set up yet. This device will get
481 * registered later in pci_bus_add_devices()
482 */
483 child->dev.class = &pcibus_class;
484 sprintf(child->dev.bus_id, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
486 /*
487 * Set up the primary, secondary and subordinate
488 * bus numbers.
489 */
490 child->number = child->secondary = busnr;
491 child->primary = parent->secondary;
492 child->subordinate = 0xff;
493
494 /* Set up default resource pointers and names.. */
495 for (i = 0; i < 4; i++) {
496 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
497 child->resource[i]->name = child->name;
498 }
499 bridge->subordinate = child;
500
501 return child;
502}
503
Sam Ravnborg451124a2008-02-02 22:33:43 +0100504struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505{
506 struct pci_bus *child;
507
508 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700509 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800510 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800512 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700513 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 return child;
515}
516
Sam Ravnborg96bde062007-03-26 21:53:30 -0800517static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700518{
519 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700520
521 /* Attempts to fix that up are really dangerous unless
522 we're going to re-assign all bus numbers. */
523 if (!pcibios_assign_all_busses())
524 return;
525
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700526 while (parent->parent && parent->subordinate < max) {
527 parent->subordinate = max;
528 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
529 parent = parent->parent;
530 }
531}
532
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533/*
534 * If it's a bridge, configure it and scan the bus behind it.
535 * For CardBus bridges, we don't scan behind as the devices will
536 * be handled by the bridge driver itself.
537 *
538 * We need to process bridges in two passes -- first we scan those
539 * already configured by the BIOS and after we are done with all of
540 * them, we proceed to assigning numbers to the remaining buses in
541 * order to avoid overlaps between old and new bus numbers.
542 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100543int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544{
545 struct pci_bus *child;
546 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100547 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 u16 bctl;
549
550 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
551
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600552 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
553 buses & 0xffffff, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
555 /* Disable MasterAbortMode during probing to avoid reporting
556 of bus errors (in some architectures) */
557 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
558 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
559 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
560
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
562 unsigned int cmax, busnr;
563 /*
564 * Bus already configured by firmware, process it in the first
565 * pass and just note the configuration.
566 */
567 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000568 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 busnr = (buses >> 8) & 0xFF;
570
571 /*
572 * If we already got to this bus through a different bridge,
573 * ignore it. This can happen with the i450NX chipset.
574 */
575 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600576 dev_info(&dev->dev, "bus %04x:%02x already known\n",
577 pci_domain_nr(bus), busnr);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000578 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 }
580
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700581 child = pci_add_new_bus(bus, dev, busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 if (!child)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000583 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 child->primary = buses & 0xFF;
585 child->subordinate = (buses >> 16) & 0xFF;
Gary Hade11949252007-10-08 16:24:16 -0700586 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587
588 cmax = pci_scan_child_bus(child);
589 if (cmax > max)
590 max = cmax;
591 if (child->subordinate > max)
592 max = child->subordinate;
593 } else {
594 /*
595 * We need to assign a number to this bus which we always
596 * do in the second pass.
597 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700598 if (!pass) {
599 if (pcibios_assign_all_busses())
600 /* Temporarily disable forwarding of the
601 configuration cycles on all bridges in
602 this bus segment to avoid possible
603 conflicts in the second pass between two
604 bridges programmed with overlapping
605 bus ranges. */
606 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
607 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000608 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700609 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
611 /* Clear errors */
612 pci_write_config_word(dev, PCI_STATUS, 0xffff);
613
Rajesh Shahcc574502005-04-28 00:25:47 -0700614 /* Prevent assigning a bus number that already exists.
615 * This can happen when a bridge is hot-plugged */
616 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000617 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700618 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 buses = (buses & 0xff000000)
620 | ((unsigned int)(child->primary) << 0)
621 | ((unsigned int)(child->secondary) << 8)
622 | ((unsigned int)(child->subordinate) << 16);
623
624 /*
625 * yenta.c forces a secondary latency timer of 176.
626 * Copy that behaviour here.
627 */
628 if (is_cardbus) {
629 buses &= ~0xff000000;
630 buses |= CARDBUS_LATENCY_TIMER << 24;
631 }
632
633 /*
634 * We need to blast all three values with a single write.
635 */
636 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
637
638 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700639 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700640 /*
641 * Adjust subordinate busnr in parent buses.
642 * We do this before scanning for children because
643 * some devices may not be detected if the bios
644 * was lazy.
645 */
646 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 /* Now we can scan all subordinate buses... */
648 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800649 /*
650 * now fix it up again since we have found
651 * the real value of max.
652 */
653 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 } else {
655 /*
656 * For CardBus bridges, we leave 4 bus numbers
657 * as cards with a PCI-to-PCI bridge can be
658 * inserted later.
659 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100660 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
661 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700662 if (pci_find_bus(pci_domain_nr(bus),
663 max+i+1))
664 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100665 while (parent->parent) {
666 if ((!pcibios_assign_all_busses()) &&
667 (parent->subordinate > max) &&
668 (parent->subordinate <= max+i)) {
669 j = 1;
670 }
671 parent = parent->parent;
672 }
673 if (j) {
674 /*
675 * Often, there are two cardbus bridges
676 * -- try to leave one valid bus number
677 * for each one.
678 */
679 i /= 2;
680 break;
681 }
682 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700683 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700684 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 }
686 /*
687 * Set the subordinate bus number to its real value.
688 */
689 child->subordinate = max;
690 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
691 }
692
Gary Hadecb3576f2008-02-08 14:00:52 -0800693 sprintf(child->name,
694 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
695 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200697 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100698 while (bus->parent) {
699 if ((child->subordinate > bus->subordinate) ||
700 (child->number > bus->subordinate) ||
701 (child->number < bus->number) ||
702 (child->subordinate < bus->number)) {
Joe Perchesa6f29a92007-11-19 17:48:29 -0800703 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200704 "hidden behind%s bridge #%02x (-#%02x)\n",
705 child->number, child->subordinate,
706 (bus->number > child->subordinate &&
707 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800708 "wholly" : "partially",
709 bus->self->transparent ? " transparent" : "",
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200710 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100711 }
712 bus = bus->parent;
713 }
714
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000715out:
716 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
717
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 return max;
719}
720
721/*
722 * Read interrupt line and base address registers.
723 * The architecture-dependent code can tweak these, of course.
724 */
725static void pci_read_irq(struct pci_dev *dev)
726{
727 unsigned char irq;
728
729 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800730 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 if (irq)
732 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
733 dev->irq = irq;
734}
735
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200736#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800737
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738/**
739 * pci_setup_device - fill in class and map information of a device
740 * @dev: the device structure to fill
741 *
742 * Initialize the device structure with information about the device's
743 * vendor,class,memory and IO-space addresses,IRQ lines etc.
744 * Called at initialisation of the PCI subsystem and by CardBus services.
745 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
746 * or CardBus).
747 */
748static int pci_setup_device(struct pci_dev * dev)
749{
750 u32 class;
751
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700752 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
753 dev->bus->number, PCI_SLOT(dev->devfn),
754 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
756 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700757 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 class >>= 8; /* upper 3 bytes */
759 dev->class = class;
760 class >>= 8;
761
Bjorn Helgaas34a2e152008-08-25 15:45:20 -0600762 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 dev->vendor, dev->device, class, dev->hdr_type);
764
765 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700766 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
768 /* Early fixups, before probing the BARs */
769 pci_fixup_device(pci_fixup_early, dev);
770 class = dev->class >> 8;
771
772 switch (dev->hdr_type) { /* header type */
773 case PCI_HEADER_TYPE_NORMAL: /* standard header */
774 if (class == PCI_CLASS_BRIDGE_PCI)
775 goto bad;
776 pci_read_irq(dev);
777 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
778 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
779 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100780
781 /*
782 * Do the ugly legacy mode stuff here rather than broken chip
783 * quirk code. Legacy mode ATA controllers have fixed
784 * addresses. These are not always echoed in BAR0-3, and
785 * BAR0-3 in a few cases contain junk!
786 */
787 if (class == PCI_CLASS_STORAGE_IDE) {
788 u8 progif;
789 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
790 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800791 dev->resource[0].start = 0x1F0;
792 dev->resource[0].end = 0x1F7;
793 dev->resource[0].flags = LEGACY_IO_RESOURCE;
794 dev->resource[1].start = 0x3F6;
795 dev->resource[1].end = 0x3F6;
796 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100797 }
798 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800799 dev->resource[2].start = 0x170;
800 dev->resource[2].end = 0x177;
801 dev->resource[2].flags = LEGACY_IO_RESOURCE;
802 dev->resource[3].start = 0x376;
803 dev->resource[3].end = 0x376;
804 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100805 }
806 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 break;
808
809 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
810 if (class != PCI_CLASS_BRIDGE_PCI)
811 goto bad;
812 /* The PCI-to-PCI bridge spec requires that subtractive
813 decoding (i.e. transparent) bridge must have programming
814 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800815 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 dev->transparent = ((dev->class & 0xff) == 1);
817 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
818 break;
819
820 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
821 if (class != PCI_CLASS_BRIDGE_CARDBUS)
822 goto bad;
823 pci_read_irq(dev);
824 pci_read_bases(dev, 1, 0);
825 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
826 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
827 break;
828
829 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600830 dev_err(&dev->dev, "unknown header type %02x, "
831 "ignoring device\n", dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 return -1;
833
834 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600835 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
836 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 dev->class = PCI_CLASS_NOT_DEFINED;
838 }
839
840 /* We found a fine healthy device, go go go... */
841 return 0;
842}
843
Zhao, Yu201de562008-10-13 19:49:55 +0800844static void pci_release_capabilities(struct pci_dev *dev)
845{
846 pci_vpd_release(dev);
847}
848
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849/**
850 * pci_release_dev - free a pci device structure when all users of it are finished.
851 * @dev: device that's been disconnected
852 *
853 * Will be called only by the device core when all users of this pci device are
854 * done.
855 */
856static void pci_release_dev(struct device *dev)
857{
858 struct pci_dev *pci_dev;
859
860 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800861 pci_release_capabilities(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 kfree(pci_dev);
863}
864
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700865static void set_pcie_port_type(struct pci_dev *pdev)
866{
867 int pos;
868 u16 reg16;
869
870 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
871 if (!pos)
872 return;
873 pdev->is_pcie = 1;
874 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
875 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
876}
877
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878/**
879 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700880 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 *
882 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
883 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
884 * access it. Maybe we don't have a way to generate extended config space
885 * accesses, or the device is behind a reverse Express bridge. So we try
886 * reading the dword at 0x100 which must either be 0 or a valid extended
887 * capability header.
888 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700889int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +0800892 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893
Zhao, Yu557848c2008-10-13 19:18:07 +0800894 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 goto fail;
896 if (status == 0xffffffff)
897 goto fail;
898
899 return PCI_CFG_SPACE_EXP_SIZE;
900
901 fail:
902 return PCI_CFG_SPACE_SIZE;
903}
904
Yinghai Lu57741a72008-02-15 01:32:50 -0800905int pci_cfg_space_size(struct pci_dev *dev)
906{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700907 int pos;
908 u32 status;
909
910 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
911 if (!pos) {
912 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
913 if (!pos)
914 goto fail;
915
916 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
917 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
918 goto fail;
919 }
920
921 return pci_cfg_space_size_ext(dev);
922
923 fail:
924 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -0800925}
926
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927static void pci_release_bus_bridge_dev(struct device *dev)
928{
929 kfree(dev);
930}
931
Michael Ellerman65891212007-04-05 17:19:08 +1000932struct pci_dev *alloc_pci_dev(void)
933{
934 struct pci_dev *dev;
935
936 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
937 if (!dev)
938 return NULL;
939
Michael Ellerman65891212007-04-05 17:19:08 +1000940 INIT_LIST_HEAD(&dev->bus_list);
941
942 return dev;
943}
944EXPORT_SYMBOL(alloc_pci_dev);
945
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946/*
947 * Read the config data for a PCI device, sanity-check it
948 * and fill in the dev structure...
949 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -0700950static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951{
952 struct pci_dev *dev;
Alex Chiangcef354d2008-09-02 09:40:51 -0600953 struct pci_slot *slot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 u32 l;
955 u8 hdr_type;
956 int delay = 1;
957
958 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
959 return NULL;
960
961 /* some broken boards return 0 or ~0 if a slot is empty: */
962 if (l == 0xffffffff || l == 0x00000000 ||
963 l == 0x0000ffff || l == 0xffff0000)
964 return NULL;
965
966 /* Configuration request Retry Status */
967 while (l == 0xffff0001) {
968 msleep(delay);
969 delay *= 2;
970 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
971 return NULL;
972 /* Card hasn't responded in 60 seconds? Must be stuck. */
973 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600974 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 "responding\n", pci_domain_nr(bus),
976 bus->number, PCI_SLOT(devfn),
977 PCI_FUNC(devfn));
978 return NULL;
979 }
980 }
981
982 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
983 return NULL;
984
Michael Ellermanbab41e92007-04-05 17:19:09 +1000985 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 if (!dev)
987 return NULL;
988
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 dev->bus = bus;
990 dev->sysdata = bus->sysdata;
991 dev->dev.parent = bus->bridge;
992 dev->dev.bus = &pci_bus_type;
993 dev->devfn = devfn;
994 dev->hdr_type = hdr_type & 0x7f;
995 dev->multifunction = !!(hdr_type & 0x80);
996 dev->vendor = l & 0xffff;
997 dev->device = (l >> 16) & 0xffff;
998 dev->cfg_size = pci_cfg_space_size(dev);
Linas Vepstas82081792006-07-10 04:44:46 -0700999 dev->error_state = pci_channel_io_normal;
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -07001000 set_pcie_port_type(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001
Alex Chiangcef354d2008-09-02 09:40:51 -06001002 list_for_each_entry(slot, &bus->slots, list)
1003 if (PCI_SLOT(devfn) == slot->number)
1004 dev->slot = slot;
1005
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1007 set this higher, assuming the system even supports it. */
1008 dev->dma_mask = 0xffffffff;
1009 if (pci_setup_device(dev) < 0) {
1010 kfree(dev);
1011 return NULL;
1012 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001013
1014 return dev;
1015}
1016
Zhao, Yu201de562008-10-13 19:49:55 +08001017static void pci_init_capabilities(struct pci_dev *dev)
1018{
1019 /* MSI/MSI-X list */
1020 pci_msi_init_pci_dev(dev);
1021
1022 /* Power Management */
1023 pci_pm_init(dev);
1024
1025 /* Vital Product Data */
1026 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001027
1028 /* Alternative Routing-ID Forwarding */
1029 pci_enable_ari(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001030}
1031
Sam Ravnborg96bde062007-03-26 21:53:30 -08001032void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001033{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 device_initialize(&dev->dev);
1035 dev->dev.release = pci_release_dev;
1036 pci_dev_get(dev);
1037
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001039 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 dev->dev.coherent_dma_mask = 0xffffffffull;
1041
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001042 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001043 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001044
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 /* Fix up broken headers */
1046 pci_fixup_device(pci_fixup_header, dev);
1047
Zhao, Yu201de562008-10-13 19:49:55 +08001048 /* Initialize various capabilities */
1049 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001050
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 /*
1052 * Add the device to our list of discovered devices
1053 * and the bus list for fixup functions, etc.
1054 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001055 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001057 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001058}
1059
Sam Ravnborg451124a2008-02-02 22:33:43 +01001060struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001061{
1062 struct pci_dev *dev;
1063
1064 dev = pci_scan_device(bus, devfn);
1065 if (!dev)
1066 return NULL;
1067
1068 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
1070 return dev;
1071}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001072EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
1074/**
1075 * pci_scan_slot - scan a PCI slot on a bus for devices.
1076 * @bus: PCI bus to scan
1077 * @devfn: slot number to scan (must have zero function.)
1078 *
1079 * Scan a PCI slot on the specified PCI bus for devices, adding
1080 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001081 * will not have is_added set.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001083int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084{
1085 int func, nr = 0;
1086 int scan_all_fns;
1087
1088 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
1089
1090 for (func = 0; func < 8; func++, devfn++) {
1091 struct pci_dev *dev;
1092
1093 dev = pci_scan_single_device(bus, devfn);
1094 if (dev) {
1095 nr++;
1096
1097 /*
1098 * If this is a single function device,
1099 * don't scan past the first function.
1100 */
1101 if (!dev->multifunction) {
1102 if (func > 0) {
1103 dev->multifunction = 1;
1104 } else {
1105 break;
1106 }
1107 }
1108 } else {
1109 if (func == 0 && !scan_all_fns)
1110 break;
1111 }
1112 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001113
Shaohua Li149e1632008-07-23 10:32:31 +08001114 /* only one slot has pcie device */
1115 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001116 pcie_aspm_init_link_state(bus->self);
1117
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 return nr;
1119}
1120
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001121unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122{
1123 unsigned int devfn, pass, max = bus->secondary;
1124 struct pci_dev *dev;
1125
1126 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1127
1128 /* Go find them, Rover! */
1129 for (devfn = 0; devfn < 0x100; devfn += 8)
1130 pci_scan_slot(bus, devfn);
1131
1132 /*
1133 * After performing arch-dependent fixup of the bus, look behind
1134 * all PCI-to-PCI bridges on this bus.
1135 */
1136 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1137 pcibios_fixup_bus(bus);
1138 for (pass=0; pass < 2; pass++)
1139 list_for_each_entry(dev, &bus->devices, bus_list) {
1140 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1141 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1142 max = pci_scan_bridge(bus, dev, max, pass);
1143 }
1144
1145 /*
1146 * We've scanned the bus and so we know all about what's on
1147 * the other side of any bridges that may be on this bus plus
1148 * any devices.
1149 *
1150 * Return how far we've got finding sub-buses.
1151 */
1152 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1153 pci_domain_nr(bus), bus->number, max);
1154 return max;
1155}
1156
Yinghai Lu30a18d62008-02-19 03:21:20 -08001157void __attribute__((weak)) set_pci_bus_resources_arch_default(struct pci_bus *b)
1158{
1159}
1160
Sam Ravnborg96bde062007-03-26 21:53:30 -08001161struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001162 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163{
1164 int error;
1165 struct pci_bus *b;
1166 struct device *dev;
1167
1168 b = pci_alloc_bus();
1169 if (!b)
1170 return NULL;
1171
1172 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
1173 if (!dev){
1174 kfree(b);
1175 return NULL;
1176 }
1177
1178 b->sysdata = sysdata;
1179 b->ops = ops;
1180
1181 if (pci_find_bus(pci_domain_nr(b), bus)) {
1182 /* If we already got to this bus through a different bridge, ignore it */
1183 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1184 goto err_out;
1185 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001186
1187 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001189 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
1191 memset(dev, 0, sizeof(*dev));
1192 dev->parent = parent;
1193 dev->release = pci_release_bus_bridge_dev;
1194 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
1195 error = device_register(dev);
1196 if (error)
1197 goto dev_reg_err;
1198 b->bridge = get_device(dev);
1199
Yinghai Lu0d358f22008-02-19 03:20:41 -08001200 if (!parent)
1201 set_dev_node(b->bridge, pcibus_to_node(b));
1202
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001203 b->dev.class = &pcibus_class;
1204 b->dev.parent = b->bridge;
1205 sprintf(b->dev.bus_id, "%04x:%02x", pci_domain_nr(b), bus);
1206 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 if (error)
1208 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001209 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001211 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
1213 /* Create legacy_io and legacy_mem files for this bus */
1214 pci_create_legacy_files(b);
1215
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 b->number = b->secondary = bus;
1217 b->resource[0] = &ioport_resource;
1218 b->resource[1] = &iomem_resource;
1219
Yinghai Lu30a18d62008-02-19 03:21:20 -08001220 set_pci_bus_resources_arch_default(b);
1221
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 return b;
1223
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001224dev_create_file_err:
1225 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226class_dev_reg_err:
1227 device_unregister(dev);
1228dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001229 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001231 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232err_out:
1233 kfree(dev);
1234 kfree(b);
1235 return NULL;
1236}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001237
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001238struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001239 int bus, struct pci_ops *ops, void *sysdata)
1240{
1241 struct pci_bus *b;
1242
1243 b = pci_create_bus(parent, bus, ops, sysdata);
1244 if (b)
1245 b->subordinate = pci_scan_child_bus(b);
1246 return b;
1247}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248EXPORT_SYMBOL(pci_scan_bus_parented);
1249
1250#ifdef CONFIG_HOTPLUG
1251EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252EXPORT_SYMBOL(pci_scan_slot);
1253EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1255#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001256
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001257static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001258{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001259 const struct pci_dev *a = to_pci_dev(d_a);
1260 const struct pci_dev *b = to_pci_dev(d_b);
1261
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001262 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1263 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1264
1265 if (a->bus->number < b->bus->number) return -1;
1266 else if (a->bus->number > b->bus->number) return 1;
1267
1268 if (a->devfn < b->devfn) return -1;
1269 else if (a->devfn > b->devfn) return 1;
1270
1271 return 0;
1272}
1273
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001274void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001275{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001276 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001277}