blob: 4ccfef5094e0b2ecec3c2633df2a22ac7d5747a5 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01002 Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
Jeff Kirshera05b8c52013-12-06 03:32:11 -080016 along with this program; if not, see <http://www.gnu.org/licenses/>.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070017 */
18
19/*
20 Module: rt2400pci
21 Abstract: rt2400pci device specific routines.
22 Supported chipsets: RT2460.
23 */
24
Ivo van Doorn95ea3622007-09-25 17:57:13 -070025#include <linux/delay.h>
26#include <linux/etherdevice.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070027#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/pci.h>
30#include <linux/eeprom_93cx6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070032
33#include "rt2x00.h"
Gabor Juhos69a2bac2013-03-29 15:52:27 +010034#include "rt2x00mmio.h"
Ivo van Doorn95ea3622007-09-25 17:57:13 -070035#include "rt2x00pci.h"
36#include "rt2400pci.h"
37
38/*
39 * Register access.
40 * All access to the CSR registers will go through the methods
Gabor Juhos172c5912013-04-05 08:27:01 +020041 * rt2x00mmio_register_read and rt2x00mmio_register_write.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070042 * BBP and RF register require indirect register access,
43 * and use the CSR registers BBPCSR and RFCSR to achieve this.
44 * These indirect registers work with busy bits,
45 * and we will try maximal REGISTER_BUSY_COUNT times to access
46 * the register while taking a REGISTER_BUSY_DELAY us delay
Mark Einonf5a99872011-01-30 13:22:03 +010047 * between each attempt. When the busy bit is still set at that time,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070048 * the access attempt is considered to have failed,
49 * and we will print an error.
50 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010051#define WAIT_FOR_BBP(__dev, __reg) \
Gabor Juhos172c5912013-04-05 08:27:01 +020052 rt2x00mmio_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010053#define WAIT_FOR_RF(__dev, __reg) \
Gabor Juhos172c5912013-04-05 08:27:01 +020054 rt2x00mmio_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
Ivo van Doorn95ea3622007-09-25 17:57:13 -070055
Adam Baker0e14f6d2007-10-27 13:41:25 +020056static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070057 const unsigned int word, const u8 value)
58{
59 u32 reg;
60
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010061 mutex_lock(&rt2x00dev->csr_mutex);
62
Ivo van Doorn95ea3622007-09-25 17:57:13 -070063 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010064 * Wait until the BBP becomes available, afterwards we
65 * can safely write the new data into the register.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070066 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010067 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
68 reg = 0;
69 rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
70 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
71 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
72 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070073
Gabor Juhos172c5912013-04-05 08:27:01 +020074 rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010075 }
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010076
77 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070078}
79
Adam Baker0e14f6d2007-10-27 13:41:25 +020080static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070081 const unsigned int word, u8 *value)
82{
83 u32 reg;
84
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010085 mutex_lock(&rt2x00dev->csr_mutex);
86
Ivo van Doorn95ea3622007-09-25 17:57:13 -070087 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010088 * Wait until the BBP becomes available, afterwards we
89 * can safely write the read request into the register.
90 * After the data has been written, we wait until hardware
91 * returns the correct value, if at any time the register
92 * doesn't become available in time, reg will be 0xffffffff
93 * which means we return 0xff to the caller.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070094 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010095 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
96 reg = 0;
97 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
98 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
99 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700100
Gabor Juhos172c5912013-04-05 08:27:01 +0200101 rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700102
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100103 WAIT_FOR_BBP(rt2x00dev, &reg);
104 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700105
106 *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100107
108 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700109}
110
Adam Baker0e14f6d2007-10-27 13:41:25 +0200111static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700112 const unsigned int word, const u32 value)
113{
114 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700115
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100116 mutex_lock(&rt2x00dev->csr_mutex);
117
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100118 /*
119 * Wait until the RF becomes available, afterwards we
120 * can safely write the new data into the register.
121 */
122 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
123 reg = 0;
124 rt2x00_set_field32(&reg, RFCSR_VALUE, value);
125 rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
126 rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
127 rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
128
Gabor Juhos172c5912013-04-05 08:27:01 +0200129 rt2x00mmio_register_write(rt2x00dev, RFCSR, reg);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100130 rt2x00_rf_write(rt2x00dev, word, value);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700131 }
132
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100133 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700134}
135
136static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
137{
138 struct rt2x00_dev *rt2x00dev = eeprom->data;
139 u32 reg;
140
Gabor Juhos172c5912013-04-05 08:27:01 +0200141 rt2x00mmio_register_read(rt2x00dev, CSR21, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700142
143 eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
144 eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
145 eeprom->reg_data_clock =
146 !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
147 eeprom->reg_chip_select =
148 !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
149}
150
151static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
152{
153 struct rt2x00_dev *rt2x00dev = eeprom->data;
154 u32 reg = 0;
155
156 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
157 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
158 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
159 !!eeprom->reg_data_clock);
160 rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
161 !!eeprom->reg_chip_select);
162
Gabor Juhos172c5912013-04-05 08:27:01 +0200163 rt2x00mmio_register_write(rt2x00dev, CSR21, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700164}
165
166#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700167static const struct rt2x00debug rt2400pci_rt2x00debug = {
168 .owner = THIS_MODULE,
169 .csr = {
Gabor Juhos172c5912013-04-05 08:27:01 +0200170 .read = rt2x00mmio_register_read,
171 .write = rt2x00mmio_register_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100172 .flags = RT2X00DEBUGFS_OFFSET,
173 .word_base = CSR_REG_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700174 .word_size = sizeof(u32),
175 .word_count = CSR_REG_SIZE / sizeof(u32),
176 },
177 .eeprom = {
178 .read = rt2x00_eeprom_read,
179 .write = rt2x00_eeprom_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100180 .word_base = EEPROM_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700181 .word_size = sizeof(u16),
182 .word_count = EEPROM_SIZE / sizeof(u16),
183 },
184 .bbp = {
185 .read = rt2400pci_bbp_read,
186 .write = rt2400pci_bbp_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100187 .word_base = BBP_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700188 .word_size = sizeof(u8),
189 .word_count = BBP_SIZE / sizeof(u8),
190 },
191 .rf = {
192 .read = rt2x00_rf_read,
193 .write = rt2400pci_rf_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100194 .word_base = RF_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700195 .word_size = sizeof(u32),
196 .word_count = RF_SIZE / sizeof(u32),
197 },
198};
199#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
200
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700201static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
202{
203 u32 reg;
204
Gabor Juhos172c5912013-04-05 08:27:01 +0200205 rt2x00mmio_register_read(rt2x00dev, GPIOCSR, &reg);
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +0200206 return rt2x00_get_field32(reg, GPIOCSR_VAL0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700207}
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700208
Ivo van Doorn771fd562008-09-08 19:07:15 +0200209#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200210static void rt2400pci_brightness_set(struct led_classdev *led_cdev,
Ivo van Doorna9450b72008-02-03 15:53:40 +0100211 enum led_brightness brightness)
212{
213 struct rt2x00_led *led =
214 container_of(led_cdev, struct rt2x00_led, led_dev);
215 unsigned int enabled = brightness != LED_OFF;
Ivo van Doorna9450b72008-02-03 15:53:40 +0100216 u32 reg;
217
Gabor Juhos172c5912013-04-05 08:27:01 +0200218 rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, &reg);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100219
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200220 if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
Ivo van Doorna9450b72008-02-03 15:53:40 +0100221 rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200222 else if (led->type == LED_TYPE_ACTIVITY)
223 rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100224
Gabor Juhos172c5912013-04-05 08:27:01 +0200225 rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100226}
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200227
228static int rt2400pci_blink_set(struct led_classdev *led_cdev,
229 unsigned long *delay_on,
230 unsigned long *delay_off)
231{
232 struct rt2x00_led *led =
233 container_of(led_cdev, struct rt2x00_led, led_dev);
234 u32 reg;
235
Gabor Juhos172c5912013-04-05 08:27:01 +0200236 rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, &reg);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200237 rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
238 rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
Gabor Juhos172c5912013-04-05 08:27:01 +0200239 rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200240
241 return 0;
242}
Ivo van Doorn475433b2008-06-03 20:30:01 +0200243
244static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev,
245 struct rt2x00_led *led,
246 enum led_type type)
247{
248 led->rt2x00dev = rt2x00dev;
249 led->type = type;
250 led->led_dev.brightness_set = rt2400pci_brightness_set;
251 led->led_dev.blink_set = rt2400pci_blink_set;
252 led->flags = LED_INITIALIZED;
253}
Ivo van Doorn771fd562008-09-08 19:07:15 +0200254#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorna9450b72008-02-03 15:53:40 +0100255
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700256/*
257 * Configuration handlers.
258 */
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100259static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev,
260 const unsigned int filter_flags)
261{
262 u32 reg;
263
264 /*
265 * Start configuration steps.
266 * Note that the version error will always be dropped
267 * since there is no filter for it at this time.
268 */
Gabor Juhos172c5912013-04-05 08:27:01 +0200269 rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100270 rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
271 !(filter_flags & FIF_FCSFAIL));
272 rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
273 !(filter_flags & FIF_PLCPFAIL));
274 rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
275 !(filter_flags & FIF_CONTROL));
276 rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
277 !(filter_flags & FIF_PROMISC_IN_BSS));
278 rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
Ivo van Doorne0b005f2008-03-31 15:24:53 +0200279 !(filter_flags & FIF_PROMISC_IN_BSS) &&
280 !rt2x00dev->intf_ap_count);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100281 rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200282 rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100283}
284
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100285static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
286 struct rt2x00_intf *intf,
287 struct rt2x00intf_conf *conf,
288 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700289{
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100290 unsigned int bcn_preload;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700291 u32 reg;
292
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100293 if (flags & CONFIG_UPDATE_TYPE) {
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100294 /*
295 * Enable beacon config
296 */
Ivo van Doornbad13632008-11-09 20:47:00 +0100297 bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
Gabor Juhos172c5912013-04-05 08:27:01 +0200298 rt2x00mmio_register_read(rt2x00dev, BCNCSR1, &reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100299 rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
Gabor Juhos172c5912013-04-05 08:27:01 +0200300 rt2x00mmio_register_write(rt2x00dev, BCNCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700301
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100302 /*
303 * Enable synchronisation.
304 */
Gabor Juhos172c5912013-04-05 08:27:01 +0200305 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100306 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
Gabor Juhos172c5912013-04-05 08:27:01 +0200307 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100308 }
309
310 if (flags & CONFIG_UPDATE_MAC)
Gabor Juhos172c5912013-04-05 08:27:01 +0200311 rt2x00mmio_register_multiwrite(rt2x00dev, CSR3,
312 conf->mac, sizeof(conf->mac));
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100313
314 if (flags & CONFIG_UPDATE_BSSID)
Gabor Juhos172c5912013-04-05 08:27:01 +0200315 rt2x00mmio_register_multiwrite(rt2x00dev, CSR5,
316 conf->bssid,
317 sizeof(conf->bssid));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700318}
319
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100320static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
Helmut Schaa02044642010-09-08 20:56:32 +0200321 struct rt2x00lib_erp *erp,
322 u32 changed)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700323{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200324 int preamble_mask;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700325 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700326
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200327 /*
328 * When short preamble is enabled, we should set bit 0x08
329 */
Helmut Schaa02044642010-09-08 20:56:32 +0200330 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
331 preamble_mask = erp->short_preamble << 3;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700332
Gabor Juhos172c5912013-04-05 08:27:01 +0200333 rt2x00mmio_register_read(rt2x00dev, TXCSR1, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200334 rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x1ff);
335 rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0x13a);
336 rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
337 rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200338 rt2x00mmio_register_write(rt2x00dev, TXCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700339
Gabor Juhos172c5912013-04-05 08:27:01 +0200340 rt2x00mmio_register_read(rt2x00dev, ARCSR2, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200341 rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
342 rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
343 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
344 GET_DURATION(ACK_SIZE, 10));
Gabor Juhos172c5912013-04-05 08:27:01 +0200345 rt2x00mmio_register_write(rt2x00dev, ARCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700346
Gabor Juhos172c5912013-04-05 08:27:01 +0200347 rt2x00mmio_register_read(rt2x00dev, ARCSR3, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200348 rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
349 rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
350 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
351 GET_DURATION(ACK_SIZE, 20));
Gabor Juhos172c5912013-04-05 08:27:01 +0200352 rt2x00mmio_register_write(rt2x00dev, ARCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700353
Gabor Juhos172c5912013-04-05 08:27:01 +0200354 rt2x00mmio_register_read(rt2x00dev, ARCSR4, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200355 rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
356 rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
357 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
358 GET_DURATION(ACK_SIZE, 55));
Gabor Juhos172c5912013-04-05 08:27:01 +0200359 rt2x00mmio_register_write(rt2x00dev, ARCSR4, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700360
Gabor Juhos172c5912013-04-05 08:27:01 +0200361 rt2x00mmio_register_read(rt2x00dev, ARCSR5, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200362 rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
363 rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
364 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
365 GET_DURATION(ACK_SIZE, 110));
Gabor Juhos172c5912013-04-05 08:27:01 +0200366 rt2x00mmio_register_write(rt2x00dev, ARCSR5, reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200367 }
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100368
Helmut Schaa02044642010-09-08 20:56:32 +0200369 if (changed & BSS_CHANGED_BASIC_RATES)
Gabor Juhos172c5912013-04-05 08:27:01 +0200370 rt2x00mmio_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100371
Helmut Schaa02044642010-09-08 20:56:32 +0200372 if (changed & BSS_CHANGED_ERP_SLOT) {
Gabor Juhos172c5912013-04-05 08:27:01 +0200373 rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200374 rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
Gabor Juhos172c5912013-04-05 08:27:01 +0200375 rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100376
Gabor Juhos172c5912013-04-05 08:27:01 +0200377 rt2x00mmio_register_read(rt2x00dev, CSR18, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200378 rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
379 rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
Gabor Juhos172c5912013-04-05 08:27:01 +0200380 rt2x00mmio_register_write(rt2x00dev, CSR18, reg);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200381
Gabor Juhos172c5912013-04-05 08:27:01 +0200382 rt2x00mmio_register_read(rt2x00dev, CSR19, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200383 rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
384 rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
Gabor Juhos172c5912013-04-05 08:27:01 +0200385 rt2x00mmio_register_write(rt2x00dev, CSR19, reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200386 }
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100387
Helmut Schaa02044642010-09-08 20:56:32 +0200388 if (changed & BSS_CHANGED_BEACON_INT) {
Gabor Juhos172c5912013-04-05 08:27:01 +0200389 rt2x00mmio_register_read(rt2x00dev, CSR12, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200390 rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
391 erp->beacon_int * 16);
392 rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
393 erp->beacon_int * 16);
Gabor Juhos172c5912013-04-05 08:27:01 +0200394 rt2x00mmio_register_write(rt2x00dev, CSR12, reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200395 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700396}
397
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100398static void rt2400pci_config_ant(struct rt2x00_dev *rt2x00dev,
399 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700400{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100401 u8 r1;
402 u8 r4;
403
404 /*
405 * We should never come here because rt2x00lib is supposed
406 * to catch this and send us the correct antenna explicitely.
407 */
408 BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
409 ant->tx == ANTENNA_SW_DIVERSITY);
410
411 rt2400pci_bbp_read(rt2x00dev, 4, &r4);
412 rt2400pci_bbp_read(rt2x00dev, 1, &r1);
413
414 /*
415 * Configure the TX antenna.
416 */
417 switch (ant->tx) {
418 case ANTENNA_HW_DIVERSITY:
419 rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
420 break;
421 case ANTENNA_A:
422 rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
423 break;
424 case ANTENNA_B:
425 default:
426 rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
427 break;
428 }
429
430 /*
431 * Configure the RX antenna.
432 */
433 switch (ant->rx) {
434 case ANTENNA_HW_DIVERSITY:
435 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
436 break;
437 case ANTENNA_A:
438 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
439 break;
440 case ANTENNA_B:
441 default:
442 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
443 break;
444 }
445
446 rt2400pci_bbp_write(rt2x00dev, 4, r4);
447 rt2400pci_bbp_write(rt2x00dev, 1, r1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700448}
449
450static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200451 struct rf_channel *rf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700452{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700453 /*
454 * Switch on tuning bits.
455 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200456 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
457 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700458
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200459 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
460 rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
461 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700462
463 /*
464 * RF2420 chipset don't need any additional actions.
465 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100466 if (rt2x00_rf(rt2x00dev, RF2420))
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700467 return;
468
469 /*
470 * For the RT2421 chipsets we need to write an invalid
471 * reference clock rate to activate auto_tune.
472 * After that we set the value back to the correct channel.
473 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200474 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700475 rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200476 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700477
478 msleep(1);
479
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200480 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
481 rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
482 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700483
484 msleep(1);
485
486 /*
487 * Switch off tuning bits.
488 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200489 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
490 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700491
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200492 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
493 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700494
495 /*
496 * Clear false CRC during channel switch.
497 */
Gabor Juhos172c5912013-04-05 08:27:01 +0200498 rt2x00mmio_register_read(rt2x00dev, CNT0, &rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700499}
500
501static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
502{
503 rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
504}
505
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100506static void rt2400pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
507 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700508{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100509 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700510
Gabor Juhos172c5912013-04-05 08:27:01 +0200511 rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100512 rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
513 libconf->conf->long_frame_max_tx_count);
514 rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
515 libconf->conf->short_frame_max_tx_count);
Gabor Juhos172c5912013-04-05 08:27:01 +0200516 rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700517}
518
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100519static void rt2400pci_config_ps(struct rt2x00_dev *rt2x00dev,
520 struct rt2x00lib_conf *libconf)
521{
522 enum dev_state state =
523 (libconf->conf->flags & IEEE80211_CONF_PS) ?
524 STATE_SLEEP : STATE_AWAKE;
525 u32 reg;
526
527 if (state == STATE_SLEEP) {
Gabor Juhos172c5912013-04-05 08:27:01 +0200528 rt2x00mmio_register_read(rt2x00dev, CSR20, &reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100529 rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
Ivo van Doorn6b347bf2009-05-23 21:09:28 +0200530 (rt2x00dev->beacon_int - 20) * 16);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100531 rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
532 libconf->conf->listen_interval - 1);
533
534 /* We must first disable autowake before it can be enabled */
535 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200536 rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100537
538 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200539 rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +0200540 } else {
Gabor Juhos172c5912013-04-05 08:27:01 +0200541 rt2x00mmio_register_read(rt2x00dev, CSR20, &reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +0200542 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200543 rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100544 }
545
546 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
547}
548
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700549static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100550 struct rt2x00lib_conf *libconf,
551 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700552{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100553 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200554 rt2400pci_config_channel(rt2x00dev, &libconf->rf);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100555 if (flags & IEEE80211_CONF_CHANGE_POWER)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200556 rt2400pci_config_txpower(rt2x00dev,
557 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100558 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
559 rt2400pci_config_retry_limit(rt2x00dev, libconf);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100560 if (flags & IEEE80211_CONF_CHANGE_PS)
561 rt2400pci_config_ps(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700562}
563
564static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn181d6902008-02-05 16:42:23 -0500565 const int cw_min, const int cw_max)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700566{
567 u32 reg;
568
Gabor Juhos172c5912013-04-05 08:27:01 +0200569 rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500570 rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
571 rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
Gabor Juhos172c5912013-04-05 08:27:01 +0200572 rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700573}
574
575/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700576 * Link tuning
577 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200578static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
579 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700580{
581 u32 reg;
582 u8 bbp;
583
584 /*
585 * Update FCS error count from register.
586 */
Gabor Juhos172c5912013-04-05 08:27:01 +0200587 rt2x00mmio_register_read(rt2x00dev, CNT0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200588 qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700589
590 /*
591 * Update False CCA count from register.
592 */
593 rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200594 qual->false_cca = bbp;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700595}
596
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100597static inline void rt2400pci_set_vgc(struct rt2x00_dev *rt2x00dev,
598 struct link_qual *qual, u8 vgc_level)
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100599{
Ivo van Doorn223dcc22010-07-11 12:25:17 +0200600 if (qual->vgc_level_reg != vgc_level) {
601 rt2400pci_bbp_write(rt2x00dev, 13, vgc_level);
602 qual->vgc_level = vgc_level;
603 qual->vgc_level_reg = vgc_level;
604 }
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100605}
606
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100607static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
608 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700609{
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100610 rt2400pci_set_vgc(rt2x00dev, qual, 0x08);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700611}
612
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100613static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev,
614 struct link_qual *qual, const u32 count)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700615{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700616 /*
617 * The link tuner should not run longer then 60 seconds,
618 * and should run once every 2 seconds.
619 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100620 if (count > 60 || !(count & 1))
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700621 return;
622
623 /*
624 * Base r13 link tuning on the false cca count.
625 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100626 if ((qual->false_cca > 512) && (qual->vgc_level < 0x20))
627 rt2400pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level);
628 else if ((qual->false_cca < 100) && (qual->vgc_level > 0x08))
629 rt2400pci_set_vgc(rt2x00dev, qual, --qual->vgc_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700630}
631
632/*
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100633 * Queue handlers.
634 */
635static void rt2400pci_start_queue(struct data_queue *queue)
636{
637 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
638 u32 reg;
639
640 switch (queue->qid) {
641 case QID_RX:
Gabor Juhos172c5912013-04-05 08:27:01 +0200642 rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100643 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200644 rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100645 break;
646 case QID_BEACON:
Gabor Juhos172c5912013-04-05 08:27:01 +0200647 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100648 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
649 rt2x00_set_field32(&reg, CSR14_TBCN, 1);
650 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200651 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100652 break;
653 default:
654 break;
655 }
656}
657
658static void rt2400pci_kick_queue(struct data_queue *queue)
659{
660 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
661 u32 reg;
662
663 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100664 case QID_AC_VO:
Gabor Juhos172c5912013-04-05 08:27:01 +0200665 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100666 rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200667 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100668 break;
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100669 case QID_AC_VI:
Gabor Juhos172c5912013-04-05 08:27:01 +0200670 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100671 rt2x00_set_field32(&reg, TXCSR0_KICK_TX, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200672 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100673 break;
674 case QID_ATIM:
Gabor Juhos172c5912013-04-05 08:27:01 +0200675 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100676 rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200677 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100678 break;
679 default:
680 break;
681 }
682}
683
684static void rt2400pci_stop_queue(struct data_queue *queue)
685{
686 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
687 u32 reg;
688
689 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100690 case QID_AC_VO:
691 case QID_AC_VI:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100692 case QID_ATIM:
Gabor Juhos172c5912013-04-05 08:27:01 +0200693 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100694 rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200695 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100696 break;
697 case QID_RX:
Gabor Juhos172c5912013-04-05 08:27:01 +0200698 rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100699 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200700 rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100701 break;
702 case QID_BEACON:
Gabor Juhos172c5912013-04-05 08:27:01 +0200703 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100704 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
705 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
706 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200707 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +0100708
709 /*
710 * Wait for possibly running tbtt tasklets.
711 */
Helmut Schaaabc11992011-08-06 13:13:48 +0200712 tasklet_kill(&rt2x00dev->tbtt_tasklet);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100713 break;
714 default:
715 break;
716 }
717}
718
719/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700720 * Initialization functions.
721 */
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100722static bool rt2400pci_get_entry_state(struct queue_entry *entry)
723{
Gabor Juhos172c5912013-04-05 08:27:01 +0200724 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100725 u32 word;
726
727 if (entry->queue->qid == QID_RX) {
728 rt2x00_desc_read(entry_priv->desc, 0, &word);
729
730 return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
731 } else {
732 rt2x00_desc_read(entry_priv->desc, 0, &word);
733
734 return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
735 rt2x00_get_field32(word, TXD_W0_VALID));
736 }
737}
738
739static void rt2400pci_clear_entry(struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700740{
Gabor Juhos172c5912013-04-05 08:27:01 +0200741 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +0200742 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700743 u32 word;
744
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100745 if (entry->queue->qid == QID_RX) {
746 rt2x00_desc_read(entry_priv->desc, 2, &word);
747 rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len);
748 rt2x00_desc_write(entry_priv->desc, 2, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700749
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100750 rt2x00_desc_read(entry_priv->desc, 1, &word);
751 rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
752 rt2x00_desc_write(entry_priv->desc, 1, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700753
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100754 rt2x00_desc_read(entry_priv->desc, 0, &word);
755 rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
756 rt2x00_desc_write(entry_priv->desc, 0, word);
757 } else {
758 rt2x00_desc_read(entry_priv->desc, 0, &word);
759 rt2x00_set_field32(&word, TXD_W0_VALID, 0);
760 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
761 rt2x00_desc_write(entry_priv->desc, 0, word);
762 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700763}
764
Ivo van Doorn181d6902008-02-05 16:42:23 -0500765static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700766{
Gabor Juhos172c5912013-04-05 08:27:01 +0200767 struct queue_entry_priv_mmio *entry_priv;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700768 u32 reg;
769
770 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700771 * Initialize registers.
772 */
Gabor Juhos172c5912013-04-05 08:27:01 +0200773 rt2x00mmio_register_read(rt2x00dev, TXCSR2, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500774 rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
775 rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100776 rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->atim->limit);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500777 rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
Gabor Juhos172c5912013-04-05 08:27:01 +0200778 rt2x00mmio_register_write(rt2x00dev, TXCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700779
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200780 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Gabor Juhos172c5912013-04-05 08:27:01 +0200781 rt2x00mmio_register_read(rt2x00dev, TXCSR3, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100782 rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200783 entry_priv->desc_dma);
Gabor Juhos172c5912013-04-05 08:27:01 +0200784 rt2x00mmio_register_write(rt2x00dev, TXCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700785
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200786 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Gabor Juhos172c5912013-04-05 08:27:01 +0200787 rt2x00mmio_register_read(rt2x00dev, TXCSR5, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100788 rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200789 entry_priv->desc_dma);
Gabor Juhos172c5912013-04-05 08:27:01 +0200790 rt2x00mmio_register_write(rt2x00dev, TXCSR5, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700791
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100792 entry_priv = rt2x00dev->atim->entries[0].priv_data;
Gabor Juhos172c5912013-04-05 08:27:01 +0200793 rt2x00mmio_register_read(rt2x00dev, TXCSR4, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100794 rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200795 entry_priv->desc_dma);
Gabor Juhos172c5912013-04-05 08:27:01 +0200796 rt2x00mmio_register_write(rt2x00dev, TXCSR4, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700797
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100798 entry_priv = rt2x00dev->bcn->entries[0].priv_data;
Gabor Juhos172c5912013-04-05 08:27:01 +0200799 rt2x00mmio_register_read(rt2x00dev, TXCSR6, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100800 rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200801 entry_priv->desc_dma);
Gabor Juhos172c5912013-04-05 08:27:01 +0200802 rt2x00mmio_register_write(rt2x00dev, TXCSR6, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700803
Gabor Juhos172c5912013-04-05 08:27:01 +0200804 rt2x00mmio_register_read(rt2x00dev, RXCSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700805 rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500806 rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
Gabor Juhos172c5912013-04-05 08:27:01 +0200807 rt2x00mmio_register_write(rt2x00dev, RXCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700808
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200809 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Gabor Juhos172c5912013-04-05 08:27:01 +0200810 rt2x00mmio_register_read(rt2x00dev, RXCSR2, &reg);
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200811 rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
812 entry_priv->desc_dma);
Gabor Juhos172c5912013-04-05 08:27:01 +0200813 rt2x00mmio_register_write(rt2x00dev, RXCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700814
815 return 0;
816}
817
818static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
819{
820 u32 reg;
821
Gabor Juhos172c5912013-04-05 08:27:01 +0200822 rt2x00mmio_register_write(rt2x00dev, PSCSR0, 0x00020002);
823 rt2x00mmio_register_write(rt2x00dev, PSCSR1, 0x00000002);
824 rt2x00mmio_register_write(rt2x00dev, PSCSR2, 0x00023f20);
825 rt2x00mmio_register_write(rt2x00dev, PSCSR3, 0x00000002);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700826
Gabor Juhos172c5912013-04-05 08:27:01 +0200827 rt2x00mmio_register_read(rt2x00dev, TIMECSR, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700828 rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
829 rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
830 rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200831 rt2x00mmio_register_write(rt2x00dev, TIMECSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700832
Gabor Juhos172c5912013-04-05 08:27:01 +0200833 rt2x00mmio_register_read(rt2x00dev, CSR9, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700834 rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
835 (rt2x00dev->rx->data_size / 128));
Gabor Juhos172c5912013-04-05 08:27:01 +0200836 rt2x00mmio_register_write(rt2x00dev, CSR9, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700837
Gabor Juhos172c5912013-04-05 08:27:01 +0200838 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn1f909162008-07-08 13:45:20 +0200839 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
840 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
841 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
842 rt2x00_set_field32(&reg, CSR14_TCFP, 0);
843 rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
844 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
845 rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
846 rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200847 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doorn1f909162008-07-08 13:45:20 +0200848
Gabor Juhos172c5912013-04-05 08:27:01 +0200849 rt2x00mmio_register_write(rt2x00dev, CNT3, 0x3f080000);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700850
Gabor Juhos172c5912013-04-05 08:27:01 +0200851 rt2x00mmio_register_read(rt2x00dev, ARCSR0, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700852 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
853 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
854 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
855 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
Gabor Juhos172c5912013-04-05 08:27:01 +0200856 rt2x00mmio_register_write(rt2x00dev, ARCSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700857
Gabor Juhos172c5912013-04-05 08:27:01 +0200858 rt2x00mmio_register_read(rt2x00dev, RXCSR3, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700859 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
860 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
861 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
862 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
863 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
864 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200865 rt2x00mmio_register_write(rt2x00dev, RXCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700866
Gabor Juhos172c5912013-04-05 08:27:01 +0200867 rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700868
869 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
870 return -EBUSY;
871
Gabor Juhos172c5912013-04-05 08:27:01 +0200872 rt2x00mmio_register_write(rt2x00dev, MACCSR0, 0x00217223);
873 rt2x00mmio_register_write(rt2x00dev, MACCSR1, 0x00235518);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700874
Gabor Juhos172c5912013-04-05 08:27:01 +0200875 rt2x00mmio_register_read(rt2x00dev, MACCSR2, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700876 rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
Gabor Juhos172c5912013-04-05 08:27:01 +0200877 rt2x00mmio_register_write(rt2x00dev, MACCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700878
Gabor Juhos172c5912013-04-05 08:27:01 +0200879 rt2x00mmio_register_read(rt2x00dev, RALINKCSR, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700880 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
881 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
882 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
883 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
Gabor Juhos172c5912013-04-05 08:27:01 +0200884 rt2x00mmio_register_write(rt2x00dev, RALINKCSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700885
Gabor Juhos172c5912013-04-05 08:27:01 +0200886 rt2x00mmio_register_read(rt2x00dev, CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700887 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
888 rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
889 rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200890 rt2x00mmio_register_write(rt2x00dev, CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700891
Gabor Juhos172c5912013-04-05 08:27:01 +0200892 rt2x00mmio_register_read(rt2x00dev, CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700893 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
894 rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200895 rt2x00mmio_register_write(rt2x00dev, CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700896
897 /*
898 * We must clear the FCS and FIFO error count.
899 * These registers are cleared on read,
900 * so we may pass a useless variable to store the value.
901 */
Gabor Juhos172c5912013-04-05 08:27:01 +0200902 rt2x00mmio_register_read(rt2x00dev, CNT0, &reg);
903 rt2x00mmio_register_read(rt2x00dev, CNT4, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700904
905 return 0;
906}
907
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200908static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
909{
910 unsigned int i;
911 u8 value;
912
913 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
914 rt2400pci_bbp_read(rt2x00dev, 0, &value);
915 if ((value != 0xff) && (value != 0x00))
916 return 0;
917 udelay(REGISTER_BUSY_DELAY);
918 }
919
Joe Perchesec9c4982013-04-19 08:33:40 -0700920 rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200921 return -EACCES;
922}
923
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700924static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
925{
926 unsigned int i;
927 u16 eeprom;
928 u8 reg_id;
929 u8 value;
930
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200931 if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev)))
932 return -EACCES;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700933
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700934 rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
935 rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
936 rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
937 rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
938 rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
939 rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
940 rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
941 rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
942 rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
943 rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
944 rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
945 rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
946 rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
947 rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
948
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700949 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
950 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
951
952 if (eeprom != 0xffff && eeprom != 0x0000) {
953 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
954 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700955 rt2400pci_bbp_write(rt2x00dev, reg_id, value);
956 }
957 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700958
959 return 0;
960}
961
962/*
963 * Device state switch handlers.
964 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700965static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
966 enum dev_state state)
967{
Helmut Schaab5509112011-01-30 13:20:52 +0100968 int mask = (state == STATE_RADIO_IRQ_OFF);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700969 u32 reg;
Helmut Schaabcf3cfd2011-01-30 13:20:05 +0100970 unsigned long flags;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700971
972 /*
973 * When interrupts are being enabled, the interrupt registers
974 * should clear the register to assure a clean state.
975 */
976 if (state == STATE_RADIO_IRQ_ON) {
Gabor Juhos172c5912013-04-05 08:27:01 +0200977 rt2x00mmio_register_read(rt2x00dev, CSR7, &reg);
978 rt2x00mmio_register_write(rt2x00dev, CSR7, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700979 }
980
981 /*
982 * Only toggle the interrupts bits we are going to use.
983 * Non-checked interrupt bits are disabled by default.
984 */
Helmut Schaabcf3cfd2011-01-30 13:20:05 +0100985 spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
986
Gabor Juhos172c5912013-04-05 08:27:01 +0200987 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700988 rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
989 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
990 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
991 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
992 rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
Gabor Juhos172c5912013-04-05 08:27:01 +0200993 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +0100994
995 spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
996
997 if (state == STATE_RADIO_IRQ_OFF) {
998 /*
999 * Ensure that all tasklets are finished before
1000 * disabling the interrupts.
1001 */
Helmut Schaaabc11992011-08-06 13:13:48 +02001002 tasklet_kill(&rt2x00dev->txstatus_tasklet);
1003 tasklet_kill(&rt2x00dev->rxdone_tasklet);
1004 tasklet_kill(&rt2x00dev->tbtt_tasklet);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001005 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001006}
1007
1008static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1009{
1010 /*
1011 * Initialize all registers.
1012 */
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001013 if (unlikely(rt2400pci_init_queues(rt2x00dev) ||
1014 rt2400pci_init_registers(rt2x00dev) ||
1015 rt2400pci_init_bbp(rt2x00dev)))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001016 return -EIO;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001017
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001018 return 0;
1019}
1020
1021static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
1022{
Ivo van Doorna2c9b652009-01-28 00:32:33 +01001023 /*
1024 * Disable power
1025 */
Gabor Juhos172c5912013-04-05 08:27:01 +02001026 rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001027}
1028
1029static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
1030 enum dev_state state)
1031{
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001032 u32 reg, reg2;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001033 unsigned int i;
1034 char put_to_sleep;
1035 char bbp_state;
1036 char rf_state;
1037
1038 put_to_sleep = (state != STATE_AWAKE);
1039
Gabor Juhos172c5912013-04-05 08:27:01 +02001040 rt2x00mmio_register_read(rt2x00dev, PWRCSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001041 rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
1042 rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
1043 rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
1044 rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
Gabor Juhos172c5912013-04-05 08:27:01 +02001045 rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001046
1047 /*
1048 * Device is not guaranteed to be in the requested state yet.
1049 * We must wait until the register indicates that the
1050 * device has entered the correct state.
1051 */
1052 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Gabor Juhos172c5912013-04-05 08:27:01 +02001053 rt2x00mmio_register_read(rt2x00dev, PWRCSR1, &reg2);
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001054 bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE);
1055 rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001056 if (bbp_state == state && rf_state == state)
1057 return 0;
Gabor Juhos172c5912013-04-05 08:27:01 +02001058 rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001059 msleep(10);
1060 }
1061
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001062 return -EBUSY;
1063}
1064
1065static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
1066 enum dev_state state)
1067{
1068 int retval = 0;
1069
1070 switch (state) {
1071 case STATE_RADIO_ON:
1072 retval = rt2400pci_enable_radio(rt2x00dev);
1073 break;
1074 case STATE_RADIO_OFF:
1075 rt2400pci_disable_radio(rt2x00dev);
1076 break;
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001077 case STATE_RADIO_IRQ_ON:
1078 case STATE_RADIO_IRQ_OFF:
1079 rt2400pci_toggle_irq(rt2x00dev, state);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001080 break;
1081 case STATE_DEEP_SLEEP:
1082 case STATE_SLEEP:
1083 case STATE_STANDBY:
1084 case STATE_AWAKE:
1085 retval = rt2400pci_set_state(rt2x00dev, state);
1086 break;
1087 default:
1088 retval = -ENOTSUPP;
1089 break;
1090 }
1091
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001092 if (unlikely(retval))
Joe Perchesec9c4982013-04-19 08:33:40 -07001093 rt2x00_err(rt2x00dev, "Device failed to enter state %d (%d)\n",
1094 state, retval);
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001095
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001096 return retval;
1097}
1098
1099/*
1100 * TX descriptor initialization
1101 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001102static void rt2400pci_write_tx_desc(struct queue_entry *entry,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001103 struct txentry_desc *txdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001104{
Ivo van Doorn93331452010-08-23 19:53:39 +02001105 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Gabor Juhos172c5912013-04-05 08:27:01 +02001106 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001107 __le32 *txd = entry_priv->desc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001108 u32 word;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001109
1110 /*
1111 * Start writing the descriptor words.
1112 */
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001113 rt2x00_desc_read(txd, 1, &word);
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001114 rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001115 rt2x00_desc_write(txd, 1, word);
Gertjan van Wingerde4de36fe2008-05-10 13:44:14 +02001116
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001117 rt2x00_desc_read(txd, 2, &word);
Gertjan van Wingerdedf624ca2010-05-03 22:43:05 +02001118 rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, txdesc->length);
1119 rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, txdesc->length);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001120 rt2x00_desc_write(txd, 2, word);
1121
1122 rt2x00_desc_read(txd, 3, &word);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001123 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->u.plcp.signal);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001124 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
1125 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001126 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->u.plcp.service);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001127 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
1128 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001129 rt2x00_desc_write(txd, 3, word);
1130
1131 rt2x00_desc_read(txd, 4, &word);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001132 rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW,
1133 txdesc->u.plcp.length_low);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001134 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
1135 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001136 rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH,
1137 txdesc->u.plcp.length_high);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001138 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
1139 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001140 rt2x00_desc_write(txd, 4, word);
1141
Gertjan van Wingerdee01f1ec2010-05-11 23:51:39 +02001142 /*
1143 * Writing TXD word 0 must the last to prevent a race condition with
1144 * the device, whereby the device may take hold of the TXD before we
1145 * finished updating it.
1146 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001147 rt2x00_desc_read(txd, 0, &word);
1148 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1149 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1150 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001151 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001152 rt2x00_set_field32(&word, TXD_W0_ACK,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001153 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001154 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001155 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001156 rt2x00_set_field32(&word, TXD_W0_RTS,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001157 test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
Helmut Schaa25177942011-03-03 19:43:25 +01001158 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001159 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
Ivo van Doornaade5102008-05-10 13:45:58 +02001160 test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001161 rt2x00_desc_write(txd, 0, word);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001162
1163 /*
1164 * Register descriptor details in skb frame descriptor.
1165 */
1166 skbdesc->desc = txd;
1167 skbdesc->desc_len = TXD_DESC_SIZE;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001168}
1169
1170/*
1171 * TX data initialization
1172 */
Gertjan van Wingerdef224f4e2010-05-08 23:40:25 +02001173static void rt2400pci_write_beacon(struct queue_entry *entry,
1174 struct txentry_desc *txdesc)
Ivo van Doornbd88a782008-07-09 15:12:44 +02001175{
1176 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001177 u32 reg;
1178
1179 /*
1180 * Disable beaconing while we are reloading the beacon data,
1181 * otherwise we might be sending out invalid data.
1182 */
Gabor Juhos172c5912013-04-05 08:27:01 +02001183 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001184 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +02001185 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001186
Stanislaw Gruszka4ea545d2013-02-13 14:27:05 +01001187 if (rt2x00queue_map_txskb(entry)) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001188 rt2x00_err(rt2x00dev, "Fail to map beacon, aborting\n");
Stanislaw Gruszka4ea545d2013-02-13 14:27:05 +01001189 goto out;
1190 }
1191 /*
1192 * Enable beaconing again.
1193 */
1194 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001195 /*
1196 * Write the TX descriptor for the beacon.
1197 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001198 rt2400pci_write_tx_desc(entry, txdesc);
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001199
1200 /*
1201 * Dump beacon to userspace through debugfs.
1202 */
1203 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
Stanislaw Gruszka4ea545d2013-02-13 14:27:05 +01001204out:
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001205 /*
1206 * Enable beaconing again.
1207 */
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001208 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +02001209 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001210}
1211
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001212/*
1213 * RX control handlers
1214 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001215static void rt2400pci_fill_rxdone(struct queue_entry *entry,
1216 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001217{
Ivo van Doornae73e582008-07-04 16:14:59 +02001218 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Gabor Juhos172c5912013-04-05 08:27:01 +02001219 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001220 u32 word0;
1221 u32 word2;
Ivo van Doorn89993892008-03-09 22:49:04 +01001222 u32 word3;
Ivo van Doornae73e582008-07-04 16:14:59 +02001223 u32 word4;
1224 u64 tsf;
1225 u32 rx_low;
1226 u32 rx_high;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001227
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001228 rt2x00_desc_read(entry_priv->desc, 0, &word0);
1229 rt2x00_desc_read(entry_priv->desc, 2, &word2);
1230 rt2x00_desc_read(entry_priv->desc, 3, &word3);
Ivo van Doornae73e582008-07-04 16:14:59 +02001231 rt2x00_desc_read(entry_priv->desc, 4, &word4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001232
Johannes Berg4150c572007-09-17 01:29:23 -04001233 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001234 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Johannes Berg4150c572007-09-17 01:29:23 -04001235 if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001236 rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001237
1238 /*
Ivo van Doornae73e582008-07-04 16:14:59 +02001239 * We only get the lower 32bits from the timestamp,
1240 * to get the full 64bits we must complement it with
1241 * the timestamp from get_tsf().
1242 * Note that when a wraparound of the lower 32bits
1243 * has occurred between the frame arrival and the get_tsf()
1244 * call, we must decrease the higher 32bits with 1 to get
1245 * to correct value.
1246 */
Eliad Peller37a41b42011-09-21 14:06:11 +03001247 tsf = rt2x00dev->ops->hw->get_tsf(rt2x00dev->hw, NULL);
Ivo van Doornae73e582008-07-04 16:14:59 +02001248 rx_low = rt2x00_get_field32(word4, RXD_W4_RX_END_TIME);
1249 rx_high = upper_32_bits(tsf);
1250
1251 if ((u32)tsf <= rx_low)
1252 rx_high--;
1253
1254 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001255 * Obtain the status about this packet.
Ivo van Doorn8ed09852008-03-10 00:30:44 +01001256 * The signal is the PLCP value, and needs to be stripped
1257 * of the preamble bit (0x08).
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001258 */
Ivo van Doornae73e582008-07-04 16:14:59 +02001259 rxdesc->timestamp = ((u64)rx_high << 32) | rx_low;
Ivo van Doorn8ed09852008-03-10 00:30:44 +01001260 rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08;
Stanislaw Gruszka2bf127a2013-10-15 14:28:48 +02001261 rxdesc->rssi = rt2x00_get_field32(word3, RXD_W3_RSSI) -
Ivo van Doorn181d6902008-02-05 16:42:23 -05001262 entry->queue->rt2x00dev->rssi_offset;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001263 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001264
Ivo van Doorndec13b62008-05-10 13:46:08 +02001265 rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001266 if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
1267 rxdesc->dev_flags |= RXDONE_MY_BSS;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001268}
1269
1270/*
1271 * Interrupt functions.
1272 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001273static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001274 const enum data_queue_qid queue_idx)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001275{
Gertjan van Wingerde61c6e482011-03-03 19:46:29 +01001276 struct data_queue *queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Gabor Juhos172c5912013-04-05 08:27:01 +02001277 struct queue_entry_priv_mmio *entry_priv;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001278 struct queue_entry *entry;
1279 struct txdone_entry_desc txdesc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001280 u32 word;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001281
Ivo van Doorn181d6902008-02-05 16:42:23 -05001282 while (!rt2x00queue_empty(queue)) {
1283 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001284 entry_priv = entry->priv_data;
1285 rt2x00_desc_read(entry_priv->desc, 0, &word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001286
1287 if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1288 !rt2x00_get_field32(word, TXD_W0_VALID))
1289 break;
1290
1291 /*
1292 * Obtain the status about this packet.
1293 */
Ivo van Doornfb55f4d12008-05-10 13:42:06 +02001294 txdesc.flags = 0;
1295 switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
1296 case 0: /* Success */
1297 case 1: /* Success with retry */
1298 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
1299 break;
1300 case 2: /* Failure, excessive retries */
1301 __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
1302 /* Don't break, this is a failed frame! */
1303 default: /* Failure */
1304 __set_bit(TXDONE_FAILURE, &txdesc.flags);
1305 }
Ivo van Doorn181d6902008-02-05 16:42:23 -05001306 txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001307
Gertjan van Wingerdee513a0b2010-06-29 21:41:40 +02001308 rt2x00lib_txdone(entry, &txdesc);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001309 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001310}
1311
Helmut Schaa7a5a6812011-04-18 15:31:31 +02001312static inline void rt2400pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
1313 struct rt2x00_field32 irq_field)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001314{
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001315 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001316
1317 /*
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001318 * Enable a single interrupt. The interrupt mask register
1319 * access needs locking.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001320 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001321 spin_lock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001322
Gabor Juhos172c5912013-04-05 08:27:01 +02001323 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001324 rt2x00_set_field32(&reg, irq_field, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +02001325 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001326
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001327 spin_unlock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001328}
1329
1330static void rt2400pci_txstatus_tasklet(unsigned long data)
1331{
1332 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
1333 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001334
1335 /*
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001336 * Handle all tx queues.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001337 */
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001338 rt2400pci_txdone(rt2x00dev, QID_ATIM);
1339 rt2400pci_txdone(rt2x00dev, QID_AC_VO);
1340 rt2400pci_txdone(rt2x00dev, QID_AC_VI);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001341
1342 /*
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001343 * Enable all TXDONE interrupts again.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001344 */
Helmut Schaaabc11992011-08-06 13:13:48 +02001345 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) {
1346 spin_lock_irq(&rt2x00dev->irqmask_lock);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001347
Gabor Juhos172c5912013-04-05 08:27:01 +02001348 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Helmut Schaaabc11992011-08-06 13:13:48 +02001349 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, 0);
1350 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, 0);
1351 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +02001352 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001353
Helmut Schaaabc11992011-08-06 13:13:48 +02001354 spin_unlock_irq(&rt2x00dev->irqmask_lock);
1355 }
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001356}
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001357
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001358static void rt2400pci_tbtt_tasklet(unsigned long data)
1359{
1360 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
1361 rt2x00lib_beacondone(rt2x00dev);
Helmut Schaaabc11992011-08-06 13:13:48 +02001362 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1363 rt2400pci_enable_interrupt(rt2x00dev, CSR8_TBCN_EXPIRE);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001364}
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001365
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001366static void rt2400pci_rxdone_tasklet(unsigned long data)
1367{
1368 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
Gabor Juhos172c5912013-04-05 08:27:01 +02001369 if (rt2x00mmio_rxdone(rt2x00dev))
Helmut Schaa16638932011-03-28 13:29:44 +02001370 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
Helmut Schaaabc11992011-08-06 13:13:48 +02001371 else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
Helmut Schaa16638932011-03-28 13:29:44 +02001372 rt2400pci_enable_interrupt(rt2x00dev, CSR8_RXDONE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001373}
1374
Helmut Schaa78e256c2010-07-11 12:26:48 +02001375static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
1376{
1377 struct rt2x00_dev *rt2x00dev = dev_instance;
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001378 u32 reg, mask;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001379
1380 /*
1381 * Get the interrupt sources & saved to local variable.
1382 * Write register value back to clear pending interrupts.
1383 */
Gabor Juhos172c5912013-04-05 08:27:01 +02001384 rt2x00mmio_register_read(rt2x00dev, CSR7, &reg);
1385 rt2x00mmio_register_write(rt2x00dev, CSR7, reg);
Helmut Schaa78e256c2010-07-11 12:26:48 +02001386
1387 if (!reg)
1388 return IRQ_NONE;
1389
1390 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1391 return IRQ_HANDLED;
1392
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001393 mask = reg;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001394
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001395 /*
1396 * Schedule tasklets for interrupt handling.
1397 */
1398 if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
1399 tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
Helmut Schaa78e256c2010-07-11 12:26:48 +02001400
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001401 if (rt2x00_get_field32(reg, CSR7_RXDONE))
1402 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
1403
1404 if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING) ||
1405 rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING) ||
1406 rt2x00_get_field32(reg, CSR7_TXDONE_TXRING)) {
1407 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
1408 /*
1409 * Mask out all txdone interrupts.
1410 */
1411 rt2x00_set_field32(&mask, CSR8_TXDONE_TXRING, 1);
1412 rt2x00_set_field32(&mask, CSR8_TXDONE_ATIMRING, 1);
1413 rt2x00_set_field32(&mask, CSR8_TXDONE_PRIORING, 1);
1414 }
1415
1416 /*
1417 * Disable all interrupts for which a tasklet was scheduled right now,
1418 * the tasklet will reenable the appropriate interrupts.
1419 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001420 spin_lock(&rt2x00dev->irqmask_lock);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001421
Gabor Juhos172c5912013-04-05 08:27:01 +02001422 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001423 reg |= mask;
Gabor Juhos172c5912013-04-05 08:27:01 +02001424 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001425
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001426 spin_unlock(&rt2x00dev->irqmask_lock);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001427
1428
1429
1430 return IRQ_HANDLED;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001431}
1432
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001433/*
1434 * Device probe functions.
1435 */
1436static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1437{
1438 struct eeprom_93cx6 eeprom;
1439 u32 reg;
1440 u16 word;
1441 u8 *mac;
1442
Gabor Juhos172c5912013-04-05 08:27:01 +02001443 rt2x00mmio_register_read(rt2x00dev, CSR21, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001444
1445 eeprom.data = rt2x00dev;
1446 eeprom.register_read = rt2400pci_eepromregister_read;
1447 eeprom.register_write = rt2400pci_eepromregister_write;
1448 eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
1449 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
1450 eeprom.reg_data_in = 0;
1451 eeprom.reg_data_out = 0;
1452 eeprom.reg_data_clock = 0;
1453 eeprom.reg_chip_select = 0;
1454
1455 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
1456 EEPROM_SIZE / sizeof(u16));
1457
1458 /*
1459 * Start validation of the data that has been read.
1460 */
1461 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1462 if (!is_valid_ether_addr(mac)) {
Joe Perchesf4f7f4142012-07-12 19:33:08 +00001463 eth_random_addr(mac);
Joe Perchesec9c4982013-04-19 08:33:40 -07001464 rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001465 }
1466
1467 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1468 if (word == 0xffff) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001469 rt2x00_err(rt2x00dev, "Invalid EEPROM data detected\n");
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001470 return -EINVAL;
1471 }
1472
1473 return 0;
1474}
1475
1476static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
1477{
1478 u32 reg;
1479 u16 value;
1480 u16 eeprom;
1481
1482 /*
1483 * Read EEPROM word for configuration.
1484 */
1485 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1486
1487 /*
1488 * Identify RF chipset.
1489 */
1490 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Gabor Juhos172c5912013-04-05 08:27:01 +02001491 rt2x00mmio_register_read(rt2x00dev, CSR0, &reg);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001492 rt2x00_set_chip(rt2x00dev, RT2460, value,
1493 rt2x00_get_field32(reg, CSR0_REVISION));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001494
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001495 if (!rt2x00_rf(rt2x00dev, RF2420) && !rt2x00_rf(rt2x00dev, RF2421)) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001496 rt2x00_err(rt2x00dev, "Invalid RF chipset detected\n");
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001497 return -ENODEV;
1498 }
1499
1500 /*
1501 * Identify default antenna configuration.
1502 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001503 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001504 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001505 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001506 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1507
1508 /*
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001509 * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
1510 * I am not 100% sure about this, but the legacy drivers do not
1511 * indicate antenna swapping in software is required when
1512 * diversity is enabled.
1513 */
1514 if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
1515 rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
1516 if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
1517 rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
1518
1519 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001520 * Store led mode, for correct led behaviour.
1521 */
Ivo van Doorn771fd562008-09-08 19:07:15 +02001522#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna9450b72008-02-03 15:53:40 +01001523 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
1524
Ivo van Doorn475433b2008-06-03 20:30:01 +02001525 rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
Ivo van Doorn3d3e4512009-01-17 20:44:08 +01001526 if (value == LED_MODE_TXRX_ACTIVITY ||
1527 value == LED_MODE_DEFAULT ||
1528 value == LED_MODE_ASUS)
Ivo van Doorn475433b2008-06-03 20:30:01 +02001529 rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
1530 LED_TYPE_ACTIVITY);
Ivo van Doorn771fd562008-09-08 19:07:15 +02001531#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001532
1533 /*
1534 * Detect if this device has an hardware controlled radio.
1535 */
1536 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001537 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001538
1539 /*
1540 * Check if the BBP tuning should be enabled.
1541 */
Ivo van Doorn27df2a92010-07-11 12:24:22 +02001542 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001543 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001544
1545 return 0;
1546}
1547
1548/*
1549 * RF value list for RF2420 & RF2421
1550 * Supports: 2.4 GHz
1551 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001552static const struct rf_channel rf_vals_b[] = {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001553 { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
1554 { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
1555 { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
1556 { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
1557 { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
1558 { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
1559 { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
1560 { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
1561 { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
1562 { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
1563 { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
1564 { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
1565 { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
1566 { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
1567};
1568
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001569static int rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001570{
1571 struct hw_mode_spec *spec = &rt2x00dev->spec;
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001572 struct channel_info *info;
1573 char *tx_power;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001574 unsigned int i;
1575
1576 /*
1577 * Initialize all hw fields.
1578 */
Bruno Randolf566bfe52008-05-08 19:15:40 +02001579 rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Johannes Berg4be8c382009-01-07 18:28:20 +01001580 IEEE80211_HW_SIGNAL_DBM |
1581 IEEE80211_HW_SUPPORTS_PS |
1582 IEEE80211_HW_PS_NULLFUNC_STACK;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001583
Gertjan van Wingerde14a3bf82008-06-16 19:55:43 +02001584 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001585 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
1586 rt2x00_eeprom_addr(rt2x00dev,
1587 EEPROM_MAC_ADDR_0));
1588
1589 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001590 * Initialize hw_mode information.
1591 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01001592 spec->supported_bands = SUPPORT_BAND_2GHZ;
1593 spec->supported_rates = SUPPORT_RATE_CCK;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001594
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001595 spec->num_channels = ARRAY_SIZE(rf_vals_b);
1596 spec->channels = rf_vals_b;
1597
1598 /*
1599 * Create channel information array
1600 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00001601 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001602 if (!info)
1603 return -ENOMEM;
1604
1605 spec->channels_info = info;
1606
1607 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001608 for (i = 0; i < 14; i++) {
1609 info[i].max_power = TXPOWER_FROM_DEV(MAX_TXPOWER);
1610 info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
1611 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001612
1613 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001614}
1615
1616static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
1617{
1618 int retval;
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001619 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001620
1621 /*
1622 * Allocate eeprom data.
1623 */
1624 retval = rt2400pci_validate_eeprom(rt2x00dev);
1625 if (retval)
1626 return retval;
1627
1628 retval = rt2400pci_init_eeprom(rt2x00dev);
1629 if (retval)
1630 return retval;
1631
1632 /*
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001633 * Enable rfkill polling by setting GPIO direction of the
1634 * rfkill switch GPIO pin correctly.
1635 */
Gabor Juhos172c5912013-04-05 08:27:01 +02001636 rt2x00mmio_register_read(rt2x00dev, GPIOCSR, &reg);
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001637 rt2x00_set_field32(&reg, GPIOCSR_DIR0, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +02001638 rt2x00mmio_register_write(rt2x00dev, GPIOCSR, reg);
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001639
1640 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001641 * Initialize hw specifications.
1642 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001643 retval = rt2400pci_probe_hw_mode(rt2x00dev);
1644 if (retval)
1645 return retval;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001646
1647 /*
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001648 * This device requires the atim queue and DMA-mapped skbs.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001649 */
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001650 __set_bit(REQUIRE_ATIM_QUEUE, &rt2x00dev->cap_flags);
1651 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
1652 __set_bit(REQUIRE_SW_SEQNO, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001653
1654 /*
1655 * Set the rssi offset.
1656 */
1657 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1658
1659 return 0;
1660}
1661
1662/*
1663 * IEEE80211 stack callback functions.
1664 */
Eliad Peller8a3a3c82011-10-02 10:15:52 +02001665static int rt2400pci_conf_tx(struct ieee80211_hw *hw,
1666 struct ieee80211_vif *vif, u16 queue,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001667 const struct ieee80211_tx_queue_params *params)
1668{
1669 struct rt2x00_dev *rt2x00dev = hw->priv;
1670
1671 /*
1672 * We don't support variating cw_min and cw_max variables
1673 * per queue. So by default we only configure the TX queue,
1674 * and ignore all other configurations.
1675 */
Johannes Berge100bb62008-04-30 18:51:21 +02001676 if (queue != 0)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001677 return -EINVAL;
1678
Eliad Peller8a3a3c82011-10-02 10:15:52 +02001679 if (rt2x00mac_conf_tx(hw, vif, queue, params))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001680 return -EINVAL;
1681
1682 /*
1683 * Write configuration to register.
1684 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001685 rt2400pci_config_cw(rt2x00dev,
1686 rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001687
1688 return 0;
1689}
1690
Eliad Peller37a41b42011-09-21 14:06:11 +03001691static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw,
1692 struct ieee80211_vif *vif)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001693{
1694 struct rt2x00_dev *rt2x00dev = hw->priv;
1695 u64 tsf;
1696 u32 reg;
1697
Gabor Juhos172c5912013-04-05 08:27:01 +02001698 rt2x00mmio_register_read(rt2x00dev, CSR17, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001699 tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
Gabor Juhos172c5912013-04-05 08:27:01 +02001700 rt2x00mmio_register_read(rt2x00dev, CSR16, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001701 tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
1702
1703 return tsf;
1704}
1705
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001706static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
1707{
1708 struct rt2x00_dev *rt2x00dev = hw->priv;
1709 u32 reg;
1710
Gabor Juhos172c5912013-04-05 08:27:01 +02001711 rt2x00mmio_register_read(rt2x00dev, CSR15, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001712 return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
1713}
1714
1715static const struct ieee80211_ops rt2400pci_mac80211_ops = {
1716 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04001717 .start = rt2x00mac_start,
1718 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001719 .add_interface = rt2x00mac_add_interface,
1720 .remove_interface = rt2x00mac_remove_interface,
1721 .config = rt2x00mac_config,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01001722 .configure_filter = rt2x00mac_configure_filter,
Ivo van Doornd8147f92010-07-11 12:24:47 +02001723 .sw_scan_start = rt2x00mac_sw_scan_start,
1724 .sw_scan_complete = rt2x00mac_sw_scan_complete,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001725 .get_stats = rt2x00mac_get_stats,
Johannes Berg471b3ef2007-12-28 14:32:58 +01001726 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001727 .conf_tx = rt2400pci_conf_tx,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001728 .get_tsf = rt2400pci_get_tsf,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001729 .tx_last_beacon = rt2400pci_tx_last_beacon,
Ivo van Doorne47a5cd2009-07-01 15:17:35 +02001730 .rfkill_poll = rt2x00mac_rfkill_poll,
Ivo van Doornf44df182010-11-04 20:40:11 +01001731 .flush = rt2x00mac_flush,
Ivo van Doorn0ed7b3c2011-04-18 15:35:12 +02001732 .set_antenna = rt2x00mac_set_antenna,
1733 .get_antenna = rt2x00mac_get_antenna,
Ivo van Doorne7dee442011-04-18 15:34:41 +02001734 .get_ringparam = rt2x00mac_get_ringparam,
Gertjan van Wingerde5f0dd292011-07-06 23:00:21 +02001735 .tx_frames_pending = rt2x00mac_tx_frames_pending,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001736};
1737
1738static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
1739 .irq_handler = rt2400pci_interrupt,
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001740 .txstatus_tasklet = rt2400pci_txstatus_tasklet,
1741 .tbtt_tasklet = rt2400pci_tbtt_tasklet,
1742 .rxdone_tasklet = rt2400pci_rxdone_tasklet,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001743 .probe_hw = rt2400pci_probe_hw,
Gabor Juhos172c5912013-04-05 08:27:01 +02001744 .initialize = rt2x00mmio_initialize,
1745 .uninitialize = rt2x00mmio_uninitialize,
Ivo van Doorn798b7ad2008-11-08 15:25:33 +01001746 .get_entry_state = rt2400pci_get_entry_state,
1747 .clear_entry = rt2400pci_clear_entry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001748 .set_device_state = rt2400pci_set_device_state,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001749 .rfkill_poll = rt2400pci_rfkill_poll,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001750 .link_stats = rt2400pci_link_stats,
1751 .reset_tuner = rt2400pci_reset_tuner,
1752 .link_tuner = rt2400pci_link_tuner,
Ivo van Doorndbba3062010-12-13 12:34:54 +01001753 .start_queue = rt2400pci_start_queue,
1754 .kick_queue = rt2400pci_kick_queue,
1755 .stop_queue = rt2400pci_stop_queue,
Gabor Juhos172c5912013-04-05 08:27:01 +02001756 .flush_queue = rt2x00mmio_flush_queue,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001757 .write_tx_desc = rt2400pci_write_tx_desc,
Ivo van Doornbd88a782008-07-09 15:12:44 +02001758 .write_beacon = rt2400pci_write_beacon,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001759 .fill_rxdone = rt2400pci_fill_rxdone,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01001760 .config_filter = rt2400pci_config_filter,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001761 .config_intf = rt2400pci_config_intf,
Ivo van Doorn72810372008-03-09 22:46:18 +01001762 .config_erp = rt2400pci_config_erp,
Ivo van Doorne4ea1c42008-10-29 17:17:57 +01001763 .config_ant = rt2400pci_config_ant,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001764 .config = rt2400pci_config,
1765};
1766
Gabor Juhos3d8979b2013-06-04 13:40:46 +02001767static void rt2400pci_queue_init(struct data_queue *queue)
1768{
1769 switch (queue->qid) {
1770 case QID_RX:
1771 queue->limit = 24;
1772 queue->data_size = DATA_FRAME_SIZE;
1773 queue->desc_size = RXD_DESC_SIZE;
1774 queue->priv_size = sizeof(struct queue_entry_priv_mmio);
1775 break;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001776
Gabor Juhos3d8979b2013-06-04 13:40:46 +02001777 case QID_AC_VO:
1778 case QID_AC_VI:
1779 case QID_AC_BE:
1780 case QID_AC_BK:
1781 queue->limit = 24;
1782 queue->data_size = DATA_FRAME_SIZE;
1783 queue->desc_size = TXD_DESC_SIZE;
1784 queue->priv_size = sizeof(struct queue_entry_priv_mmio);
1785 break;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001786
Gabor Juhos3d8979b2013-06-04 13:40:46 +02001787 case QID_BEACON:
1788 queue->limit = 1;
1789 queue->data_size = MGMT_FRAME_SIZE;
1790 queue->desc_size = TXD_DESC_SIZE;
1791 queue->priv_size = sizeof(struct queue_entry_priv_mmio);
1792 break;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001793
Gabor Juhos3d8979b2013-06-04 13:40:46 +02001794 case QID_ATIM:
1795 queue->limit = 8;
1796 queue->data_size = DATA_FRAME_SIZE;
1797 queue->desc_size = TXD_DESC_SIZE;
1798 queue->priv_size = sizeof(struct queue_entry_priv_mmio);
1799 break;
1800
1801 default:
1802 BUG();
1803 break;
1804 }
1805}
Ivo van Doorn181d6902008-02-05 16:42:23 -05001806
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001807static const struct rt2x00_ops rt2400pci_ops = {
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001808 .name = KBUILD_MODNAME,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001809 .max_ap_intf = 1,
1810 .eeprom_size = EEPROM_SIZE,
1811 .rf_size = RF_SIZE,
1812 .tx_queues = NUM_TX_QUEUES,
Gabor Juhos3d8979b2013-06-04 13:40:46 +02001813 .queue_init = rt2400pci_queue_init,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001814 .lib = &rt2400pci_rt2x00_ops,
1815 .hw = &rt2400pci_mac80211_ops,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001816#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001817 .debugfs = &rt2400pci_rt2x00debug,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001818#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1819};
1820
1821/*
1822 * RT2400pci module information.
1823 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00001824static DEFINE_PCI_DEVICE_TABLE(rt2400pci_device_table) = {
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001825 { PCI_DEVICE(0x1814, 0x0101) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001826 { 0, }
1827};
1828
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001829
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001830MODULE_AUTHOR(DRV_PROJECT);
1831MODULE_VERSION(DRV_VERSION);
1832MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
1833MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
1834MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
1835MODULE_LICENSE("GPL");
1836
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001837static int rt2400pci_probe(struct pci_dev *pci_dev,
1838 const struct pci_device_id *id)
1839{
1840 return rt2x00pci_probe(pci_dev, &rt2400pci_ops);
1841}
1842
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001843static struct pci_driver rt2400pci_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01001844 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001845 .id_table = rt2400pci_device_table,
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001846 .probe = rt2400pci_probe,
Bill Pemberton69202352012-12-03 09:56:39 -05001847 .remove = rt2x00pci_remove,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001848 .suspend = rt2x00pci_suspend,
1849 .resume = rt2x00pci_resume,
1850};
1851
Axel Lin5b0a3b72012-04-14 10:38:36 +08001852module_pci_driver(rt2400pci_driver);