blob: f4076af1f4ed695480318634837173827b18b34d [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MCE_H
2#define _ASM_X86_MCE_H
Thomas Gleixnere2f43022007-10-17 18:04:40 +02003
David Howellsaf170c52012-12-14 22:37:13 +00004#include <uapi/asm/mce.h>
Thomas Gleixnere2f43022007-10-17 18:04:40 +02005
Borislav Petkovf51bde62012-12-21 17:03:58 +01006/*
7 * Machine Check support for x86
8 */
9
10/* MCG_CAP register defines */
11#define MCG_BANKCNT_MASK 0xff /* Number of Banks */
12#define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
13#define MCG_EXT_P (1ULL<<9) /* Extended registers available */
14#define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
15#define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
16#define MCG_EXT_CNT_SHIFT 16
17#define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
18#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
19
20/* MCG_STATUS register defines */
21#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
22#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
23#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
24
25/* MCi_STATUS register defines */
26#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
27#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
28#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
29#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
30#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
31#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
32#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
33#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
34#define MCI_STATUS_AR (1ULL<<55) /* Action required */
35#define MCACOD 0xffff /* MCA Error Code */
36
37/* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
38#define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
39#define MCACOD_SCRUBMSK 0xfff0
40#define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
41#define MCACOD_DATA 0x0134 /* Data Load */
42#define MCACOD_INSTR 0x0150 /* Instruction Fetch */
43
44/* MCi_MISC register defines */
45#define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
46#define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
47#define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
48#define MCI_MISC_ADDR_LINEAR 1 /* linear address */
49#define MCI_MISC_ADDR_PHYS 2 /* physical address */
50#define MCI_MISC_ADDR_MEM 3 /* memory address */
51#define MCI_MISC_ADDR_GENERIC 7 /* generic */
52
53/* CTL2 register defines */
54#define MCI_CTL2_CMCI_EN (1ULL << 30)
55#define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
56
57#define MCJ_CTX_MASK 3
58#define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
59#define MCJ_CTX_RANDOM 0 /* inject context: random */
60#define MCJ_CTX_PROCESS 0x1 /* inject context: process */
61#define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
62#define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
63#define MCJ_EXCEPTION 0x8 /* raise as exception */
64#define MCJ_IRQ_BRAODCAST 0x10 /* do IRQ broadcasting */
65
66#define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
67
68/* Software defined banks */
69#define MCE_EXTENDED_BANK 128
70#define MCE_THERMAL_BANK (MCE_EXTENDED_BANK + 0)
71#define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1)
72
73#define MCE_LOG_LEN 32
74#define MCE_LOG_SIGNATURE "MACHINECHECK"
75
76/*
77 * This structure contains all data related to the MCE log. Also
78 * carries a signature to make it easier to find from external
79 * debugging tools. Each entry is only valid when its finished flag
80 * is set.
81 */
82struct mce_log {
83 char signature[12]; /* "MACHINECHECK" */
84 unsigned len; /* = MCE_LOG_LEN */
85 unsigned next;
86 unsigned flags;
87 unsigned recordlen; /* length of struct mce */
88 struct mce entry[MCE_LOG_LEN];
89};
Borislav Petkovd203f0b2012-10-15 18:03:57 +020090
91struct mca_config {
92 bool dont_log_ce;
Borislav Petkov7af19e42012-10-15 20:25:17 +020093 bool cmci_disabled;
94 bool ignore_ce;
Borislav Petkov14625942012-10-17 12:05:33 +020095 bool disabled;
96 bool ser;
97 bool bios_cmci_threshold;
Borislav Petkovd203f0b2012-10-15 18:03:57 +020098 u8 banks;
Borislav Petkov84c25592012-10-15 19:59:18 +020099 s8 bootlog;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200100 int tolerant;
Borislav Petkov84c25592012-10-15 19:59:18 +0200101 int monarch_timeout;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200102 int panic_timeout;
Borislav Petkov84c25592012-10-15 19:59:18 +0200103 u32 rip_msr;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200104};
105
Borislav Petkov7af19e42012-10-15 20:25:17 +0200106extern struct mca_config mca_cfg;
Borislav Petkov3653ada2011-12-04 15:12:09 +0100107extern void mce_register_decode_chain(struct notifier_block *nb);
108extern void mce_unregister_decode_chain(struct notifier_block *nb);
Alan Coxdf39a2e2010-01-04 16:17:21 +0000109
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900110#include <linux/percpu.h>
111#include <linux/init.h>
Arun Sharma600634972011-07-26 16:09:06 -0700112#include <linux/atomic.h>
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900113
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900114extern int mce_p5_enabled;
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200115
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900116#ifdef CONFIG_X86_MCE
Yong Wanga2202aa2009-11-10 09:38:24 +0800117int mcheck_init(void);
Borislav Petkov5e099542009-10-16 12:31:32 +0200118void mcheck_cpu_init(struct cpuinfo_x86 *c);
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900119#else
Yong Wanga2202aa2009-11-10 09:38:24 +0800120static inline int mcheck_init(void) { return 0; }
Borislav Petkov5e099542009-10-16 12:31:32 +0200121static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900122#endif
123
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900124#ifdef CONFIG_X86_ANCIENT_MCE
125void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
126void winchip_mcheck_init(struct cpuinfo_x86 *c);
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900127static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900128#else
129static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
130static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900131static inline void enable_p5_mce(void) {}
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900132#endif
133
Andi Kleenb5f2fa42009-02-12 13:43:22 +0100134void mce_setup(struct mce *m);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200135void mce_log(struct mce *m);
Greg Kroah-Hartmand6126ef2012-01-26 15:49:14 -0800136DECLARE_PER_CPU(struct device *, mce_device);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200137
Andi Kleen41fdff32009-02-12 13:49:30 +0100138/*
Andi Kleen3ccdccf2009-07-09 00:31:45 +0200139 * Maximum banks number.
140 * This is the limit of the current register layout on
141 * Intel CPUs.
Andi Kleen41fdff32009-02-12 13:49:30 +0100142 */
Andi Kleen3ccdccf2009-07-09 00:31:45 +0200143#define MAX_NR_BANKS 32
Andi Kleen41fdff32009-02-12 13:49:30 +0100144
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200145#ifdef CONFIG_X86_MCE_INTEL
146void mce_intel_feature_init(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100147void cmci_clear(void);
148void cmci_reenable(void);
149void cmci_rediscover(int dying);
150void cmci_recheck(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200151#else
152static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
Andi Kleen88ccbed2009-02-12 13:49:36 +0100153static inline void cmci_clear(void) {}
154static inline void cmci_reenable(void) {}
155static inline void cmci_rediscover(int dying) {}
156static inline void cmci_recheck(void) {}
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200157#endif
158
159#ifdef CONFIG_X86_MCE_AMD
160void mce_amd_feature_init(struct cpuinfo_x86 *c);
161#else
162static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
163#endif
164
H. Peter Anvin38736072009-05-28 10:05:33 -0700165int mce_available(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100166
Andi Kleen01ca79f2009-05-27 21:56:52 +0200167DECLARE_PER_CPU(unsigned, mce_exception_count);
Andi Kleenca84f692009-05-27 21:56:57 +0200168DECLARE_PER_CPU(unsigned, mce_poll_count);
Andi Kleen01ca79f2009-05-27 21:56:52 +0200169
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200170extern atomic_t mce_entry;
171
Andi Kleenee031c32009-02-12 13:49:34 +0100172typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
173DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
174
Andi Kleenb79109c2009-02-12 13:43:23 +0100175enum mcp_flags {
176 MCP_TIMESTAMP = (1 << 0), /* log time stamp */
177 MCP_UC = (1 << 1), /* log uncorrected errors */
Andi Kleen5679af42009-04-07 17:06:55 +0200178 MCP_DONTLOG = (1 << 2), /* only clear, don't log */
Andi Kleenb79109c2009-02-12 13:43:23 +0100179};
H. Peter Anvin38736072009-05-28 10:05:33 -0700180void machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
Andi Kleenb79109c2009-02-12 13:43:23 +0100181
Andi Kleen9ff36ee2009-05-27 21:56:58 +0200182int mce_notify_irq(void);
Andi Kleen9b1beaf2009-05-27 21:56:59 +0200183void mce_notify_process(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200184
Andi Kleenea149b32009-04-29 19:31:00 +0200185DECLARE_PER_CPU(struct mce, injectm);
Luck, Tony66f5ddf2011-11-03 11:46:47 -0700186
187extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
188 const char __user *ubuf,
189 size_t usize, loff_t *off));
Andi Kleenea149b32009-04-29 19:31:00 +0200190
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900191/*
192 * Exception handler
193 */
194
195/* Call the installed machine check handler for this CPU setup. */
196extern void (*machine_check_vector)(struct pt_regs *, long error_code);
197void do_machine_check(struct pt_regs *, long);
198
199/*
200 * Threshold handler
201 */
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200202
Andi Kleenb2762682009-02-12 13:49:31 +0100203extern void (*mce_threshold_vector)(void);
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900204extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
Andi Kleenb2762682009-02-12 13:49:31 +0100205
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900206/*
207 * Thermal handler
208 */
209
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900210void intel_init_thermal(struct cpuinfo_x86 *c);
211
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900212void mce_log_therm_throt_event(__u64 status);
Yong Wanga2202aa2009-11-10 09:38:24 +0800213
R, Durgadoss9e76a972011-01-03 17:22:04 +0530214/* Interrupt Handler for core thermal thresholds */
215extern int (*platform_thermal_notify)(__u64 msr_val);
216
Yong Wanga2202aa2009-11-10 09:38:24 +0800217#ifdef CONFIG_X86_THERMAL_VECTOR
218extern void mcheck_intel_therm_init(void);
219#else
220static inline void mcheck_intel_therm_init(void) { }
221#endif
222
Huang Yingd334a492010-05-18 14:35:20 +0800223/*
224 * Used by APEI to report memory error via /dev/mcelog
225 */
226
227struct cper_sec_mem_err;
228extern void apei_mce_report_mem_error(int corrected,
229 struct cper_sec_mem_err *mem_err);
230
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700231#endif /* _ASM_X86_MCE_H */