blob: eb5df9db9adc82704624ff7a35514581ec7f5c32 [file] [log] [blame]
Thomas Petazzonif6e916b2012-11-20 23:00:52 +01001config IRQCHIP
2 def_bool y
3 depends on OF_IRQ
4
Rob Herring81243e42012-11-20 21:21:40 -06005config ARM_GIC
6 bool
7 select IRQ_DOMAIN
8 select MULTI_IRQ_HANDLER
9
10config GIC_NON_BANKED
11 bool
12
Marc Zyngier021f6532014-06-30 16:01:31 +010013config ARM_GIC_V3
14 bool
15 select IRQ_DOMAIN
16 select MULTI_IRQ_HANDLER
17
Uwe Kleine-König292ec082013-06-26 09:18:48 +020018config ARM_NVIC
19 bool
20 select IRQ_DOMAIN
21 select GENERIC_IRQ_CHIP
22
Rob Herring44430ec2012-10-27 17:25:26 -050023config ARM_VIC
24 bool
25 select IRQ_DOMAIN
26 select MULTI_IRQ_HANDLER
27
28config ARM_VIC_NR
29 int
30 default 4 if ARCH_S5PV210
31 default 3 if ARCH_S5PC100
32 default 2
33 depends on ARM_VIC
34 help
35 The maximum number of VICs available in the system, for
36 power management.
37
Boris BREZILLONb1479eb2014-07-10 19:14:18 +020038config ATMEL_AIC_IRQ
39 bool
40 select GENERIC_IRQ_CHIP
41 select IRQ_DOMAIN
42 select MULTI_IRQ_HANDLER
43 select SPARSE_IRQ
44
45config ATMEL_AIC5_IRQ
46 bool
47 select GENERIC_IRQ_CHIP
48 select IRQ_DOMAIN
49 select MULTI_IRQ_HANDLER
50 select SPARSE_IRQ
51
Florian Fainelli7f646e92014-05-23 17:40:53 -070052config BRCMSTB_L2_IRQ
53 bool
54 depends on ARM
55 select GENERIC_IRQ_CHIP
56 select IRQ_DOMAIN
57
Sebastian Hesselbarth350d71b92013-09-09 14:01:20 +020058config DW_APB_ICTL
59 bool
60 select IRQ_DOMAIN
61
James Hoganb6ef9162013-04-22 15:43:50 +010062config IMGPDC_IRQ
63 bool
64 select GENERIC_IRQ_CHIP
65 select IRQ_DOMAIN
66
Alexander Shiyanafc98d92014-02-02 12:07:46 +040067config CLPS711X_IRQCHIP
68 bool
69 depends on ARCH_CLPS711X
70 select IRQ_DOMAIN
71 select MULTI_IRQ_HANDLER
72 select SPARSE_IRQ
73 default y
74
Stefan Kristiansson4db8e6d2014-05-26 23:31:42 +030075config OR1K_PIC
76 bool
77 select IRQ_DOMAIN
78
Sebastian Hesselbarth9dbd90f2013-06-06 18:27:09 +020079config ORION_IRQCHIP
80 bool
81 select IRQ_DOMAIN
82 select MULTI_IRQ_HANDLER
83
Magnus Damm44358042013-02-18 23:28:34 +090084config RENESAS_INTC_IRQPIN
85 bool
86 select IRQ_DOMAIN
87
Magnus Dammfbc83b72013-02-27 17:15:01 +090088config RENESAS_IRQC
89 bool
90 select IRQ_DOMAIN
91
Christian Ruppertb06eb012013-06-25 18:29:57 +020092config TB10X_IRQC
93 bool
94 select IRQ_DOMAIN
95 select GENERIC_IRQ_CHIP
96
Linus Walleij2389d502012-10-31 22:04:31 +010097config VERSATILE_FPGA_IRQ
98 bool
99 select IRQ_DOMAIN
100
101config VERSATILE_FPGA_IRQ_NR
102 int
103 default 4
104 depends on VERSATILE_FPGA_IRQ
Max Filippov26a8e962013-12-01 12:04:57 +0400105
106config XTENSA_MX
107 bool
108 select IRQ_DOMAIN
Sricharan R96ca8482013-12-03 15:57:23 +0530109
110config IRQ_CROSSBAR
111 bool
112 help
Masanari Iidaf54619f2014-09-18 12:09:42 +0900113 Support for a CROSSBAR ip that precedes the main interrupt controller.
Sricharan R96ca8482013-12-03 15:57:23 +0530114 The primary irqchip invokes the crossbar's callback which inturn allocates
115 a free irq and configures the IP. Thus the peripheral interrupts are
116 routed to one of the free irqchip interrupt lines.