blob: 0b362eeb55c7815d0b93a2125c44f595390184ca [file] [log] [blame]
Hans Verkuil54450f52012-07-18 05:45:16 -03001/*
2 * adv7604 - Analog Devices ADV7604 video decoder driver
3 *
4 * Copyright 2012 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
5 *
6 * This program is free software; you may redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
11 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
12 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
13 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
14 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
15 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
16 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
17 * SOFTWARE.
18 *
19 */
20
21/*
22 * References (c = chapter, p = page):
23 * REF_01 - Analog devices, ADV7604, Register Settings Recommendations,
24 * Revision 2.5, June 2010
25 * REF_02 - Analog devices, Register map documentation, Documentation of
26 * the register maps, Software manual, Rev. F, June 2010
27 * REF_03 - Analog devices, ADV7604, Hardware Manual, Rev. F, August 2010
28 */
29
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030030#include <linux/delay.h>
Laurent Pincharte9d50e92014-01-30 18:37:08 -030031#include <linux/gpio/consumer.h>
Hans Verkuil516613c2015-06-07 07:32:33 -030032#include <linux/hdmi.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030033#include <linux/i2c.h>
Hans Verkuil54450f52012-07-18 05:45:16 -030034#include <linux/kernel.h>
35#include <linux/module.h>
36#include <linux/slab.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030037#include <linux/v4l2-dv-timings.h>
Hans Verkuil54450f52012-07-18 05:45:16 -030038#include <linux/videodev2.h>
39#include <linux/workqueue.h>
Pablo Antonf862f572015-06-19 10:23:06 -030040#include <linux/regmap.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030041
Mauro Carvalho Chehabb5dcee22015-11-10 12:01:44 -020042#include <media/i2c/adv7604.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030043#include <media/v4l2-ctrls.h>
44#include <media/v4l2-device.h>
Lars-Peter Clausen09756262015-06-24 13:50:27 -030045#include <media/v4l2-event.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030046#include <media/v4l2-dv-timings.h>
Laurent Pinchart6fa88042014-02-04 20:23:16 -030047#include <media/v4l2-of.h>
Hans Verkuil54450f52012-07-18 05:45:16 -030048
49static int debug;
50module_param(debug, int, 0644);
51MODULE_PARM_DESC(debug, "debug level (0-2)");
52
53MODULE_DESCRIPTION("Analog Devices ADV7604 video decoder driver");
54MODULE_AUTHOR("Hans Verkuil <hans.verkuil@cisco.com>");
55MODULE_AUTHOR("Mats Randgaard <mats.randgaard@cisco.com>");
56MODULE_LICENSE("GPL");
57
58/* ADV7604 system clock frequency */
Pablo Antonb44b2e02015-02-03 14:13:18 -030059#define ADV76XX_FSC (28636360)
Hans Verkuil54450f52012-07-18 05:45:16 -030060
Pablo Antonb44b2e02015-02-03 14:13:18 -030061#define ADV76XX_RGB_OUT (1 << 1)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030062
Pablo Antonb44b2e02015-02-03 14:13:18 -030063#define ADV76XX_OP_FORMAT_SEL_8BIT (0 << 0)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030064#define ADV7604_OP_FORMAT_SEL_10BIT (1 << 0)
Pablo Antonb44b2e02015-02-03 14:13:18 -030065#define ADV76XX_OP_FORMAT_SEL_12BIT (2 << 0)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030066
Pablo Antonb44b2e02015-02-03 14:13:18 -030067#define ADV76XX_OP_MODE_SEL_SDR_422 (0 << 5)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030068#define ADV7604_OP_MODE_SEL_DDR_422 (1 << 5)
Pablo Antonb44b2e02015-02-03 14:13:18 -030069#define ADV76XX_OP_MODE_SEL_SDR_444 (2 << 5)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030070#define ADV7604_OP_MODE_SEL_DDR_444 (3 << 5)
Pablo Antonb44b2e02015-02-03 14:13:18 -030071#define ADV76XX_OP_MODE_SEL_SDR_422_2X (4 << 5)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030072#define ADV7604_OP_MODE_SEL_ADI_CM (5 << 5)
73
Pablo Antonb44b2e02015-02-03 14:13:18 -030074#define ADV76XX_OP_CH_SEL_GBR (0 << 5)
75#define ADV76XX_OP_CH_SEL_GRB (1 << 5)
76#define ADV76XX_OP_CH_SEL_BGR (2 << 5)
77#define ADV76XX_OP_CH_SEL_RGB (3 << 5)
78#define ADV76XX_OP_CH_SEL_BRG (4 << 5)
79#define ADV76XX_OP_CH_SEL_RBG (5 << 5)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030080
Pablo Antonb44b2e02015-02-03 14:13:18 -030081#define ADV76XX_OP_SWAP_CB_CR (1 << 0)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030082
Pablo Antonb44b2e02015-02-03 14:13:18 -030083enum adv76xx_type {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -030084 ADV7604,
85 ADV7611,
William Towle8331d302015-06-03 10:59:51 -030086 ADV7612,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -030087};
88
Pablo Antonb44b2e02015-02-03 14:13:18 -030089struct adv76xx_reg_seq {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -030090 unsigned int reg;
91 u8 val;
92};
93
Pablo Antonb44b2e02015-02-03 14:13:18 -030094struct adv76xx_format_info {
Boris BREZILLONf5fe58f2014-11-10 14:28:29 -030095 u32 code;
Laurent Pinchart539b33b2014-01-26 18:42:37 -030096 u8 op_ch_sel;
97 bool rgb_out;
98 bool swap_cb_cr;
99 u8 op_format_sel;
100};
101
Hans Verkuil516613c2015-06-07 07:32:33 -0300102struct adv76xx_cfg_read_infoframe {
103 const char *desc;
104 u8 present_mask;
105 u8 head_addr;
106 u8 payload_addr;
107};
108
Pablo Antonb44b2e02015-02-03 14:13:18 -0300109struct adv76xx_chip_info {
110 enum adv76xx_type type;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300111
112 bool has_afe;
113 unsigned int max_port;
114 unsigned int num_dv_ports;
115
116 unsigned int edid_enable_reg;
117 unsigned int edid_status_reg;
118 unsigned int lcf_reg;
119
120 unsigned int cable_det_mask;
121 unsigned int tdms_lock_mask;
122 unsigned int fmt_change_digital_mask;
jean-michel.hautbois@vodalys.com80f49442015-02-04 11:16:00 -0300123 unsigned int cp_csc;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300124
Pablo Antonb44b2e02015-02-03 14:13:18 -0300125 const struct adv76xx_format_info *formats;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300126 unsigned int nformats;
127
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300128 void (*set_termination)(struct v4l2_subdev *sd, bool enable);
129 void (*setup_irqs)(struct v4l2_subdev *sd);
130 unsigned int (*read_hdmi_pixelclock)(struct v4l2_subdev *sd);
131 unsigned int (*read_cable_det)(struct v4l2_subdev *sd);
132
133 /* 0 = AFE, 1 = HDMI */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300134 const struct adv76xx_reg_seq *recommended_settings[2];
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300135 unsigned int num_recommended_settings[2];
136
137 unsigned long page_mask;
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -0300138
139 /* Masks for timings */
140 unsigned int linewidth_mask;
141 unsigned int field0_height_mask;
142 unsigned int field1_height_mask;
143 unsigned int hfrontporch_mask;
144 unsigned int hsync_mask;
145 unsigned int hbackporch_mask;
146 unsigned int field0_vfrontporch_mask;
147 unsigned int field1_vfrontporch_mask;
148 unsigned int field0_vsync_mask;
149 unsigned int field1_vsync_mask;
150 unsigned int field0_vbackporch_mask;
151 unsigned int field1_vbackporch_mask;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300152};
153
Hans Verkuil54450f52012-07-18 05:45:16 -0300154/*
155 **********************************************************************
156 *
157 * Arrays with configuration parameters for the ADV7604
158 *
159 **********************************************************************
160 */
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300161
Pablo Antonb44b2e02015-02-03 14:13:18 -0300162struct adv76xx_state {
163 const struct adv76xx_chip_info *info;
164 struct adv76xx_platform_data pdata;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300165
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300166 struct gpio_desc *hpd_gpio[4];
Dragos Bogdanf5591da2016-06-22 08:30:42 -0300167 struct gpio_desc *reset_gpio;
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300168
Hans Verkuil54450f52012-07-18 05:45:16 -0300169 struct v4l2_subdev sd;
Pablo Antonb44b2e02015-02-03 14:13:18 -0300170 struct media_pad pads[ADV76XX_PAD_MAX];
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300171 unsigned int source_pad;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300172
Hans Verkuil54450f52012-07-18 05:45:16 -0300173 struct v4l2_ctrl_handler hdl;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300174
Pablo Antonb44b2e02015-02-03 14:13:18 -0300175 enum adv76xx_pad selected_input;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300176
Hans Verkuil54450f52012-07-18 05:45:16 -0300177 struct v4l2_dv_timings timings;
Pablo Antonb44b2e02015-02-03 14:13:18 -0300178 const struct adv76xx_format_info *format;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300179
Mats Randgaard4a31a932013-12-10 09:45:00 -0300180 struct {
181 u8 edid[256];
182 u32 present;
183 unsigned blocks;
184 } edid;
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300185 u16 spa_port_a[2];
Hans Verkuil54450f52012-07-18 05:45:16 -0300186 struct v4l2_fract aspect_ratio;
187 u32 rgb_quantization_range;
Hans Verkuil54450f52012-07-18 05:45:16 -0300188 struct delayed_work delayed_work_enable_hotplug;
Hans Verkuilcf9afb12012-10-16 10:12:55 -0300189 bool restart_stdi_once;
Hans Verkuil54450f52012-07-18 05:45:16 -0300190
191 /* i2c clients */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300192 struct i2c_client *i2c_clients[ADV76XX_PAGE_MAX];
Hans Verkuil54450f52012-07-18 05:45:16 -0300193
Pablo Antonf862f572015-06-19 10:23:06 -0300194 /* Regmaps */
195 struct regmap *regmap[ADV76XX_PAGE_MAX];
196
Hans Verkuil54450f52012-07-18 05:45:16 -0300197 /* controls */
198 struct v4l2_ctrl *detect_tx_5v_ctrl;
199 struct v4l2_ctrl *analog_sampling_phase_ctrl;
200 struct v4l2_ctrl *free_run_color_manual_ctrl;
201 struct v4l2_ctrl *free_run_color_ctrl;
202 struct v4l2_ctrl *rgb_quantization_range_ctrl;
203};
204
Pablo Antonb44b2e02015-02-03 14:13:18 -0300205static bool adv76xx_has_afe(struct adv76xx_state *state)
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300206{
207 return state->info->has_afe;
208}
209
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -0200210/* Unsupported timings. This device cannot support 720p30. */
211static const struct v4l2_dv_timings adv76xx_timings_exceptions[] = {
212 V4L2_DV_BT_CEA_1280X720P30,
213 { }
Hans Verkuil54450f52012-07-18 05:45:16 -0300214};
215
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -0200216static bool adv76xx_check_dv_timings(const struct v4l2_dv_timings *t, void *hdl)
217{
218 int i;
219
220 for (i = 0; adv76xx_timings_exceptions[i].bt.width; i++)
221 if (v4l2_match_dv_timings(t, adv76xx_timings_exceptions + i, 0, false))
222 return false;
223 return true;
224}
225
Pablo Antonb44b2e02015-02-03 14:13:18 -0300226struct adv76xx_video_standards {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300227 struct v4l2_dv_timings timings;
228 u8 vid_std;
229 u8 v_freq;
230};
231
232/* sorted by number of lines */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300233static const struct adv76xx_video_standards adv7604_prim_mode_comp[] = {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300234 /* { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, TODO flickering */
235 { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
236 { V4L2_DV_BT_CEA_1280X720P50, 0x19, 0x01 },
237 { V4L2_DV_BT_CEA_1280X720P60, 0x19, 0x00 },
238 { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
239 { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
240 { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
241 { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
242 { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
243 /* TODO add 1920x1080P60_RB (CVT timing) */
244 { },
245};
246
247/* sorted by number of lines */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300248static const struct adv76xx_video_standards adv7604_prim_mode_gr[] = {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300249 { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
250 { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
251 { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
252 { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
253 { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
254 { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
255 { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
256 { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
257 { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
258 { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
259 { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
260 { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
261 { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
262 { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
263 { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
264 { V4L2_DV_BT_DMT_1360X768P60, 0x12, 0x00 },
265 { V4L2_DV_BT_DMT_1366X768P60, 0x13, 0x00 },
266 { V4L2_DV_BT_DMT_1400X1050P60, 0x14, 0x00 },
267 { V4L2_DV_BT_DMT_1400X1050P75, 0x15, 0x00 },
268 { V4L2_DV_BT_DMT_1600X1200P60, 0x16, 0x00 }, /* TODO not tested */
269 /* TODO add 1600X1200P60_RB (not a DMT timing) */
270 { V4L2_DV_BT_DMT_1680X1050P60, 0x18, 0x00 },
271 { V4L2_DV_BT_DMT_1920X1200P60_RB, 0x19, 0x00 }, /* TODO not tested */
272 { },
273};
274
275/* sorted by number of lines */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300276static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_comp[] = {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300277 { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 },
278 { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
279 { V4L2_DV_BT_CEA_1280X720P50, 0x13, 0x01 },
280 { V4L2_DV_BT_CEA_1280X720P60, 0x13, 0x00 },
281 { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
282 { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
283 { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
284 { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
285 { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
286 { },
287};
288
289/* sorted by number of lines */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300290static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_gr[] = {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300291 { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
292 { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
293 { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
294 { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
295 { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
296 { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
297 { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
298 { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
299 { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
300 { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
301 { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
302 { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
303 { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
304 { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
305 { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
306 { },
307};
308
Hans Verkuil48519832015-05-07 10:37:57 -0300309static const struct v4l2_event adv76xx_ev_fmt = {
310 .type = V4L2_EVENT_SOURCE_CHANGE,
311 .u.src_change.changes = V4L2_EVENT_SRC_CH_RESOLUTION,
312};
313
Hans Verkuil54450f52012-07-18 05:45:16 -0300314/* ----------------------------------------------------------------------- */
315
Pablo Antonb44b2e02015-02-03 14:13:18 -0300316static inline struct adv76xx_state *to_state(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -0300317{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300318 return container_of(sd, struct adv76xx_state, sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300319}
320
Hans Verkuil54450f52012-07-18 05:45:16 -0300321static inline unsigned htotal(const struct v4l2_bt_timings *t)
322{
Hans Verkuileacf8f92013-07-29 08:40:59 -0300323 return V4L2_DV_BT_FRAME_WIDTH(t);
Hans Verkuil54450f52012-07-18 05:45:16 -0300324}
325
Hans Verkuil54450f52012-07-18 05:45:16 -0300326static inline unsigned vtotal(const struct v4l2_bt_timings *t)
327{
Hans Verkuileacf8f92013-07-29 08:40:59 -0300328 return V4L2_DV_BT_FRAME_HEIGHT(t);
Hans Verkuil54450f52012-07-18 05:45:16 -0300329}
330
331/* ----------------------------------------------------------------------- */
332
Pablo Antonf862f572015-06-19 10:23:06 -0300333static int adv76xx_read_check(struct adv76xx_state *state,
334 int client_page, u8 reg)
Hans Verkuil54450f52012-07-18 05:45:16 -0300335{
Pablo Antonf862f572015-06-19 10:23:06 -0300336 struct i2c_client *client = state->i2c_clients[client_page];
Hans Verkuil54450f52012-07-18 05:45:16 -0300337 int err;
Pablo Antonf862f572015-06-19 10:23:06 -0300338 unsigned int val;
Hans Verkuil54450f52012-07-18 05:45:16 -0300339
Pablo Antonf862f572015-06-19 10:23:06 -0300340 err = regmap_read(state->regmap[client_page], reg, &val);
341
342 if (err) {
343 v4l_err(client, "error reading %02x, %02x\n",
344 client->addr, reg);
345 return err;
Hans Verkuil54450f52012-07-18 05:45:16 -0300346 }
Pablo Antonf862f572015-06-19 10:23:06 -0300347 return val;
Hans Verkuil54450f52012-07-18 05:45:16 -0300348}
349
Pablo Antonf862f572015-06-19 10:23:06 -0300350/* adv76xx_write_block(): Write raw data with a maximum of I2C_SMBUS_BLOCK_MAX
351 * size to one or more registers.
352 *
353 * A value of zero will be returned on success, a negative errno will
354 * be returned in error cases.
355 */
356static int adv76xx_write_block(struct adv76xx_state *state, int client_page,
357 unsigned int init_reg, const void *val,
358 size_t val_len)
Hans Verkuil54450f52012-07-18 05:45:16 -0300359{
Pablo Antonf862f572015-06-19 10:23:06 -0300360 struct regmap *regmap = state->regmap[client_page];
Hans Verkuil54450f52012-07-18 05:45:16 -0300361
Pablo Antonf862f572015-06-19 10:23:06 -0300362 if (val_len > I2C_SMBUS_BLOCK_MAX)
363 val_len = I2C_SMBUS_BLOCK_MAX;
364
365 return regmap_raw_write(regmap, init_reg, val, val_len);
Hans Verkuil54450f52012-07-18 05:45:16 -0300366}
367
368/* ----------------------------------------------------------------------- */
369
370static inline int io_read(struct v4l2_subdev *sd, u8 reg)
371{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300372 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300373
Pablo Antonf862f572015-06-19 10:23:06 -0300374 return adv76xx_read_check(state, ADV76XX_PAGE_IO, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300375}
376
377static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
378{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300379 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300380
Pablo Antonf862f572015-06-19 10:23:06 -0300381 return regmap_write(state->regmap[ADV76XX_PAGE_IO], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300382}
383
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300384static inline int io_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
Hans Verkuil54450f52012-07-18 05:45:16 -0300385{
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300386 return io_write(sd, reg, (io_read(sd, reg) & ~mask) | val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300387}
388
389static inline int avlink_read(struct v4l2_subdev *sd, u8 reg)
390{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300391 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300392
Pablo Antonf862f572015-06-19 10:23:06 -0300393 return adv76xx_read_check(state, ADV7604_PAGE_AVLINK, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300394}
395
396static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val)
397{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300398 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300399
Pablo Antonf862f572015-06-19 10:23:06 -0300400 return regmap_write(state->regmap[ADV7604_PAGE_AVLINK], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300401}
402
403static inline int cec_read(struct v4l2_subdev *sd, u8 reg)
404{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300405 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300406
Pablo Antonf862f572015-06-19 10:23:06 -0300407 return adv76xx_read_check(state, ADV76XX_PAGE_CEC, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300408}
409
410static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val)
411{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300412 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300413
Pablo Antonf862f572015-06-19 10:23:06 -0300414 return regmap_write(state->regmap[ADV76XX_PAGE_CEC], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300415}
416
Hans Verkuil54450f52012-07-18 05:45:16 -0300417static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg)
418{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300419 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300420
Pablo Antonf862f572015-06-19 10:23:06 -0300421 return adv76xx_read_check(state, ADV76XX_PAGE_INFOFRAME, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300422}
423
424static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
425{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300426 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300427
Pablo Antonf862f572015-06-19 10:23:06 -0300428 return regmap_write(state->regmap[ADV76XX_PAGE_INFOFRAME], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300429}
430
Hans Verkuil54450f52012-07-18 05:45:16 -0300431static inline int afe_read(struct v4l2_subdev *sd, u8 reg)
432{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300433 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300434
Pablo Antonf862f572015-06-19 10:23:06 -0300435 return adv76xx_read_check(state, ADV76XX_PAGE_AFE, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300436}
437
438static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
439{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300440 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300441
Pablo Antonf862f572015-06-19 10:23:06 -0300442 return regmap_write(state->regmap[ADV76XX_PAGE_AFE], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300443}
444
445static inline int rep_read(struct v4l2_subdev *sd, u8 reg)
446{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300447 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300448
Pablo Antonf862f572015-06-19 10:23:06 -0300449 return adv76xx_read_check(state, ADV76XX_PAGE_REP, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300450}
451
452static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val)
453{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300454 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300455
Pablo Antonf862f572015-06-19 10:23:06 -0300456 return regmap_write(state->regmap[ADV76XX_PAGE_REP], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300457}
458
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300459static inline int rep_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
Hans Verkuil54450f52012-07-18 05:45:16 -0300460{
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300461 return rep_write(sd, reg, (rep_read(sd, reg) & ~mask) | val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300462}
463
464static inline int edid_read(struct v4l2_subdev *sd, u8 reg)
465{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300466 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300467
Pablo Antonf862f572015-06-19 10:23:06 -0300468 return adv76xx_read_check(state, ADV76XX_PAGE_EDID, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300469}
470
471static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val)
472{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300473 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300474
Pablo Antonf862f572015-06-19 10:23:06 -0300475 return regmap_write(state->regmap[ADV76XX_PAGE_EDID], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300476}
477
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300478static inline int edid_write_block(struct v4l2_subdev *sd,
Pablo Antonf862f572015-06-19 10:23:06 -0300479 unsigned int total_len, const u8 *val)
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300480{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300481 struct adv76xx_state *state = to_state(sd);
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300482 int err = 0;
Pablo Antonf862f572015-06-19 10:23:06 -0300483 int i = 0;
484 int len = 0;
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300485
Pablo Antonf862f572015-06-19 10:23:06 -0300486 v4l2_dbg(2, debug, sd, "%s: write EDID block (%d byte)\n",
487 __func__, total_len);
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300488
Pablo Antonf862f572015-06-19 10:23:06 -0300489 while (!err && i < total_len) {
490 len = (total_len - i) > I2C_SMBUS_BLOCK_MAX ?
491 I2C_SMBUS_BLOCK_MAX :
492 (total_len - i);
493
494 err = adv76xx_write_block(state, ADV76XX_PAGE_EDID,
495 i, val + i, len);
496 i += len;
497 }
498
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300499 return err;
500}
501
Pablo Antonb44b2e02015-02-03 14:13:18 -0300502static void adv76xx_set_hpd(struct adv76xx_state *state, unsigned int hpd)
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300503{
504 unsigned int i;
505
Uwe Kleine-König269bd132015-03-02 04:00:44 -0300506 for (i = 0; i < state->info->num_dv_ports; ++i)
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300507 gpiod_set_value_cansleep(state->hpd_gpio[i], hpd & BIT(i));
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300508
Pablo Antonb44b2e02015-02-03 14:13:18 -0300509 v4l2_subdev_notify(&state->sd, ADV76XX_HOTPLUG, &hpd);
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300510}
511
Pablo Antonb44b2e02015-02-03 14:13:18 -0300512static void adv76xx_delayed_work_enable_hotplug(struct work_struct *work)
Hans Verkuil54450f52012-07-18 05:45:16 -0300513{
514 struct delayed_work *dwork = to_delayed_work(work);
Pablo Antonb44b2e02015-02-03 14:13:18 -0300515 struct adv76xx_state *state = container_of(dwork, struct adv76xx_state,
Hans Verkuil54450f52012-07-18 05:45:16 -0300516 delayed_work_enable_hotplug);
517 struct v4l2_subdev *sd = &state->sd;
518
519 v4l2_dbg(2, debug, sd, "%s: enable hotplug\n", __func__);
520
Pablo Antonb44b2e02015-02-03 14:13:18 -0300521 adv76xx_set_hpd(state, state->edid.present);
Hans Verkuil54450f52012-07-18 05:45:16 -0300522}
523
Hans Verkuil54450f52012-07-18 05:45:16 -0300524static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg)
525{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300526 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300527
Pablo Antonf862f572015-06-19 10:23:06 -0300528 return adv76xx_read_check(state, ADV76XX_PAGE_HDMI, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300529}
530
Laurent Pinchart51182a92014-01-08 19:30:37 -0300531static u16 hdmi_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
532{
533 return ((hdmi_read(sd, reg) << 8) | hdmi_read(sd, reg + 1)) & mask;
534}
535
Hans Verkuil54450f52012-07-18 05:45:16 -0300536static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val)
537{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300538 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300539
Pablo Antonf862f572015-06-19 10:23:06 -0300540 return regmap_write(state->regmap[ADV76XX_PAGE_HDMI], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300541}
542
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300543static inline int hdmi_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
Mats Randgaard4a31a932013-12-10 09:45:00 -0300544{
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300545 return hdmi_write(sd, reg, (hdmi_read(sd, reg) & ~mask) | val);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300546}
547
Hans Verkuil54450f52012-07-18 05:45:16 -0300548static inline int test_write(struct v4l2_subdev *sd, u8 reg, u8 val)
549{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300550 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300551
Pablo Antonf862f572015-06-19 10:23:06 -0300552 return regmap_write(state->regmap[ADV76XX_PAGE_TEST], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300553}
554
555static inline int cp_read(struct v4l2_subdev *sd, u8 reg)
556{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300557 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300558
Pablo Antonf862f572015-06-19 10:23:06 -0300559 return adv76xx_read_check(state, ADV76XX_PAGE_CP, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300560}
561
Laurent Pinchart51182a92014-01-08 19:30:37 -0300562static u16 cp_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
563{
564 return ((cp_read(sd, reg) << 8) | cp_read(sd, reg + 1)) & mask;
565}
566
Hans Verkuil54450f52012-07-18 05:45:16 -0300567static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
568{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300569 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300570
Pablo Antonf862f572015-06-19 10:23:06 -0300571 return regmap_write(state->regmap[ADV76XX_PAGE_CP], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300572}
573
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300574static inline int cp_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
Hans Verkuil54450f52012-07-18 05:45:16 -0300575{
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300576 return cp_write(sd, reg, (cp_read(sd, reg) & ~mask) | val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300577}
578
579static inline int vdp_read(struct v4l2_subdev *sd, u8 reg)
580{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300581 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300582
Pablo Antonf862f572015-06-19 10:23:06 -0300583 return adv76xx_read_check(state, ADV7604_PAGE_VDP, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300584}
585
586static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
587{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300588 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300589
Pablo Antonf862f572015-06-19 10:23:06 -0300590 return regmap_write(state->regmap[ADV7604_PAGE_VDP], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300591}
592
Pablo Antonb44b2e02015-02-03 14:13:18 -0300593#define ADV76XX_REG(page, offset) (((page) << 8) | (offset))
594#define ADV76XX_REG_SEQ_TERM 0xffff
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300595
596#ifdef CONFIG_VIDEO_ADV_DEBUG
Pablo Antonb44b2e02015-02-03 14:13:18 -0300597static int adv76xx_read_reg(struct v4l2_subdev *sd, unsigned int reg)
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300598{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300599 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300600 unsigned int page = reg >> 8;
Pablo Antonf862f572015-06-19 10:23:06 -0300601 unsigned int val;
602 int err;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300603
604 if (!(BIT(page) & state->info->page_mask))
605 return -EINVAL;
606
607 reg &= 0xff;
Pablo Antonf862f572015-06-19 10:23:06 -0300608 err = regmap_read(state->regmap[page], reg, &val);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300609
Pablo Antonf862f572015-06-19 10:23:06 -0300610 return err ? err : val;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300611}
612#endif
613
Pablo Antonb44b2e02015-02-03 14:13:18 -0300614static int adv76xx_write_reg(struct v4l2_subdev *sd, unsigned int reg, u8 val)
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300615{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300616 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300617 unsigned int page = reg >> 8;
618
619 if (!(BIT(page) & state->info->page_mask))
620 return -EINVAL;
621
622 reg &= 0xff;
623
Pablo Antonf862f572015-06-19 10:23:06 -0300624 return regmap_write(state->regmap[page], reg, val);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300625}
626
Pablo Antonb44b2e02015-02-03 14:13:18 -0300627static void adv76xx_write_reg_seq(struct v4l2_subdev *sd,
628 const struct adv76xx_reg_seq *reg_seq)
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300629{
630 unsigned int i;
631
Pablo Antonb44b2e02015-02-03 14:13:18 -0300632 for (i = 0; reg_seq[i].reg != ADV76XX_REG_SEQ_TERM; i++)
633 adv76xx_write_reg(sd, reg_seq[i].reg, reg_seq[i].val);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300634}
635
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300636/* -----------------------------------------------------------------------------
637 * Format helpers
638 */
639
Pablo Antonb44b2e02015-02-03 14:13:18 -0300640static const struct adv76xx_format_info adv7604_formats[] = {
641 { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
642 ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
643 { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
644 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
645 { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
646 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
647 { MEDIA_BUS_FMT_YUYV10_2X10, ADV76XX_OP_CH_SEL_RGB, false, false,
648 ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
649 { MEDIA_BUS_FMT_YVYU10_2X10, ADV76XX_OP_CH_SEL_RGB, false, true,
650 ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
651 { MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
652 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
653 { MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
654 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
655 { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
656 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
657 { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
658 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
659 { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
660 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
661 { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
662 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
663 { MEDIA_BUS_FMT_UYVY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, false,
664 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
665 { MEDIA_BUS_FMT_VYUY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, true,
666 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
667 { MEDIA_BUS_FMT_YUYV10_1X20, ADV76XX_OP_CH_SEL_RGB, false, false,
668 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
669 { MEDIA_BUS_FMT_YVYU10_1X20, ADV76XX_OP_CH_SEL_RGB, false, true,
670 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
671 { MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
672 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
673 { MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
674 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
675 { MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
676 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
677 { MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
678 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300679};
680
Pablo Antonb44b2e02015-02-03 14:13:18 -0300681static const struct adv76xx_format_info adv7611_formats[] = {
682 { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
683 ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
684 { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
685 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
686 { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
687 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
688 { MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
689 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
690 { MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
691 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
692 { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
693 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
694 { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
695 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
696 { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
697 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
698 { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
699 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
700 { MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
701 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
702 { MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
703 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
704 { MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
705 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
706 { MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
707 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300708};
709
William Towle8331d302015-06-03 10:59:51 -0300710static const struct adv76xx_format_info adv7612_formats[] = {
711 { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
712 ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
713 { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
714 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
715 { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
716 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
717 { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
718 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
719 { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
720 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
721 { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
722 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
723 { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
724 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
725};
726
Pablo Antonb44b2e02015-02-03 14:13:18 -0300727static const struct adv76xx_format_info *
728adv76xx_format_info(struct adv76xx_state *state, u32 code)
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300729{
730 unsigned int i;
731
732 for (i = 0; i < state->info->nformats; ++i) {
733 if (state->info->formats[i].code == code)
734 return &state->info->formats[i];
735 }
736
737 return NULL;
738}
739
Hans Verkuil54450f52012-07-18 05:45:16 -0300740/* ----------------------------------------------------------------------- */
741
Mats Randgaard4a31a932013-12-10 09:45:00 -0300742static inline bool is_analog_input(struct v4l2_subdev *sd)
743{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300744 struct adv76xx_state *state = to_state(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300745
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300746 return state->selected_input == ADV7604_PAD_VGA_RGB ||
747 state->selected_input == ADV7604_PAD_VGA_COMP;
Mats Randgaard4a31a932013-12-10 09:45:00 -0300748}
749
750static inline bool is_digital_input(struct v4l2_subdev *sd)
751{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300752 struct adv76xx_state *state = to_state(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300753
Pablo Antonb44b2e02015-02-03 14:13:18 -0300754 return state->selected_input == ADV76XX_PAD_HDMI_PORT_A ||
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300755 state->selected_input == ADV7604_PAD_HDMI_PORT_B ||
756 state->selected_input == ADV7604_PAD_HDMI_PORT_C ||
757 state->selected_input == ADV7604_PAD_HDMI_PORT_D;
Mats Randgaard4a31a932013-12-10 09:45:00 -0300758}
759
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -0200760static const struct v4l2_dv_timings_cap adv7604_timings_cap_analog = {
761 .type = V4L2_DV_BT_656_1120,
762 /* keep this initialization for compatibility with GCC < 4.4.6 */
763 .reserved = { 0 },
764 V4L2_INIT_BT_TIMINGS(0, 1920, 0, 1200, 25000000, 170000000,
765 V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
766 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
767 V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
768 V4L2_DV_BT_CAP_CUSTOM)
769};
770
771static const struct v4l2_dv_timings_cap adv76xx_timings_cap_digital = {
772 .type = V4L2_DV_BT_656_1120,
773 /* keep this initialization for compatibility with GCC < 4.4.6 */
774 .reserved = { 0 },
775 V4L2_INIT_BT_TIMINGS(0, 1920, 0, 1200, 25000000, 225000000,
776 V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
777 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
778 V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
779 V4L2_DV_BT_CAP_CUSTOM)
780};
781
Laurent Pinchart9c41e692016-05-24 08:53:39 -0300782/*
783 * Return the DV timings capabilities for the requested sink pad. As a special
784 * case, pad value -1 returns the capabilities for the currently selected input.
785 */
786static const struct v4l2_dv_timings_cap *
787adv76xx_get_dv_timings_cap(struct v4l2_subdev *sd, int pad)
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -0200788{
Laurent Pinchart9c41e692016-05-24 08:53:39 -0300789 if (pad == -1) {
790 struct adv76xx_state *state = to_state(sd);
791
792 pad = state->selected_input;
793 }
794
795 switch (pad) {
796 case ADV76XX_PAD_HDMI_PORT_A:
797 case ADV7604_PAD_HDMI_PORT_B:
798 case ADV7604_PAD_HDMI_PORT_C:
799 case ADV7604_PAD_HDMI_PORT_D:
800 return &adv76xx_timings_cap_digital;
801
802 case ADV7604_PAD_VGA_RGB:
803 case ADV7604_PAD_VGA_COMP:
804 default:
805 return &adv7604_timings_cap_analog;
806 }
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -0200807}
808
809
Mats Randgaard4a31a932013-12-10 09:45:00 -0300810/* ----------------------------------------------------------------------- */
811
Hans Verkuil54450f52012-07-18 05:45:16 -0300812#ifdef CONFIG_VIDEO_ADV_DEBUG
Pablo Antonb44b2e02015-02-03 14:13:18 -0300813static void adv76xx_inv_register(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -0300814{
815 v4l2_info(sd, "0x000-0x0ff: IO Map\n");
816 v4l2_info(sd, "0x100-0x1ff: AVLink Map\n");
817 v4l2_info(sd, "0x200-0x2ff: CEC Map\n");
818 v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n");
819 v4l2_info(sd, "0x400-0x4ff: ESDP Map\n");
820 v4l2_info(sd, "0x500-0x5ff: DPP Map\n");
821 v4l2_info(sd, "0x600-0x6ff: AFE Map\n");
822 v4l2_info(sd, "0x700-0x7ff: Repeater Map\n");
823 v4l2_info(sd, "0x800-0x8ff: EDID Map\n");
824 v4l2_info(sd, "0x900-0x9ff: HDMI Map\n");
825 v4l2_info(sd, "0xa00-0xaff: Test Map\n");
826 v4l2_info(sd, "0xb00-0xbff: CP Map\n");
827 v4l2_info(sd, "0xc00-0xcff: VDP Map\n");
828}
829
Pablo Antonb44b2e02015-02-03 14:13:18 -0300830static int adv76xx_g_register(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -0300831 struct v4l2_dbg_register *reg)
832{
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300833 int ret;
834
Pablo Antonb44b2e02015-02-03 14:13:18 -0300835 ret = adv76xx_read_reg(sd, reg->reg);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300836 if (ret < 0) {
Hans Verkuil54450f52012-07-18 05:45:16 -0300837 v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
Pablo Antonb44b2e02015-02-03 14:13:18 -0300838 adv76xx_inv_register(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300839 return ret;
Hans Verkuil54450f52012-07-18 05:45:16 -0300840 }
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300841
842 reg->size = 1;
843 reg->val = ret;
844
Hans Verkuil54450f52012-07-18 05:45:16 -0300845 return 0;
846}
847
Pablo Antonb44b2e02015-02-03 14:13:18 -0300848static int adv76xx_s_register(struct v4l2_subdev *sd,
Hans Verkuil977ba3b2013-03-24 08:28:46 -0300849 const struct v4l2_dbg_register *reg)
Hans Verkuil54450f52012-07-18 05:45:16 -0300850{
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300851 int ret;
Hans Verkuil15774612013-12-10 10:02:43 -0300852
Pablo Antonb44b2e02015-02-03 14:13:18 -0300853 ret = adv76xx_write_reg(sd, reg->reg, reg->val);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300854 if (ret < 0) {
Hans Verkuil54450f52012-07-18 05:45:16 -0300855 v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
Pablo Antonb44b2e02015-02-03 14:13:18 -0300856 adv76xx_inv_register(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300857 return ret;
Hans Verkuil54450f52012-07-18 05:45:16 -0300858 }
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300859
Hans Verkuil54450f52012-07-18 05:45:16 -0300860 return 0;
861}
862#endif
863
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300864static unsigned int adv7604_read_cable_det(struct v4l2_subdev *sd)
865{
866 u8 value = io_read(sd, 0x6f);
867
868 return ((value & 0x10) >> 4)
869 | ((value & 0x08) >> 2)
870 | ((value & 0x04) << 0)
871 | ((value & 0x02) << 2);
872}
873
874static unsigned int adv7611_read_cable_det(struct v4l2_subdev *sd)
875{
876 u8 value = io_read(sd, 0x6f);
877
878 return value & 1;
879}
880
William Towle7111cdd2015-07-23 09:21:34 -0300881static unsigned int adv7612_read_cable_det(struct v4l2_subdev *sd)
882{
883 /* Reads CABLE_DET_A_RAW. For input B support, need to
884 * account for bit 7 [MSB] of 0x6a (ie. CABLE_DET_B_RAW)
885 */
886 u8 value = io_read(sd, 0x6f);
887
888 return value & 1;
889}
890
Pablo Antonb44b2e02015-02-03 14:13:18 -0300891static int adv76xx_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -0300892{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300893 struct adv76xx_state *state = to_state(sd);
894 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil54450f52012-07-18 05:45:16 -0300895
Hans Verkuil54450f52012-07-18 05:45:16 -0300896 return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300897 info->read_cable_det(sd));
Hans Verkuil54450f52012-07-18 05:45:16 -0300898}
899
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300900static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd,
901 u8 prim_mode,
Pablo Antonb44b2e02015-02-03 14:13:18 -0300902 const struct adv76xx_video_standards *predef_vid_timings,
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300903 const struct v4l2_dv_timings *timings)
Hans Verkuil54450f52012-07-18 05:45:16 -0300904{
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300905 int i;
906
907 for (i = 0; predef_vid_timings[i].timings.bt.width; i++) {
Hans Verkuilef1ed8f2013-08-15 08:28:47 -0300908 if (!v4l2_match_dv_timings(timings, &predef_vid_timings[i].timings,
Hans Verkuil85f9e062015-11-13 09:46:26 -0200909 is_digital_input(sd) ? 250000 : 1000000, false))
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300910 continue;
911 io_write(sd, 0x00, predef_vid_timings[i].vid_std); /* video std */
912 io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) +
913 prim_mode); /* v_freq and prim mode */
914 return 0;
915 }
916
917 return -1;
918}
919
920static int configure_predefined_video_timings(struct v4l2_subdev *sd,
921 struct v4l2_dv_timings *timings)
922{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300923 struct adv76xx_state *state = to_state(sd);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300924 int err;
925
926 v4l2_dbg(1, debug, sd, "%s", __func__);
927
Pablo Antonb44b2e02015-02-03 14:13:18 -0300928 if (adv76xx_has_afe(state)) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300929 /* reset to default values */
930 io_write(sd, 0x16, 0x43);
931 io_write(sd, 0x17, 0x5a);
932 }
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300933 /* disable embedded syncs for auto graphics mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300934 cp_write_clr_set(sd, 0x81, 0x10, 0x00);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300935 cp_write(sd, 0x8f, 0x00);
936 cp_write(sd, 0x90, 0x00);
937 cp_write(sd, 0xa2, 0x00);
938 cp_write(sd, 0xa3, 0x00);
939 cp_write(sd, 0xa4, 0x00);
940 cp_write(sd, 0xa5, 0x00);
941 cp_write(sd, 0xa6, 0x00);
942 cp_write(sd, 0xa7, 0x00);
943 cp_write(sd, 0xab, 0x00);
944 cp_write(sd, 0xac, 0x00);
945
Mats Randgaard4a31a932013-12-10 09:45:00 -0300946 if (is_analog_input(sd)) {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300947 err = find_and_set_predefined_video_timings(sd,
948 0x01, adv7604_prim_mode_comp, timings);
949 if (err)
950 err = find_and_set_predefined_video_timings(sd,
951 0x02, adv7604_prim_mode_gr, timings);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300952 } else if (is_digital_input(sd)) {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300953 err = find_and_set_predefined_video_timings(sd,
Pablo Antonb44b2e02015-02-03 14:13:18 -0300954 0x05, adv76xx_prim_mode_hdmi_comp, timings);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300955 if (err)
956 err = find_and_set_predefined_video_timings(sd,
Pablo Antonb44b2e02015-02-03 14:13:18 -0300957 0x06, adv76xx_prim_mode_hdmi_gr, timings);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300958 } else {
959 v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
960 __func__, state->selected_input);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300961 err = -1;
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300962 }
963
964
965 return err;
966}
967
968static void configure_custom_video_timings(struct v4l2_subdev *sd,
969 const struct v4l2_bt_timings *bt)
970{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300971 struct adv76xx_state *state = to_state(sd);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300972 u32 width = htotal(bt);
973 u32 height = vtotal(bt);
974 u16 cp_start_sav = bt->hsync + bt->hbackporch - 4;
975 u16 cp_start_eav = width - bt->hfrontporch;
976 u16 cp_start_vbi = height - bt->vfrontporch;
977 u16 cp_end_vbi = bt->vsync + bt->vbackporch;
978 u16 ch1_fr_ll = (((u32)bt->pixelclock / 100) > 0) ?
Pablo Antonb44b2e02015-02-03 14:13:18 -0300979 ((width * (ADV76XX_FSC / 100)) / ((u32)bt->pixelclock / 100)) : 0;
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300980 const u8 pll[2] = {
981 0xc0 | ((width >> 8) & 0x1f),
982 width & 0xff
983 };
Hans Verkuil54450f52012-07-18 05:45:16 -0300984
985 v4l2_dbg(2, debug, sd, "%s\n", __func__);
986
Mats Randgaard4a31a932013-12-10 09:45:00 -0300987 if (is_analog_input(sd)) {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300988 /* auto graphics */
989 io_write(sd, 0x00, 0x07); /* video std */
990 io_write(sd, 0x01, 0x02); /* prim mode */
991 /* enable embedded syncs for auto graphics mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300992 cp_write_clr_set(sd, 0x81, 0x10, 0x10);
Hans Verkuil54450f52012-07-18 05:45:16 -0300993
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300994 /* Should only be set in auto-graphics mode [REF_02, p. 91-92] */
Hans Verkuil54450f52012-07-18 05:45:16 -0300995 /* setup PLL_DIV_MAN_EN and PLL_DIV_RATIO */
996 /* IO-map reg. 0x16 and 0x17 should be written in sequence */
Pablo Antonf862f572015-06-19 10:23:06 -0300997 if (regmap_raw_write(state->regmap[ADV76XX_PAGE_IO],
998 0x16, pll, 2))
Hans Verkuil54450f52012-07-18 05:45:16 -0300999 v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n");
Hans Verkuil54450f52012-07-18 05:45:16 -03001000
1001 /* active video - horizontal timing */
Hans Verkuil54450f52012-07-18 05:45:16 -03001002 cp_write(sd, 0xa2, (cp_start_sav >> 4) & 0xff);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001003 cp_write(sd, 0xa3, ((cp_start_sav & 0x0f) << 4) |
Mats Randgaard4a31a932013-12-10 09:45:00 -03001004 ((cp_start_eav >> 8) & 0x0f));
Hans Verkuil54450f52012-07-18 05:45:16 -03001005 cp_write(sd, 0xa4, cp_start_eav & 0xff);
1006
1007 /* active video - vertical timing */
Hans Verkuil54450f52012-07-18 05:45:16 -03001008 cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001009 cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) |
Mats Randgaard4a31a932013-12-10 09:45:00 -03001010 ((cp_end_vbi >> 8) & 0xf));
Hans Verkuil54450f52012-07-18 05:45:16 -03001011 cp_write(sd, 0xa7, cp_end_vbi & 0xff);
Mats Randgaard4a31a932013-12-10 09:45:00 -03001012 } else if (is_digital_input(sd)) {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001013 /* set default prim_mode/vid_std for HDMI
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03001014 according to [REF_03, c. 4.2] */
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001015 io_write(sd, 0x00, 0x02); /* video std */
1016 io_write(sd, 0x01, 0x06); /* prim mode */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001017 } else {
1018 v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
1019 __func__, state->selected_input);
Hans Verkuil54450f52012-07-18 05:45:16 -03001020 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001021
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001022 cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7);
1023 cp_write(sd, 0x90, ch1_fr_ll & 0xff);
1024 cp_write(sd, 0xab, (height >> 4) & 0xff);
1025 cp_write(sd, 0xac, (height & 0x0f) << 4);
1026}
Hans Verkuil54450f52012-07-18 05:45:16 -03001027
Pablo Antonb44b2e02015-02-03 14:13:18 -03001028static void adv76xx_set_offset(struct v4l2_subdev *sd, bool auto_offset, u16 offset_a, u16 offset_b, u16 offset_c)
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001029{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001030 struct adv76xx_state *state = to_state(sd);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001031 u8 offset_buf[4];
1032
1033 if (auto_offset) {
1034 offset_a = 0x3ff;
1035 offset_b = 0x3ff;
1036 offset_c = 0x3ff;
1037 }
1038
1039 v4l2_dbg(2, debug, sd, "%s: %s offset: a = 0x%x, b = 0x%x, c = 0x%x\n",
1040 __func__, auto_offset ? "Auto" : "Manual",
1041 offset_a, offset_b, offset_c);
1042
1043 offset_buf[0] = (cp_read(sd, 0x77) & 0xc0) | ((offset_a & 0x3f0) >> 4);
1044 offset_buf[1] = ((offset_a & 0x00f) << 4) | ((offset_b & 0x3c0) >> 6);
1045 offset_buf[2] = ((offset_b & 0x03f) << 2) | ((offset_c & 0x300) >> 8);
1046 offset_buf[3] = offset_c & 0x0ff;
1047
1048 /* Registers must be written in this order with no i2c access in between */
Pablo Antonf862f572015-06-19 10:23:06 -03001049 if (regmap_raw_write(state->regmap[ADV76XX_PAGE_CP],
1050 0x77, offset_buf, 4))
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001051 v4l2_err(sd, "%s: i2c error writing to CP reg 0x77, 0x78, 0x79, 0x7a\n", __func__);
1052}
1053
Pablo Antonb44b2e02015-02-03 14:13:18 -03001054static void adv76xx_set_gain(struct v4l2_subdev *sd, bool auto_gain, u16 gain_a, u16 gain_b, u16 gain_c)
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001055{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001056 struct adv76xx_state *state = to_state(sd);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001057 u8 gain_buf[4];
1058 u8 gain_man = 1;
1059 u8 agc_mode_man = 1;
1060
1061 if (auto_gain) {
1062 gain_man = 0;
1063 agc_mode_man = 0;
1064 gain_a = 0x100;
1065 gain_b = 0x100;
1066 gain_c = 0x100;
1067 }
1068
1069 v4l2_dbg(2, debug, sd, "%s: %s gain: a = 0x%x, b = 0x%x, c = 0x%x\n",
1070 __func__, auto_gain ? "Auto" : "Manual",
1071 gain_a, gain_b, gain_c);
1072
1073 gain_buf[0] = ((gain_man << 7) | (agc_mode_man << 6) | ((gain_a & 0x3f0) >> 4));
1074 gain_buf[1] = (((gain_a & 0x00f) << 4) | ((gain_b & 0x3c0) >> 6));
1075 gain_buf[2] = (((gain_b & 0x03f) << 2) | ((gain_c & 0x300) >> 8));
1076 gain_buf[3] = ((gain_c & 0x0ff));
1077
1078 /* Registers must be written in this order with no i2c access in between */
Pablo Antonf862f572015-06-19 10:23:06 -03001079 if (regmap_raw_write(state->regmap[ADV76XX_PAGE_CP],
1080 0x73, gain_buf, 4))
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001081 v4l2_err(sd, "%s: i2c error writing to CP reg 0x73, 0x74, 0x75, 0x76\n", __func__);
1082}
1083
Hans Verkuil54450f52012-07-18 05:45:16 -03001084static void set_rgb_quantization_range(struct v4l2_subdev *sd)
1085{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001086 struct adv76xx_state *state = to_state(sd);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001087 bool rgb_output = io_read(sd, 0x02) & 0x02;
1088 bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80;
Hans Verkuil54450f52012-07-18 05:45:16 -03001089
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001090 v4l2_dbg(2, debug, sd, "%s: RGB quantization range: %d, RGB out: %d, HDMI: %d\n",
1091 __func__, state->rgb_quantization_range,
1092 rgb_output, hdmi_signal);
1093
Pablo Antonb44b2e02015-02-03 14:13:18 -03001094 adv76xx_set_gain(sd, true, 0x0, 0x0, 0x0);
1095 adv76xx_set_offset(sd, true, 0x0, 0x0, 0x0);
Mats Randgaard98332392013-12-05 10:05:58 -03001096
Hans Verkuil54450f52012-07-18 05:45:16 -03001097 switch (state->rgb_quantization_range) {
1098 case V4L2_DV_RGB_RANGE_AUTO:
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001099 if (state->selected_input == ADV7604_PAD_VGA_RGB) {
Mats Randgaard98332392013-12-05 10:05:58 -03001100 /* Receiving analog RGB signal
1101 * Set RGB full range (0-255) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001102 io_write_clr_set(sd, 0x02, 0xf0, 0x10);
Mats Randgaard98332392013-12-05 10:05:58 -03001103 break;
1104 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001105
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001106 if (state->selected_input == ADV7604_PAD_VGA_COMP) {
Mats Randgaard98332392013-12-05 10:05:58 -03001107 /* Receiving analog YPbPr signal
1108 * Set automode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001109 io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
Mats Randgaard98332392013-12-05 10:05:58 -03001110 break;
1111 }
1112
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001113 if (hdmi_signal) {
Mats Randgaard98332392013-12-05 10:05:58 -03001114 /* Receiving HDMI signal
1115 * Set automode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001116 io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
Mats Randgaard98332392013-12-05 10:05:58 -03001117 break;
1118 }
1119
1120 /* Receiving DVI-D signal
1121 * ADV7604 selects RGB limited range regardless of
1122 * input format (CE/IT) in automatic mode */
Hans Verkuil680fee02015-03-20 14:05:05 -03001123 if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO) {
Mats Randgaard98332392013-12-05 10:05:58 -03001124 /* RGB limited range (16-235) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001125 io_write_clr_set(sd, 0x02, 0xf0, 0x00);
Mats Randgaard98332392013-12-05 10:05:58 -03001126 } else {
1127 /* RGB full range (0-255) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001128 io_write_clr_set(sd, 0x02, 0xf0, 0x10);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001129
1130 if (is_digital_input(sd) && rgb_output) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001131 adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001132 } else {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001133 adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1134 adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001135 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001136 }
1137 break;
1138 case V4L2_DV_RGB_RANGE_LIMITED:
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001139 if (state->selected_input == ADV7604_PAD_VGA_COMP) {
Mats Randgaardd261e842013-12-05 10:17:15 -03001140 /* YCrCb limited range (16-235) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001141 io_write_clr_set(sd, 0x02, 0xf0, 0x20);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001142 break;
Mats Randgaardd261e842013-12-05 10:17:15 -03001143 }
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001144
1145 /* RGB limited range (16-235) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001146 io_write_clr_set(sd, 0x02, 0xf0, 0x00);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001147
Hans Verkuil54450f52012-07-18 05:45:16 -03001148 break;
1149 case V4L2_DV_RGB_RANGE_FULL:
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001150 if (state->selected_input == ADV7604_PAD_VGA_COMP) {
Mats Randgaardd261e842013-12-05 10:17:15 -03001151 /* YCrCb full range (0-255) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001152 io_write_clr_set(sd, 0x02, 0xf0, 0x60);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001153 break;
1154 }
1155
1156 /* RGB full range (0-255) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001157 io_write_clr_set(sd, 0x02, 0xf0, 0x10);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001158
1159 if (is_analog_input(sd) || hdmi_signal)
1160 break;
1161
1162 /* Adjust gain/offset for DVI-D signals only */
1163 if (rgb_output) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001164 adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
Mats Randgaardd261e842013-12-05 10:17:15 -03001165 } else {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001166 adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1167 adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
Mats Randgaardd261e842013-12-05 10:17:15 -03001168 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001169 break;
1170 }
1171}
1172
Pablo Antonb44b2e02015-02-03 14:13:18 -03001173static int adv76xx_s_ctrl(struct v4l2_ctrl *ctrl)
Hans Verkuil54450f52012-07-18 05:45:16 -03001174{
Laurent Pinchartc2698872014-01-30 15:16:03 -03001175 struct v4l2_subdev *sd =
Pablo Antonb44b2e02015-02-03 14:13:18 -03001176 &container_of(ctrl->handler, struct adv76xx_state, hdl)->sd;
Laurent Pinchartc2698872014-01-30 15:16:03 -03001177
Pablo Antonb44b2e02015-02-03 14:13:18 -03001178 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001179
1180 switch (ctrl->id) {
1181 case V4L2_CID_BRIGHTNESS:
1182 cp_write(sd, 0x3c, ctrl->val);
1183 return 0;
1184 case V4L2_CID_CONTRAST:
1185 cp_write(sd, 0x3a, ctrl->val);
1186 return 0;
1187 case V4L2_CID_SATURATION:
1188 cp_write(sd, 0x3b, ctrl->val);
1189 return 0;
1190 case V4L2_CID_HUE:
1191 cp_write(sd, 0x3d, ctrl->val);
1192 return 0;
1193 case V4L2_CID_DV_RX_RGB_RANGE:
1194 state->rgb_quantization_range = ctrl->val;
1195 set_rgb_quantization_range(sd);
1196 return 0;
1197 case V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE:
Pablo Antonb44b2e02015-02-03 14:13:18 -03001198 if (!adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001199 return -EINVAL;
Hans Verkuil54450f52012-07-18 05:45:16 -03001200 /* Set the analog sampling phase. This is needed to find the
1201 best sampling phase for analog video: an application or
1202 driver has to try a number of phases and analyze the picture
1203 quality before settling on the best performing phase. */
1204 afe_write(sd, 0xc8, ctrl->val);
1205 return 0;
1206 case V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL:
1207 /* Use the default blue color for free running mode,
1208 or supply your own. */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001209 cp_write_clr_set(sd, 0xbf, 0x04, ctrl->val << 2);
Hans Verkuil54450f52012-07-18 05:45:16 -03001210 return 0;
1211 case V4L2_CID_ADV_RX_FREE_RUN_COLOR:
1212 cp_write(sd, 0xc0, (ctrl->val & 0xff0000) >> 16);
1213 cp_write(sd, 0xc1, (ctrl->val & 0x00ff00) >> 8);
1214 cp_write(sd, 0xc2, (u8)(ctrl->val & 0x0000ff));
1215 return 0;
1216 }
1217 return -EINVAL;
1218}
1219
Hans Verkuil297a4142016-01-27 11:31:41 -02001220static int adv76xx_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
1221{
1222 struct v4l2_subdev *sd =
1223 &container_of(ctrl->handler, struct adv76xx_state, hdl)->sd;
1224
1225 if (ctrl->id == V4L2_CID_DV_RX_IT_CONTENT_TYPE) {
1226 ctrl->val = V4L2_DV_IT_CONTENT_TYPE_NO_ITC;
1227 if ((io_read(sd, 0x60) & 1) && (infoframe_read(sd, 0x03) & 0x80))
1228 ctrl->val = (infoframe_read(sd, 0x05) >> 4) & 3;
1229 return 0;
1230 }
1231 return -EINVAL;
1232}
1233
Hans Verkuil54450f52012-07-18 05:45:16 -03001234/* ----------------------------------------------------------------------- */
1235
1236static inline bool no_power(struct v4l2_subdev *sd)
1237{
1238 /* Entire chip or CP powered off */
1239 return io_read(sd, 0x0c) & 0x24;
1240}
1241
1242static inline bool no_signal_tmds(struct v4l2_subdev *sd)
1243{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001244 struct adv76xx_state *state = to_state(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -03001245
1246 return !(io_read(sd, 0x6a) & (0x10 >> state->selected_input));
Hans Verkuil54450f52012-07-18 05:45:16 -03001247}
1248
1249static inline bool no_lock_tmds(struct v4l2_subdev *sd)
1250{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001251 struct adv76xx_state *state = to_state(sd);
1252 const struct adv76xx_chip_info *info = state->info;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001253
1254 return (io_read(sd, 0x6a) & info->tdms_lock_mask) != info->tdms_lock_mask;
Hans Verkuil54450f52012-07-18 05:45:16 -03001255}
1256
Martin Buggebb88f322013-08-14 08:52:46 -03001257static inline bool is_hdmi(struct v4l2_subdev *sd)
1258{
1259 return hdmi_read(sd, 0x05) & 0x80;
1260}
1261
Hans Verkuil54450f52012-07-18 05:45:16 -03001262static inline bool no_lock_sspd(struct v4l2_subdev *sd)
1263{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001264 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001265
1266 /*
1267 * Chips without a AFE don't expose registers for the SSPD, so just assume
1268 * that we have a lock.
1269 */
Pablo Antonb44b2e02015-02-03 14:13:18 -03001270 if (adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001271 return false;
1272
Hans Verkuil54450f52012-07-18 05:45:16 -03001273 /* TODO channel 2 */
1274 return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0);
1275}
1276
1277static inline bool no_lock_stdi(struct v4l2_subdev *sd)
1278{
1279 /* TODO channel 2 */
1280 return !(cp_read(sd, 0xb1) & 0x80);
1281}
1282
1283static inline bool no_signal(struct v4l2_subdev *sd)
1284{
Hans Verkuil54450f52012-07-18 05:45:16 -03001285 bool ret;
1286
1287 ret = no_power(sd);
1288
1289 ret |= no_lock_stdi(sd);
1290 ret |= no_lock_sspd(sd);
1291
Mats Randgaard4a31a932013-12-10 09:45:00 -03001292 if (is_digital_input(sd)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03001293 ret |= no_lock_tmds(sd);
1294 ret |= no_signal_tmds(sd);
1295 }
1296
1297 return ret;
1298}
1299
1300static inline bool no_lock_cp(struct v4l2_subdev *sd)
1301{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001302 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001303
Pablo Antonb44b2e02015-02-03 14:13:18 -03001304 if (!adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001305 return false;
1306
Hans Verkuil54450f52012-07-18 05:45:16 -03001307 /* CP has detected a non standard number of lines on the incoming
1308 video compared to what it is configured to receive by s_dv_timings */
1309 return io_read(sd, 0x12) & 0x01;
1310}
1311
jean-michel.hautbois@vodalys.com58514622015-02-06 11:37:58 -03001312static inline bool in_free_run(struct v4l2_subdev *sd)
1313{
1314 return cp_read(sd, 0xff) & 0x10;
1315}
1316
Pablo Antonb44b2e02015-02-03 14:13:18 -03001317static int adv76xx_g_input_status(struct v4l2_subdev *sd, u32 *status)
Hans Verkuil54450f52012-07-18 05:45:16 -03001318{
Hans Verkuil54450f52012-07-18 05:45:16 -03001319 *status = 0;
1320 *status |= no_power(sd) ? V4L2_IN_ST_NO_POWER : 0;
1321 *status |= no_signal(sd) ? V4L2_IN_ST_NO_SIGNAL : 0;
jean-michel.hautbois@vodalys.com58514622015-02-06 11:37:58 -03001322 if (!in_free_run(sd) && no_lock_cp(sd))
1323 *status |= is_digital_input(sd) ?
1324 V4L2_IN_ST_NO_SYNC : V4L2_IN_ST_NO_H_LOCK;
Hans Verkuil54450f52012-07-18 05:45:16 -03001325
1326 v4l2_dbg(1, debug, sd, "%s: status = 0x%x\n", __func__, *status);
1327
1328 return 0;
1329}
1330
1331/* ----------------------------------------------------------------------- */
1332
Hans Verkuil54450f52012-07-18 05:45:16 -03001333struct stdi_readback {
1334 u16 bl, lcf, lcvs;
1335 u8 hs_pol, vs_pol;
1336 bool interlaced;
1337};
1338
1339static int stdi2dv_timings(struct v4l2_subdev *sd,
1340 struct stdi_readback *stdi,
1341 struct v4l2_dv_timings *timings)
1342{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001343 struct adv76xx_state *state = to_state(sd);
1344 u32 hfreq = (ADV76XX_FSC * 8) / stdi->bl;
Hans Verkuil54450f52012-07-18 05:45:16 -03001345 u32 pix_clk;
1346 int i;
1347
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001348 for (i = 0; v4l2_dv_timings_presets[i].bt.width; i++) {
1349 const struct v4l2_bt_timings *bt = &v4l2_dv_timings_presets[i].bt;
1350
1351 if (!v4l2_valid_dv_timings(&v4l2_dv_timings_presets[i],
Laurent Pinchart9c41e692016-05-24 08:53:39 -03001352 adv76xx_get_dv_timings_cap(sd, -1),
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001353 adv76xx_check_dv_timings, NULL))
Hans Verkuil54450f52012-07-18 05:45:16 -03001354 continue;
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001355 if (vtotal(bt) != stdi->lcf + 1)
1356 continue;
1357 if (bt->vsync != stdi->lcvs)
Hans Verkuil54450f52012-07-18 05:45:16 -03001358 continue;
1359
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001360 pix_clk = hfreq * htotal(bt);
Hans Verkuil54450f52012-07-18 05:45:16 -03001361
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001362 if ((pix_clk < bt->pixelclock + 1000000) &&
1363 (pix_clk > bt->pixelclock - 1000000)) {
1364 *timings = v4l2_dv_timings_presets[i];
Hans Verkuil54450f52012-07-18 05:45:16 -03001365 return 0;
1366 }
1367 }
1368
Prashant Laddha5fea1bb2015-06-10 13:51:42 -03001369 if (v4l2_detect_cvt(stdi->lcf + 1, hfreq, stdi->lcvs, 0,
Hans Verkuil54450f52012-07-18 05:45:16 -03001370 (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1371 (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
Prashant Laddha061ddda2015-05-22 02:27:34 -03001372 false, timings))
Hans Verkuil54450f52012-07-18 05:45:16 -03001373 return 0;
1374 if (v4l2_detect_gtf(stdi->lcf + 1, hfreq, stdi->lcvs,
1375 (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1376 (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
Prashant Laddha061ddda2015-05-22 02:27:34 -03001377 false, state->aspect_ratio, timings))
Hans Verkuil54450f52012-07-18 05:45:16 -03001378 return 0;
1379
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001380 v4l2_dbg(2, debug, sd,
1381 "%s: No format candidate found for lcvs = %d, lcf=%d, bl = %d, %chsync, %cvsync\n",
1382 __func__, stdi->lcvs, stdi->lcf, stdi->bl,
1383 stdi->hs_pol, stdi->vs_pol);
Hans Verkuil54450f52012-07-18 05:45:16 -03001384 return -1;
1385}
1386
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001387
Hans Verkuil54450f52012-07-18 05:45:16 -03001388static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi)
1389{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001390 struct adv76xx_state *state = to_state(sd);
1391 const struct adv76xx_chip_info *info = state->info;
Laurent Pinchart4a2ccdd2014-01-08 20:26:55 -03001392 u8 polarity;
1393
Hans Verkuil54450f52012-07-18 05:45:16 -03001394 if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
1395 v4l2_dbg(2, debug, sd, "%s: STDI and/or SSPD not locked\n", __func__);
1396 return -1;
1397 }
1398
1399 /* read STDI */
Laurent Pinchart51182a92014-01-08 19:30:37 -03001400 stdi->bl = cp_read16(sd, 0xb1, 0x3fff);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001401 stdi->lcf = cp_read16(sd, info->lcf_reg, 0x7ff);
Hans Verkuil54450f52012-07-18 05:45:16 -03001402 stdi->lcvs = cp_read(sd, 0xb3) >> 3;
1403 stdi->interlaced = io_read(sd, 0x12) & 0x10;
1404
Pablo Antonb44b2e02015-02-03 14:13:18 -03001405 if (adv76xx_has_afe(state)) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001406 /* read SSPD */
1407 polarity = cp_read(sd, 0xb5);
1408 if ((polarity & 0x03) == 0x01) {
1409 stdi->hs_pol = polarity & 0x10
1410 ? (polarity & 0x08 ? '+' : '-') : 'x';
1411 stdi->vs_pol = polarity & 0x40
1412 ? (polarity & 0x20 ? '+' : '-') : 'x';
1413 } else {
1414 stdi->hs_pol = 'x';
1415 stdi->vs_pol = 'x';
1416 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001417 } else {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001418 polarity = hdmi_read(sd, 0x05);
1419 stdi->hs_pol = polarity & 0x20 ? '+' : '-';
1420 stdi->vs_pol = polarity & 0x10 ? '+' : '-';
Hans Verkuil54450f52012-07-18 05:45:16 -03001421 }
1422
1423 if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
1424 v4l2_dbg(2, debug, sd,
1425 "%s: signal lost during readout of STDI/SSPD\n", __func__);
1426 return -1;
1427 }
1428
1429 if (stdi->lcf < 239 || stdi->bl < 8 || stdi->bl == 0x3fff) {
1430 v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__);
1431 memset(stdi, 0, sizeof(struct stdi_readback));
1432 return -1;
1433 }
1434
1435 v4l2_dbg(2, debug, sd,
1436 "%s: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %chsync, %cvsync, %s\n",
1437 __func__, stdi->lcf, stdi->bl, stdi->lcvs,
1438 stdi->hs_pol, stdi->vs_pol,
1439 stdi->interlaced ? "interlaced" : "progressive");
1440
1441 return 0;
1442}
1443
Pablo Antonb44b2e02015-02-03 14:13:18 -03001444static int adv76xx_enum_dv_timings(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001445 struct v4l2_enum_dv_timings *timings)
1446{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001447 struct adv76xx_state *state = to_state(sd);
Laurent Pinchartafec5592014-01-29 10:09:41 -03001448
Laurent Pinchartafec5592014-01-29 10:09:41 -03001449 if (timings->pad >= state->source_pad)
1450 return -EINVAL;
1451
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001452 return v4l2_enum_dv_timings_cap(timings,
Laurent Pinchart9c41e692016-05-24 08:53:39 -03001453 adv76xx_get_dv_timings_cap(sd, timings->pad),
1454 adv76xx_check_dv_timings, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03001455}
1456
Pablo Antonb44b2e02015-02-03 14:13:18 -03001457static int adv76xx_dv_timings_cap(struct v4l2_subdev *sd,
Laurent Pinchart7515e092014-01-31 08:51:18 -03001458 struct v4l2_dv_timings_cap *cap)
Laurent Pinchartafec5592014-01-29 10:09:41 -03001459{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001460 struct adv76xx_state *state = to_state(sd);
Laurent Pinchart9c41e692016-05-24 08:53:39 -03001461 unsigned int pad = cap->pad;
Laurent Pinchart7515e092014-01-31 08:51:18 -03001462
1463 if (cap->pad >= state->source_pad)
1464 return -EINVAL;
1465
Laurent Pinchart9c41e692016-05-24 08:53:39 -03001466 *cap = *adv76xx_get_dv_timings_cap(sd, pad);
1467 cap->pad = pad;
1468
Laurent Pinchartafec5592014-01-29 10:09:41 -03001469 return 0;
1470}
1471
Hans Verkuil54450f52012-07-18 05:45:16 -03001472/* Fill the optional fields .standards and .flags in struct v4l2_dv_timings
Pablo Antonb44b2e02015-02-03 14:13:18 -03001473 if the format is listed in adv76xx_timings[] */
1474static void adv76xx_fill_optional_dv_timings_fields(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001475 struct v4l2_dv_timings *timings)
1476{
Laurent Pinchart9c41e692016-05-24 08:53:39 -03001477 v4l2_find_dv_timings_cap(timings, adv76xx_get_dv_timings_cap(sd, -1),
1478 is_digital_input(sd) ? 250000 : 1000000,
1479 adv76xx_check_dv_timings, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03001480}
1481
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001482static unsigned int adv7604_read_hdmi_pixelclock(struct v4l2_subdev *sd)
1483{
1484 unsigned int freq;
1485 int a, b;
1486
1487 a = hdmi_read(sd, 0x06);
1488 b = hdmi_read(sd, 0x3b);
1489 if (a < 0 || b < 0)
1490 return 0;
1491 freq = a * 1000000 + ((b & 0x30) >> 4) * 250000;
1492
1493 if (is_hdmi(sd)) {
1494 /* adjust for deep color mode */
1495 unsigned bits_per_channel = ((hdmi_read(sd, 0x0b) & 0x60) >> 4) + 8;
1496
1497 freq = freq * 8 / bits_per_channel;
1498 }
1499
1500 return freq;
1501}
1502
1503static unsigned int adv7611_read_hdmi_pixelclock(struct v4l2_subdev *sd)
1504{
1505 int a, b;
1506
1507 a = hdmi_read(sd, 0x51);
1508 b = hdmi_read(sd, 0x52);
1509 if (a < 0 || b < 0)
1510 return 0;
1511 return ((a << 1) | (b >> 7)) * 1000000 + (b & 0x7f) * 1000000 / 128;
1512}
1513
Pablo Antonb44b2e02015-02-03 14:13:18 -03001514static int adv76xx_query_dv_timings(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001515 struct v4l2_dv_timings *timings)
1516{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001517 struct adv76xx_state *state = to_state(sd);
1518 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil54450f52012-07-18 05:45:16 -03001519 struct v4l2_bt_timings *bt = &timings->bt;
1520 struct stdi_readback stdi;
1521
1522 if (!timings)
1523 return -EINVAL;
1524
1525 memset(timings, 0, sizeof(struct v4l2_dv_timings));
1526
1527 if (no_signal(sd)) {
Martin Bugge1e0b9152013-12-05 10:34:46 -03001528 state->restart_stdi_once = true;
Hans Verkuil54450f52012-07-18 05:45:16 -03001529 v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
1530 return -ENOLINK;
1531 }
1532
1533 /* read STDI */
1534 if (read_stdi(sd, &stdi)) {
1535 v4l2_dbg(1, debug, sd, "%s: STDI/SSPD not locked\n", __func__);
1536 return -ENOLINK;
1537 }
1538 bt->interlaced = stdi.interlaced ?
1539 V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;
1540
Mats Randgaard4a31a932013-12-10 09:45:00 -03001541 if (is_digital_input(sd)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03001542 timings->type = V4L2_DV_BT_656_1120;
1543
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03001544 bt->width = hdmi_read16(sd, 0x07, info->linewidth_mask);
1545 bt->height = hdmi_read16(sd, 0x09, info->field0_height_mask);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001546 bt->pixelclock = info->read_hdmi_pixelclock(sd);
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03001547 bt->hfrontporch = hdmi_read16(sd, 0x20, info->hfrontporch_mask);
1548 bt->hsync = hdmi_read16(sd, 0x22, info->hsync_mask);
1549 bt->hbackporch = hdmi_read16(sd, 0x24, info->hbackporch_mask);
1550 bt->vfrontporch = hdmi_read16(sd, 0x2a,
1551 info->field0_vfrontporch_mask) / 2;
1552 bt->vsync = hdmi_read16(sd, 0x2e, info->field0_vsync_mask) / 2;
1553 bt->vbackporch = hdmi_read16(sd, 0x32,
1554 info->field0_vbackporch_mask) / 2;
Hans Verkuil54450f52012-07-18 05:45:16 -03001555 bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) |
1556 ((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0);
1557 if (bt->interlaced == V4L2_DV_INTERLACED) {
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03001558 bt->height += hdmi_read16(sd, 0x0b,
1559 info->field1_height_mask);
1560 bt->il_vfrontporch = hdmi_read16(sd, 0x2c,
1561 info->field1_vfrontporch_mask) / 2;
1562 bt->il_vsync = hdmi_read16(sd, 0x30,
1563 info->field1_vsync_mask) / 2;
1564 bt->il_vbackporch = hdmi_read16(sd, 0x34,
1565 info->field1_vbackporch_mask) / 2;
Hans Verkuil54450f52012-07-18 05:45:16 -03001566 }
Pablo Antonb44b2e02015-02-03 14:13:18 -03001567 adv76xx_fill_optional_dv_timings_fields(sd, timings);
Hans Verkuil54450f52012-07-18 05:45:16 -03001568 } else {
1569 /* find format
Hans Verkuil80939642012-10-16 05:46:21 -03001570 * Since LCVS values are inaccurate [REF_03, p. 275-276],
Hans Verkuil54450f52012-07-18 05:45:16 -03001571 * stdi2dv_timings() is called with lcvs +-1 if the first attempt fails.
1572 */
1573 if (!stdi2dv_timings(sd, &stdi, timings))
1574 goto found;
1575 stdi.lcvs += 1;
1576 v4l2_dbg(1, debug, sd, "%s: lcvs + 1 = %d\n", __func__, stdi.lcvs);
1577 if (!stdi2dv_timings(sd, &stdi, timings))
1578 goto found;
1579 stdi.lcvs -= 2;
1580 v4l2_dbg(1, debug, sd, "%s: lcvs - 1 = %d\n", __func__, stdi.lcvs);
1581 if (stdi2dv_timings(sd, &stdi, timings)) {
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001582 /*
1583 * The STDI block may measure wrong values, especially
1584 * for lcvs and lcf. If the driver can not find any
1585 * valid timing, the STDI block is restarted to measure
1586 * the video timings again. The function will return an
1587 * error, but the restart of STDI will generate a new
1588 * STDI interrupt and the format detection process will
1589 * restart.
1590 */
1591 if (state->restart_stdi_once) {
1592 v4l2_dbg(1, debug, sd, "%s: restart STDI\n", __func__);
1593 /* TODO restart STDI for Sync Channel 2 */
1594 /* enter one-shot mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001595 cp_write_clr_set(sd, 0x86, 0x06, 0x00);
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001596 /* trigger STDI restart */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001597 cp_write_clr_set(sd, 0x86, 0x06, 0x04);
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001598 /* reset to continuous mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001599 cp_write_clr_set(sd, 0x86, 0x06, 0x02);
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001600 state->restart_stdi_once = false;
1601 return -ENOLINK;
1602 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001603 v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__);
1604 return -ERANGE;
1605 }
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001606 state->restart_stdi_once = true;
Hans Verkuil54450f52012-07-18 05:45:16 -03001607 }
1608found:
1609
1610 if (no_signal(sd)) {
1611 v4l2_dbg(1, debug, sd, "%s: signal lost during readout\n", __func__);
1612 memset(timings, 0, sizeof(struct v4l2_dv_timings));
1613 return -ENOLINK;
1614 }
1615
Mats Randgaard4a31a932013-12-10 09:45:00 -03001616 if ((is_analog_input(sd) && bt->pixelclock > 170000000) ||
1617 (is_digital_input(sd) && bt->pixelclock > 225000000)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03001618 v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n",
1619 __func__, (u32)bt->pixelclock);
1620 return -ERANGE;
1621 }
1622
1623 if (debug > 1)
Pablo Antonb44b2e02015-02-03 14:13:18 -03001624 v4l2_print_dv_timings(sd->name, "adv76xx_query_dv_timings: ",
Hans Verkuil11d034c2013-08-15 08:05:59 -03001625 timings, true);
Hans Verkuil54450f52012-07-18 05:45:16 -03001626
1627 return 0;
1628}
1629
Pablo Antonb44b2e02015-02-03 14:13:18 -03001630static int adv76xx_s_dv_timings(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001631 struct v4l2_dv_timings *timings)
1632{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001633 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001634 struct v4l2_bt_timings *bt;
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001635 int err;
Hans Verkuil54450f52012-07-18 05:45:16 -03001636
1637 if (!timings)
1638 return -EINVAL;
1639
Hans Verkuil85f9e062015-11-13 09:46:26 -02001640 if (v4l2_match_dv_timings(&state->timings, timings, 0, false)) {
Mats Randgaardd48eb482013-12-12 10:13:35 -03001641 v4l2_dbg(1, debug, sd, "%s: no change\n", __func__);
1642 return 0;
1643 }
1644
Hans Verkuil54450f52012-07-18 05:45:16 -03001645 bt = &timings->bt;
1646
Laurent Pinchart9c41e692016-05-24 08:53:39 -03001647 if (!v4l2_valid_dv_timings(timings, adv76xx_get_dv_timings_cap(sd, -1),
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001648 adv76xx_check_dv_timings, NULL))
Hans Verkuil54450f52012-07-18 05:45:16 -03001649 return -ERANGE;
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001650
Pablo Antonb44b2e02015-02-03 14:13:18 -03001651 adv76xx_fill_optional_dv_timings_fields(sd, timings);
Hans Verkuil54450f52012-07-18 05:45:16 -03001652
1653 state->timings = *timings;
1654
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001655 cp_write_clr_set(sd, 0x91, 0x40, bt->interlaced ? 0x40 : 0x00);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001656
1657 /* Use prim_mode and vid_std when available */
1658 err = configure_predefined_video_timings(sd, timings);
1659 if (err) {
1660 /* custom settings when the video format
1661 does not have prim_mode/vid_std */
1662 configure_custom_video_timings(sd, bt);
1663 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001664
1665 set_rgb_quantization_range(sd);
1666
Hans Verkuil54450f52012-07-18 05:45:16 -03001667 if (debug > 1)
Pablo Antonb44b2e02015-02-03 14:13:18 -03001668 v4l2_print_dv_timings(sd->name, "adv76xx_s_dv_timings: ",
Hans Verkuil11d034c2013-08-15 08:05:59 -03001669 timings, true);
Hans Verkuil54450f52012-07-18 05:45:16 -03001670 return 0;
1671}
1672
Pablo Antonb44b2e02015-02-03 14:13:18 -03001673static int adv76xx_g_dv_timings(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001674 struct v4l2_dv_timings *timings)
1675{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001676 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001677
1678 *timings = state->timings;
1679 return 0;
1680}
1681
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001682static void adv7604_set_termination(struct v4l2_subdev *sd, bool enable)
1683{
1684 hdmi_write(sd, 0x01, enable ? 0x00 : 0x78);
1685}
1686
1687static void adv7611_set_termination(struct v4l2_subdev *sd, bool enable)
1688{
1689 hdmi_write(sd, 0x83, enable ? 0xfe : 0xff);
1690}
1691
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001692static void enable_input(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03001693{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001694 struct adv76xx_state *state = to_state(sd);
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001695
Mats Randgaard4a31a932013-12-10 09:45:00 -03001696 if (is_analog_input(sd)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03001697 io_write(sd, 0x15, 0xb0); /* Disable Tristate of Pins (no audio) */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001698 } else if (is_digital_input(sd)) {
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001699 hdmi_write_clr_set(sd, 0x00, 0x03, state->selected_input);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001700 state->info->set_termination(sd, true);
Hans Verkuil54450f52012-07-18 05:45:16 -03001701 io_write(sd, 0x15, 0xa0); /* Disable Tristate of Pins */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001702 hdmi_write_clr_set(sd, 0x1a, 0x10, 0x00); /* Unmute audio */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001703 } else {
1704 v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
1705 __func__, state->selected_input);
Hans Verkuil54450f52012-07-18 05:45:16 -03001706 }
1707}
1708
1709static void disable_input(struct v4l2_subdev *sd)
1710{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001711 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001712
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001713 hdmi_write_clr_set(sd, 0x1a, 0x10, 0x10); /* Mute audio */
Mats Randgaard5474b982013-12-05 10:33:41 -03001714 msleep(16); /* 512 samples with >= 32 kHz sample rate [REF_03, c. 7.16.10] */
Hans Verkuil54450f52012-07-18 05:45:16 -03001715 io_write(sd, 0x15, 0xbe); /* Tristate all outputs from video core */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001716 state->info->set_termination(sd, false);
Hans Verkuil54450f52012-07-18 05:45:16 -03001717}
1718
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001719static void select_input(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03001720{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001721 struct adv76xx_state *state = to_state(sd);
1722 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil54450f52012-07-18 05:45:16 -03001723
Mats Randgaard4a31a932013-12-10 09:45:00 -03001724 if (is_analog_input(sd)) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001725 adv76xx_write_reg_seq(sd, info->recommended_settings[0]);
Hans Verkuil54450f52012-07-18 05:45:16 -03001726
1727 afe_write(sd, 0x00, 0x08); /* power up ADC */
1728 afe_write(sd, 0x01, 0x06); /* power up Analog Front End */
1729 afe_write(sd, 0xc8, 0x00); /* phase control */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001730 } else if (is_digital_input(sd)) {
1731 hdmi_write(sd, 0x00, state->selected_input & 0x03);
Hans Verkuil54450f52012-07-18 05:45:16 -03001732
Pablo Antonb44b2e02015-02-03 14:13:18 -03001733 adv76xx_write_reg_seq(sd, info->recommended_settings[1]);
Hans Verkuil54450f52012-07-18 05:45:16 -03001734
Pablo Antonb44b2e02015-02-03 14:13:18 -03001735 if (adv76xx_has_afe(state)) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001736 afe_write(sd, 0x00, 0xff); /* power down ADC */
1737 afe_write(sd, 0x01, 0xfe); /* power down Analog Front End */
1738 afe_write(sd, 0xc8, 0x40); /* phase control */
1739 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001740
Hans Verkuil54450f52012-07-18 05:45:16 -03001741 cp_write(sd, 0x3e, 0x00); /* CP core pre-gain control */
1742 cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */
1743 cp_write(sd, 0x40, 0x80); /* CP core pre-gain control. Graphics mode */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001744 } else {
1745 v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
1746 __func__, state->selected_input);
Hans Verkuil54450f52012-07-18 05:45:16 -03001747 }
1748}
1749
Pablo Antonb44b2e02015-02-03 14:13:18 -03001750static int adv76xx_s_routing(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001751 u32 input, u32 output, u32 config)
1752{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001753 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001754
Mats Randgaardff4f80f2013-12-05 10:24:05 -03001755 v4l2_dbg(2, debug, sd, "%s: input %d, selected input %d",
1756 __func__, input, state->selected_input);
1757
1758 if (input == state->selected_input)
1759 return 0;
Hans Verkuil54450f52012-07-18 05:45:16 -03001760
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001761 if (input > state->info->max_port)
1762 return -EINVAL;
1763
Mats Randgaard4a31a932013-12-10 09:45:00 -03001764 state->selected_input = input;
Hans Verkuil54450f52012-07-18 05:45:16 -03001765
1766 disable_input(sd);
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001767 select_input(sd);
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001768 enable_input(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001769
Lars-Peter Clausen6f5bcfc2015-06-24 13:50:30 -03001770 v4l2_subdev_notify_event(sd, &adv76xx_ev_fmt);
1771
Hans Verkuil54450f52012-07-18 05:45:16 -03001772 return 0;
1773}
1774
Pablo Antonb44b2e02015-02-03 14:13:18 -03001775static int adv76xx_enum_mbus_code(struct v4l2_subdev *sd,
Hans Verkuilf7234132015-03-04 01:47:54 -08001776 struct v4l2_subdev_pad_config *cfg,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001777 struct v4l2_subdev_mbus_code_enum *code)
Hans Verkuil54450f52012-07-18 05:45:16 -03001778{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001779 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001780
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001781 if (code->index >= state->info->nformats)
1782 return -EINVAL;
1783
1784 code->code = state->info->formats[code->index].code;
1785
1786 return 0;
1787}
1788
Pablo Antonb44b2e02015-02-03 14:13:18 -03001789static void adv76xx_fill_format(struct adv76xx_state *state,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001790 struct v4l2_mbus_framefmt *format)
1791{
1792 memset(format, 0, sizeof(*format));
1793
1794 format->width = state->timings.bt.width;
1795 format->height = state->timings.bt.height;
1796 format->field = V4L2_FIELD_NONE;
Hans Verkuil680fee02015-03-20 14:05:05 -03001797 format->colorspace = V4L2_COLORSPACE_SRGB;
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001798
Hans Verkuil680fee02015-03-20 14:05:05 -03001799 if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO)
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001800 format->colorspace = (state->timings.bt.height <= 576) ?
Hans Verkuil54450f52012-07-18 05:45:16 -03001801 V4L2_COLORSPACE_SMPTE170M : V4L2_COLORSPACE_REC709;
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001802}
1803
1804/*
1805 * Compute the op_ch_sel value required to obtain on the bus the component order
1806 * corresponding to the selected format taking into account bus reordering
1807 * applied by the board at the output of the device.
1808 *
1809 * The following table gives the op_ch_value from the format component order
1810 * (expressed as op_ch_sel value in column) and the bus reordering (expressed as
Pablo Antonb44b2e02015-02-03 14:13:18 -03001811 * adv76xx_bus_order value in row).
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001812 *
1813 * | GBR(0) GRB(1) BGR(2) RGB(3) BRG(4) RBG(5)
1814 * ----------+-------------------------------------------------
1815 * RGB (NOP) | GBR GRB BGR RGB BRG RBG
1816 * GRB (1-2) | BGR RGB GBR GRB RBG BRG
1817 * RBG (2-3) | GRB GBR BRG RBG BGR RGB
1818 * BGR (1-3) | RBG BRG RGB BGR GRB GBR
1819 * BRG (ROR) | BRG RBG GRB GBR RGB BGR
1820 * GBR (ROL) | RGB BGR RBG BRG GBR GRB
1821 */
Pablo Antonb44b2e02015-02-03 14:13:18 -03001822static unsigned int adv76xx_op_ch_sel(struct adv76xx_state *state)
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001823{
1824#define _SEL(a,b,c,d,e,f) { \
Pablo Antonb44b2e02015-02-03 14:13:18 -03001825 ADV76XX_OP_CH_SEL_##a, ADV76XX_OP_CH_SEL_##b, ADV76XX_OP_CH_SEL_##c, \
1826 ADV76XX_OP_CH_SEL_##d, ADV76XX_OP_CH_SEL_##e, ADV76XX_OP_CH_SEL_##f }
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001827#define _BUS(x) [ADV7604_BUS_ORDER_##x]
1828
1829 static const unsigned int op_ch_sel[6][6] = {
1830 _BUS(RGB) /* NOP */ = _SEL(GBR, GRB, BGR, RGB, BRG, RBG),
1831 _BUS(GRB) /* 1-2 */ = _SEL(BGR, RGB, GBR, GRB, RBG, BRG),
1832 _BUS(RBG) /* 2-3 */ = _SEL(GRB, GBR, BRG, RBG, BGR, RGB),
1833 _BUS(BGR) /* 1-3 */ = _SEL(RBG, BRG, RGB, BGR, GRB, GBR),
1834 _BUS(BRG) /* ROR */ = _SEL(BRG, RBG, GRB, GBR, RGB, BGR),
1835 _BUS(GBR) /* ROL */ = _SEL(RGB, BGR, RBG, BRG, GBR, GRB),
1836 };
1837
1838 return op_ch_sel[state->pdata.bus_order][state->format->op_ch_sel >> 5];
1839}
1840
Pablo Antonb44b2e02015-02-03 14:13:18 -03001841static void adv76xx_setup_format(struct adv76xx_state *state)
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001842{
1843 struct v4l2_subdev *sd = &state->sd;
1844
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001845 io_write_clr_set(sd, 0x02, 0x02,
Pablo Antonb44b2e02015-02-03 14:13:18 -03001846 state->format->rgb_out ? ADV76XX_RGB_OUT : 0);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001847 io_write(sd, 0x03, state->format->op_format_sel |
1848 state->pdata.op_format_mode_sel);
Pablo Antonb44b2e02015-02-03 14:13:18 -03001849 io_write_clr_set(sd, 0x04, 0xe0, adv76xx_op_ch_sel(state));
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001850 io_write_clr_set(sd, 0x05, 0x01,
Pablo Antonb44b2e02015-02-03 14:13:18 -03001851 state->format->swap_cb_cr ? ADV76XX_OP_SWAP_CB_CR : 0);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001852}
1853
Hans Verkuilf7234132015-03-04 01:47:54 -08001854static int adv76xx_get_format(struct v4l2_subdev *sd,
1855 struct v4l2_subdev_pad_config *cfg,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001856 struct v4l2_subdev_format *format)
1857{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001858 struct adv76xx_state *state = to_state(sd);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001859
1860 if (format->pad != state->source_pad)
1861 return -EINVAL;
1862
Pablo Antonb44b2e02015-02-03 14:13:18 -03001863 adv76xx_fill_format(state, &format->format);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001864
1865 if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
1866 struct v4l2_mbus_framefmt *fmt;
1867
Hans Verkuilf7234132015-03-04 01:47:54 -08001868 fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001869 format->format.code = fmt->code;
1870 } else {
1871 format->format.code = state->format->code;
Hans Verkuil54450f52012-07-18 05:45:16 -03001872 }
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001873
1874 return 0;
1875}
1876
Ulrich Hechtb7d4d2f2015-12-22 12:22:01 -02001877static int adv76xx_get_selection(struct v4l2_subdev *sd,
1878 struct v4l2_subdev_pad_config *cfg,
1879 struct v4l2_subdev_selection *sel)
1880{
1881 struct adv76xx_state *state = to_state(sd);
1882
1883 if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
1884 return -EINVAL;
1885 /* Only CROP, CROP_DEFAULT and CROP_BOUNDS are supported */
1886 if (sel->target > V4L2_SEL_TGT_CROP_BOUNDS)
1887 return -EINVAL;
1888
1889 sel->r.left = 0;
1890 sel->r.top = 0;
1891 sel->r.width = state->timings.bt.width;
1892 sel->r.height = state->timings.bt.height;
1893
1894 return 0;
1895}
1896
Hans Verkuilf7234132015-03-04 01:47:54 -08001897static int adv76xx_set_format(struct v4l2_subdev *sd,
1898 struct v4l2_subdev_pad_config *cfg,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001899 struct v4l2_subdev_format *format)
1900{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001901 struct adv76xx_state *state = to_state(sd);
1902 const struct adv76xx_format_info *info;
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001903
1904 if (format->pad != state->source_pad)
1905 return -EINVAL;
1906
Pablo Antonb44b2e02015-02-03 14:13:18 -03001907 info = adv76xx_format_info(state, format->format.code);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001908 if (info == NULL)
Pablo Antonb44b2e02015-02-03 14:13:18 -03001909 info = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001910
Pablo Antonb44b2e02015-02-03 14:13:18 -03001911 adv76xx_fill_format(state, &format->format);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001912 format->format.code = info->code;
1913
1914 if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
1915 struct v4l2_mbus_framefmt *fmt;
1916
Hans Verkuilf7234132015-03-04 01:47:54 -08001917 fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001918 fmt->code = format->format.code;
1919 } else {
1920 state->format = info;
Pablo Antonb44b2e02015-02-03 14:13:18 -03001921 adv76xx_setup_format(state);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001922 }
1923
Hans Verkuil54450f52012-07-18 05:45:16 -03001924 return 0;
1925}
1926
Pablo Antonb44b2e02015-02-03 14:13:18 -03001927static int adv76xx_isr(struct v4l2_subdev *sd, u32 status, bool *handled)
Hans Verkuil54450f52012-07-18 05:45:16 -03001928{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001929 struct adv76xx_state *state = to_state(sd);
1930 const struct adv76xx_chip_info *info = state->info;
Mats Randgaardf24d2292013-12-10 10:15:13 -03001931 const u8 irq_reg_0x43 = io_read(sd, 0x43);
1932 const u8 irq_reg_0x6b = io_read(sd, 0x6b);
1933 const u8 irq_reg_0x70 = io_read(sd, 0x70);
1934 u8 fmt_change_digital;
1935 u8 fmt_change;
1936 u8 tx_5v;
1937
1938 if (irq_reg_0x43)
1939 io_write(sd, 0x44, irq_reg_0x43);
1940 if (irq_reg_0x70)
1941 io_write(sd, 0x71, irq_reg_0x70);
1942 if (irq_reg_0x6b)
1943 io_write(sd, 0x6c, irq_reg_0x6b);
Hans Verkuil54450f52012-07-18 05:45:16 -03001944
Mats Randgaardff4f80f2013-12-05 10:24:05 -03001945 v4l2_dbg(2, debug, sd, "%s: ", __func__);
1946
Hans Verkuil54450f52012-07-18 05:45:16 -03001947 /* format change */
Mats Randgaardf24d2292013-12-10 10:15:13 -03001948 fmt_change = irq_reg_0x43 & 0x98;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001949 fmt_change_digital = is_digital_input(sd)
1950 ? irq_reg_0x6b & info->fmt_change_digital_mask
1951 : 0;
Mats Randgaard14d03232013-12-05 10:26:11 -03001952
Hans Verkuil54450f52012-07-18 05:45:16 -03001953 if (fmt_change || fmt_change_digital) {
1954 v4l2_dbg(1, debug, sd,
Mats Randgaard25a64ac2013-08-14 07:58:45 -03001955 "%s: fmt_change = 0x%x, fmt_change_digital = 0x%x\n",
Hans Verkuil54450f52012-07-18 05:45:16 -03001956 __func__, fmt_change, fmt_change_digital);
Mats Randgaard25a64ac2013-08-14 07:58:45 -03001957
Lars-Peter Clausen6f5bcfc2015-06-24 13:50:30 -03001958 v4l2_subdev_notify_event(sd, &adv76xx_ev_fmt);
Mats Randgaard25a64ac2013-08-14 07:58:45 -03001959
Hans Verkuil54450f52012-07-18 05:45:16 -03001960 if (handled)
1961 *handled = true;
1962 }
Mats Randgaardf24d2292013-12-10 10:15:13 -03001963 /* HDMI/DVI mode */
1964 if (irq_reg_0x6b & 0x01) {
1965 v4l2_dbg(1, debug, sd, "%s: irq %s mode\n", __func__,
1966 (io_read(sd, 0x6a) & 0x01) ? "HDMI" : "DVI");
1967 set_rgb_quantization_range(sd);
1968 if (handled)
1969 *handled = true;
1970 }
1971
Hans Verkuil54450f52012-07-18 05:45:16 -03001972 /* tx 5v detect */
Hans Verkuil0ba45812016-02-10 08:09:10 -02001973 tx_5v = irq_reg_0x70 & info->cable_det_mask;
Hans Verkuil54450f52012-07-18 05:45:16 -03001974 if (tx_5v) {
1975 v4l2_dbg(1, debug, sd, "%s: tx_5v: 0x%x\n", __func__, tx_5v);
Pablo Antonb44b2e02015-02-03 14:13:18 -03001976 adv76xx_s_detect_tx_5v_ctrl(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001977 if (handled)
1978 *handled = true;
1979 }
1980 return 0;
1981}
1982
Pablo Antonb44b2e02015-02-03 14:13:18 -03001983static int adv76xx_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
Hans Verkuil54450f52012-07-18 05:45:16 -03001984{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001985 struct adv76xx_state *state = to_state(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -03001986 u8 *data = NULL;
Hans Verkuil54450f52012-07-18 05:45:16 -03001987
Hans Verkuildd9ac112014-11-07 09:34:57 -03001988 memset(edid->reserved, 0, sizeof(edid->reserved));
Mats Randgaard4a31a932013-12-10 09:45:00 -03001989
1990 switch (edid->pad) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001991 case ADV76XX_PAD_HDMI_PORT_A:
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001992 case ADV7604_PAD_HDMI_PORT_B:
1993 case ADV7604_PAD_HDMI_PORT_C:
1994 case ADV7604_PAD_HDMI_PORT_D:
Mats Randgaard4a31a932013-12-10 09:45:00 -03001995 if (state->edid.present & (1 << edid->pad))
1996 data = state->edid.edid;
1997 break;
1998 default:
1999 return -EINVAL;
Mats Randgaard4a31a932013-12-10 09:45:00 -03002000 }
Hans Verkuildd9ac112014-11-07 09:34:57 -03002001
2002 if (edid->start_block == 0 && edid->blocks == 0) {
2003 edid->blocks = data ? state->edid.blocks : 0;
2004 return 0;
2005 }
2006
2007 if (data == NULL)
Mats Randgaard4a31a932013-12-10 09:45:00 -03002008 return -ENODATA;
2009
Hans Verkuildd9ac112014-11-07 09:34:57 -03002010 if (edid->start_block >= state->edid.blocks)
2011 return -EINVAL;
2012
2013 if (edid->start_block + edid->blocks > state->edid.blocks)
2014 edid->blocks = state->edid.blocks - edid->start_block;
2015
2016 memcpy(edid->edid, data + edid->start_block * 128, edid->blocks * 128);
2017
Hans Verkuil54450f52012-07-18 05:45:16 -03002018 return 0;
2019}
2020
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002021static int get_edid_spa_location(const u8 *edid)
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002022{
2023 u8 d;
2024
2025 if ((edid[0x7e] != 1) ||
2026 (edid[0x80] != 0x02) ||
2027 (edid[0x81] != 0x03)) {
2028 return -1;
2029 }
2030
2031 /* search Vendor Specific Data Block (tag 3) */
2032 d = edid[0x82] & 0x7f;
2033 if (d > 4) {
2034 int i = 0x84;
2035 int end = 0x80 + d;
2036
2037 do {
2038 u8 tag = edid[i] >> 5;
2039 u8 len = edid[i] & 0x1f;
2040
2041 if ((tag == 3) && (len >= 5))
2042 return i + 4;
2043 i += len + 1;
2044 } while (i < end);
2045 }
2046 return -1;
2047}
2048
Pablo Antonb44b2e02015-02-03 14:13:18 -03002049static int adv76xx_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
Hans Verkuil54450f52012-07-18 05:45:16 -03002050{
Pablo Antonb44b2e02015-02-03 14:13:18 -03002051 struct adv76xx_state *state = to_state(sd);
2052 const struct adv76xx_chip_info *info = state->info;
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002053 int spa_loc;
Hans Verkuil54450f52012-07-18 05:45:16 -03002054 int err;
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002055 int i;
Hans Verkuil54450f52012-07-18 05:45:16 -03002056
Hans Verkuildd9ac112014-11-07 09:34:57 -03002057 memset(edid->reserved, 0, sizeof(edid->reserved));
2058
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002059 if (edid->pad > ADV7604_PAD_HDMI_PORT_D)
Hans Verkuil54450f52012-07-18 05:45:16 -03002060 return -EINVAL;
2061 if (edid->start_block != 0)
2062 return -EINVAL;
2063 if (edid->blocks == 0) {
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002064 /* Disable hotplug and I2C access to EDID RAM from DDC port */
Mats Randgaard4a31a932013-12-10 09:45:00 -03002065 state->edid.present &= ~(1 << edid->pad);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002066 adv76xx_set_hpd(state, state->edid.present);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002067 rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002068
Hans Verkuil54450f52012-07-18 05:45:16 -03002069 /* Fall back to a 16:9 aspect ratio */
2070 state->aspect_ratio.numerator = 16;
2071 state->aspect_ratio.denominator = 9;
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002072
2073 if (!state->edid.present)
2074 state->edid.blocks = 0;
2075
2076 v4l2_dbg(2, debug, sd, "%s: clear EDID pad %d, edid.present = 0x%x\n",
2077 __func__, edid->pad, state->edid.present);
Hans Verkuil54450f52012-07-18 05:45:16 -03002078 return 0;
2079 }
Mats Randgaard4a31a932013-12-10 09:45:00 -03002080 if (edid->blocks > 2) {
2081 edid->blocks = 2;
Hans Verkuil54450f52012-07-18 05:45:16 -03002082 return -E2BIG;
Mats Randgaard4a31a932013-12-10 09:45:00 -03002083 }
Mats Randgaard4a31a932013-12-10 09:45:00 -03002084
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002085 v4l2_dbg(2, debug, sd, "%s: write EDID pad %d, edid.present = 0x%x\n",
2086 __func__, edid->pad, state->edid.present);
2087
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002088 /* Disable hotplug and I2C access to EDID RAM from DDC port */
Mats Randgaard4a31a932013-12-10 09:45:00 -03002089 cancel_delayed_work_sync(&state->delayed_work_enable_hotplug);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002090 adv76xx_set_hpd(state, 0);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002091 rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, 0x00);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002092
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002093 spa_loc = get_edid_spa_location(edid->edid);
2094 if (spa_loc < 0)
2095 spa_loc = 0xc0; /* Default value [REF_02, p. 116] */
2096
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002097 switch (edid->pad) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03002098 case ADV76XX_PAD_HDMI_PORT_A:
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002099 state->spa_port_a[0] = edid->edid[spa_loc];
2100 state->spa_port_a[1] = edid->edid[spa_loc + 1];
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002101 break;
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002102 case ADV7604_PAD_HDMI_PORT_B:
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002103 rep_write(sd, 0x70, edid->edid[spa_loc]);
2104 rep_write(sd, 0x71, edid->edid[spa_loc + 1]);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002105 break;
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002106 case ADV7604_PAD_HDMI_PORT_C:
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002107 rep_write(sd, 0x72, edid->edid[spa_loc]);
2108 rep_write(sd, 0x73, edid->edid[spa_loc + 1]);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002109 break;
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002110 case ADV7604_PAD_HDMI_PORT_D:
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002111 rep_write(sd, 0x74, edid->edid[spa_loc]);
2112 rep_write(sd, 0x75, edid->edid[spa_loc + 1]);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002113 break;
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002114 default:
2115 return -EINVAL;
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002116 }
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002117
2118 if (info->type == ADV7604) {
2119 rep_write(sd, 0x76, spa_loc & 0xff);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002120 rep_write_clr_set(sd, 0x77, 0x40, (spa_loc & 0x100) >> 2);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002121 } else {
Ulrich Hechtb5a442a2016-02-17 12:57:56 -02002122 /* ADV7612 Software Manual Rev. A, p. 15 */
2123 rep_write(sd, 0x70, spa_loc & 0xff);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002124 rep_write_clr_set(sd, 0x71, 0x01, (spa_loc & 0x100) >> 8);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002125 }
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002126
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002127 edid->edid[spa_loc] = state->spa_port_a[0];
2128 edid->edid[spa_loc + 1] = state->spa_port_a[1];
Mats Randgaard4a31a932013-12-10 09:45:00 -03002129
2130 memcpy(state->edid.edid, edid->edid, 128 * edid->blocks);
2131 state->edid.blocks = edid->blocks;
Hans Verkuil54450f52012-07-18 05:45:16 -03002132 state->aspect_ratio = v4l2_calc_aspect_ratio(edid->edid[0x15],
2133 edid->edid[0x16]);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002134 state->edid.present |= 1 << edid->pad;
Mats Randgaard4a31a932013-12-10 09:45:00 -03002135
2136 err = edid_write_block(sd, 128 * edid->blocks, state->edid.edid);
2137 if (err < 0) {
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002138 v4l2_err(sd, "error %d writing edid pad %d\n", err, edid->pad);
Mats Randgaard4a31a932013-12-10 09:45:00 -03002139 return err;
2140 }
2141
Pablo Antonb44b2e02015-02-03 14:13:18 -03002142 /* adv76xx calculates the checksums and enables I2C access to internal
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002143 EDID RAM from DDC port. */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002144 rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002145
2146 for (i = 0; i < 1000; i++) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002147 if (rep_read(sd, info->edid_status_reg) & state->edid.present)
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002148 break;
2149 mdelay(1);
2150 }
2151 if (i == 1000) {
2152 v4l2_err(sd, "error enabling edid (0x%x)\n", state->edid.present);
2153 return -EIO;
2154 }
2155
Mats Randgaard4a31a932013-12-10 09:45:00 -03002156 /* enable hotplug after 100 ms */
Bhaktipriya Shridhar0423ff92016-07-02 07:43:55 -03002157 schedule_delayed_work(&state->delayed_work_enable_hotplug, HZ / 10);
Mats Randgaard4a31a932013-12-10 09:45:00 -03002158 return 0;
Hans Verkuil54450f52012-07-18 05:45:16 -03002159}
2160
2161/*********** avi info frame CEA-861-E **************/
2162
Hans Verkuil516613c2015-06-07 07:32:33 -03002163static const struct adv76xx_cfg_read_infoframe adv76xx_cri[] = {
2164 { "AVI", 0x01, 0xe0, 0x00 },
2165 { "Audio", 0x02, 0xe3, 0x1c },
2166 { "SDP", 0x04, 0xe6, 0x2a },
2167 { "Vendor", 0x10, 0xec, 0x54 }
2168};
2169
2170static int adv76xx_read_infoframe(struct v4l2_subdev *sd, int index,
2171 union hdmi_infoframe *frame)
2172{
2173 uint8_t buffer[32];
2174 u8 len;
2175 int i;
2176
2177 if (!(io_read(sd, 0x60) & adv76xx_cri[index].present_mask)) {
2178 v4l2_info(sd, "%s infoframe not received\n",
2179 adv76xx_cri[index].desc);
2180 return -ENOENT;
2181 }
2182
2183 for (i = 0; i < 3; i++)
2184 buffer[i] = infoframe_read(sd,
2185 adv76xx_cri[index].head_addr + i);
2186
2187 len = buffer[2] + 1;
2188
2189 if (len + 3 > sizeof(buffer)) {
2190 v4l2_err(sd, "%s: invalid %s infoframe length %d\n", __func__,
2191 adv76xx_cri[index].desc, len);
2192 return -ENOENT;
2193 }
2194
2195 for (i = 0; i < len; i++)
2196 buffer[i + 3] = infoframe_read(sd,
2197 adv76xx_cri[index].payload_addr + i);
2198
2199 if (hdmi_infoframe_unpack(frame, buffer) < 0) {
2200 v4l2_err(sd, "%s: unpack of %s infoframe failed\n", __func__,
2201 adv76xx_cri[index].desc);
2202 return -ENOENT;
2203 }
2204 return 0;
2205}
2206
2207static void adv76xx_log_infoframes(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03002208{
2209 int i;
Hans Verkuil54450f52012-07-18 05:45:16 -03002210
Martin Buggebb88f322013-08-14 08:52:46 -03002211 if (!is_hdmi(sd)) {
Hans Verkuil516613c2015-06-07 07:32:33 -03002212 v4l2_info(sd, "receive DVI-D signal, no infoframes\n");
Hans Verkuil54450f52012-07-18 05:45:16 -03002213 return;
2214 }
2215
Hans Verkuil516613c2015-06-07 07:32:33 -03002216 for (i = 0; i < ARRAY_SIZE(adv76xx_cri); i++) {
2217 union hdmi_infoframe frame;
2218 struct i2c_client *client = v4l2_get_subdevdata(sd);
2219
2220 if (adv76xx_read_infoframe(sd, i, &frame))
2221 return;
2222 hdmi_infoframe_log(KERN_INFO, &client->dev, &frame);
Hans Verkuil54450f52012-07-18 05:45:16 -03002223 }
Hans Verkuil54450f52012-07-18 05:45:16 -03002224}
2225
Pablo Antonb44b2e02015-02-03 14:13:18 -03002226static int adv76xx_log_status(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03002227{
Pablo Antonb44b2e02015-02-03 14:13:18 -03002228 struct adv76xx_state *state = to_state(sd);
2229 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil54450f52012-07-18 05:45:16 -03002230 struct v4l2_dv_timings timings;
2231 struct stdi_readback stdi;
2232 u8 reg_io_0x02 = io_read(sd, 0x02);
Laurent Pinchart4a2ccdd2014-01-08 20:26:55 -03002233 u8 edid_enabled;
2234 u8 cable_det;
Hans Verkuil54450f52012-07-18 05:45:16 -03002235
Lars-Peter Clausenf216ccb2013-11-25 16:15:29 -03002236 static const char * const csc_coeff_sel_rb[16] = {
Hans Verkuil54450f52012-07-18 05:45:16 -03002237 "bypassed", "YPbPr601 -> RGB", "reserved", "YPbPr709 -> RGB",
2238 "reserved", "RGB -> YPbPr601", "reserved", "RGB -> YPbPr709",
2239 "reserved", "YPbPr709 -> YPbPr601", "YPbPr601 -> YPbPr709",
2240 "reserved", "reserved", "reserved", "reserved", "manual"
2241 };
Lars-Peter Clausenf216ccb2013-11-25 16:15:29 -03002242 static const char * const input_color_space_txt[16] = {
Hans Verkuil54450f52012-07-18 05:45:16 -03002243 "RGB limited range (16-235)", "RGB full range (0-255)",
2244 "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
Mats Randgaard98332392013-12-05 10:05:58 -03002245 "xvYCC Bt.601", "xvYCC Bt.709",
Hans Verkuil54450f52012-07-18 05:45:16 -03002246 "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
2247 "invalid", "invalid", "invalid", "invalid", "invalid",
2248 "invalid", "invalid", "automatic"
2249 };
Hans Verkuil7a5d99e2015-06-07 07:32:35 -03002250 static const char * const hdmi_color_space_txt[16] = {
2251 "RGB limited range (16-235)", "RGB full range (0-255)",
2252 "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
2253 "xvYCC Bt.601", "xvYCC Bt.709",
2254 "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
2255 "sYCC", "Adobe YCC 601", "AdobeRGB", "invalid", "invalid",
2256 "invalid", "invalid", "invalid"
2257 };
Lars-Peter Clausenf216ccb2013-11-25 16:15:29 -03002258 static const char * const rgb_quantization_range_txt[] = {
Hans Verkuil54450f52012-07-18 05:45:16 -03002259 "Automatic",
2260 "RGB limited range (16-235)",
2261 "RGB full range (0-255)",
2262 };
Lars-Peter Clausenf216ccb2013-11-25 16:15:29 -03002263 static const char * const deep_color_mode_txt[4] = {
Martin Buggebb88f322013-08-14 08:52:46 -03002264 "8-bits per channel",
2265 "10-bits per channel",
2266 "12-bits per channel",
2267 "16-bits per channel (not supported)"
2268 };
Hans Verkuil54450f52012-07-18 05:45:16 -03002269
2270 v4l2_info(sd, "-----Chip status-----\n");
2271 v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on");
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002272 edid_enabled = rep_read(sd, info->edid_status_reg);
Mats Randgaard4a31a932013-12-10 09:45:00 -03002273 v4l2_info(sd, "EDID enabled port A: %s, B: %s, C: %s, D: %s\n",
Laurent Pinchart4a2ccdd2014-01-08 20:26:55 -03002274 ((edid_enabled & 0x01) ? "Yes" : "No"),
2275 ((edid_enabled & 0x02) ? "Yes" : "No"),
2276 ((edid_enabled & 0x04) ? "Yes" : "No"),
2277 ((edid_enabled & 0x08) ? "Yes" : "No"));
Hans Verkuil54450f52012-07-18 05:45:16 -03002278 v4l2_info(sd, "CEC: %s\n", !!(cec_read(sd, 0x2a) & 0x01) ?
2279 "enabled" : "disabled");
2280
2281 v4l2_info(sd, "-----Signal status-----\n");
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002282 cable_det = info->read_cable_det(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -03002283 v4l2_info(sd, "Cable detected (+5V power) port A: %s, B: %s, C: %s, D: %s\n",
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002284 ((cable_det & 0x01) ? "Yes" : "No"),
2285 ((cable_det & 0x02) ? "Yes" : "No"),
Laurent Pinchart4a2ccdd2014-01-08 20:26:55 -03002286 ((cable_det & 0x04) ? "Yes" : "No"),
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002287 ((cable_det & 0x08) ? "Yes" : "No"));
Hans Verkuil54450f52012-07-18 05:45:16 -03002288 v4l2_info(sd, "TMDS signal detected: %s\n",
2289 no_signal_tmds(sd) ? "false" : "true");
2290 v4l2_info(sd, "TMDS signal locked: %s\n",
2291 no_lock_tmds(sd) ? "false" : "true");
2292 v4l2_info(sd, "SSPD locked: %s\n", no_lock_sspd(sd) ? "false" : "true");
2293 v4l2_info(sd, "STDI locked: %s\n", no_lock_stdi(sd) ? "false" : "true");
2294 v4l2_info(sd, "CP locked: %s\n", no_lock_cp(sd) ? "false" : "true");
2295 v4l2_info(sd, "CP free run: %s\n",
jean-michel.hautbois@vodalys.com58514622015-02-06 11:37:58 -03002296 (in_free_run(sd)) ? "on" : "off");
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03002297 v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n",
2298 io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f,
2299 (io_read(sd, 0x01) & 0x70) >> 4);
Hans Verkuil54450f52012-07-18 05:45:16 -03002300
2301 v4l2_info(sd, "-----Video Timings-----\n");
2302 if (read_stdi(sd, &stdi))
2303 v4l2_info(sd, "STDI: not locked\n");
2304 else
2305 v4l2_info(sd, "STDI: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %s, %chsync, %cvsync\n",
2306 stdi.lcf, stdi.bl, stdi.lcvs,
2307 stdi.interlaced ? "interlaced" : "progressive",
2308 stdi.hs_pol, stdi.vs_pol);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002309 if (adv76xx_query_dv_timings(sd, &timings))
Hans Verkuil54450f52012-07-18 05:45:16 -03002310 v4l2_info(sd, "No video detected\n");
2311 else
Hans Verkuil11d034c2013-08-15 08:05:59 -03002312 v4l2_print_dv_timings(sd->name, "Detected format: ",
2313 &timings, true);
2314 v4l2_print_dv_timings(sd->name, "Configured format: ",
2315 &state->timings, true);
Hans Verkuil54450f52012-07-18 05:45:16 -03002316
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002317 if (no_signal(sd))
2318 return 0;
2319
Hans Verkuil54450f52012-07-18 05:45:16 -03002320 v4l2_info(sd, "-----Color space-----\n");
2321 v4l2_info(sd, "RGB quantization range ctrl: %s\n",
2322 rgb_quantization_range_txt[state->rgb_quantization_range]);
2323 v4l2_info(sd, "Input color space: %s\n",
2324 input_color_space_txt[reg_io_0x02 >> 4]);
Hans Verkuil7a5d99e2015-06-07 07:32:35 -03002325 v4l2_info(sd, "Output color space: %s %s, saturator %s, alt-gamma %s\n",
Hans Verkuil54450f52012-07-18 05:45:16 -03002326 (reg_io_0x02 & 0x02) ? "RGB" : "YCbCr",
2327 (reg_io_0x02 & 0x04) ? "(16-235)" : "(0-255)",
Hans Verkuil5dd7d882015-06-07 07:32:34 -03002328 (((reg_io_0x02 >> 2) & 0x01) ^ (reg_io_0x02 & 0x01)) ?
Hans Verkuil7a5d99e2015-06-07 07:32:35 -03002329 "enabled" : "disabled",
2330 (reg_io_0x02 & 0x08) ? "enabled" : "disabled");
Hans Verkuil54450f52012-07-18 05:45:16 -03002331 v4l2_info(sd, "Color space conversion: %s\n",
jean-michel.hautbois@vodalys.com80f49442015-02-04 11:16:00 -03002332 csc_coeff_sel_rb[cp_read(sd, info->cp_csc) >> 4]);
Hans Verkuil54450f52012-07-18 05:45:16 -03002333
Mats Randgaard4a31a932013-12-10 09:45:00 -03002334 if (!is_digital_input(sd))
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002335 return 0;
2336
2337 v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D");
Mats Randgaard4a31a932013-12-10 09:45:00 -03002338 v4l2_info(sd, "Digital video port selected: %c\n",
2339 (hdmi_read(sd, 0x00) & 0x03) + 'A');
2340 v4l2_info(sd, "HDCP encrypted content: %s\n",
2341 (hdmi_read(sd, 0x05) & 0x40) ? "true" : "false");
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002342 v4l2_info(sd, "HDCP keys read: %s%s\n",
2343 (hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no",
2344 (hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : "");
Hans Verkuil77639ff2014-09-12 06:02:02 -03002345 if (is_hdmi(sd)) {
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002346 bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01;
2347 bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01;
2348 bool audio_mute = io_read(sd, 0x65) & 0x40;
2349
2350 v4l2_info(sd, "Audio: pll %s, samples %s, %s\n",
2351 audio_pll_locked ? "locked" : "not locked",
2352 audio_sample_packet_detect ? "detected" : "not detected",
2353 audio_mute ? "muted" : "enabled");
2354 if (audio_pll_locked && audio_sample_packet_detect) {
2355 v4l2_info(sd, "Audio format: %s\n",
2356 (hdmi_read(sd, 0x07) & 0x20) ? "multi-channel" : "stereo");
2357 }
2358 v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) +
2359 (hdmi_read(sd, 0x5c) << 8) +
2360 (hdmi_read(sd, 0x5d) & 0xf0));
2361 v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) +
2362 (hdmi_read(sd, 0x5e) << 8) +
2363 hdmi_read(sd, 0x5f));
2364 v4l2_info(sd, "AV Mute: %s\n", (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off");
2365
2366 v4l2_info(sd, "Deep color mode: %s\n", deep_color_mode_txt[(hdmi_read(sd, 0x0b) & 0x60) >> 5]);
Hans Verkuil7a5d99e2015-06-07 07:32:35 -03002367 v4l2_info(sd, "HDMI colorspace: %s\n", hdmi_color_space_txt[hdmi_read(sd, 0x53) & 0xf]);
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002368
Hans Verkuil516613c2015-06-07 07:32:33 -03002369 adv76xx_log_infoframes(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03002370 }
2371
2372 return 0;
2373}
2374
Lars-Peter Clausen6f5bcfc2015-06-24 13:50:30 -03002375static int adv76xx_subscribe_event(struct v4l2_subdev *sd,
2376 struct v4l2_fh *fh,
2377 struct v4l2_event_subscription *sub)
2378{
2379 switch (sub->type) {
2380 case V4L2_EVENT_SOURCE_CHANGE:
2381 return v4l2_src_change_event_subdev_subscribe(sd, fh, sub);
2382 case V4L2_EVENT_CTRL:
2383 return v4l2_ctrl_subdev_subscribe_event(sd, fh, sub);
2384 default:
2385 return -EINVAL;
2386 }
2387}
2388
Hans Verkuil54450f52012-07-18 05:45:16 -03002389/* ----------------------------------------------------------------------- */
2390
Pablo Antonb44b2e02015-02-03 14:13:18 -03002391static const struct v4l2_ctrl_ops adv76xx_ctrl_ops = {
2392 .s_ctrl = adv76xx_s_ctrl,
Hans Verkuil297a4142016-01-27 11:31:41 -02002393 .g_volatile_ctrl = adv76xx_g_volatile_ctrl,
Hans Verkuil54450f52012-07-18 05:45:16 -03002394};
2395
Pablo Antonb44b2e02015-02-03 14:13:18 -03002396static const struct v4l2_subdev_core_ops adv76xx_core_ops = {
2397 .log_status = adv76xx_log_status,
2398 .interrupt_service_routine = adv76xx_isr,
Lars-Peter Clausen6f5bcfc2015-06-24 13:50:30 -03002399 .subscribe_event = adv76xx_subscribe_event,
Lars-Peter Clausen09756262015-06-24 13:50:27 -03002400 .unsubscribe_event = v4l2_event_subdev_unsubscribe,
Hans Verkuil54450f52012-07-18 05:45:16 -03002401#ifdef CONFIG_VIDEO_ADV_DEBUG
Pablo Antonb44b2e02015-02-03 14:13:18 -03002402 .g_register = adv76xx_g_register,
2403 .s_register = adv76xx_s_register,
Hans Verkuil54450f52012-07-18 05:45:16 -03002404#endif
2405};
2406
Pablo Antonb44b2e02015-02-03 14:13:18 -03002407static const struct v4l2_subdev_video_ops adv76xx_video_ops = {
2408 .s_routing = adv76xx_s_routing,
2409 .g_input_status = adv76xx_g_input_status,
2410 .s_dv_timings = adv76xx_s_dv_timings,
2411 .g_dv_timings = adv76xx_g_dv_timings,
2412 .query_dv_timings = adv76xx_query_dv_timings,
Hans Verkuil54450f52012-07-18 05:45:16 -03002413};
2414
Pablo Antonb44b2e02015-02-03 14:13:18 -03002415static const struct v4l2_subdev_pad_ops adv76xx_pad_ops = {
2416 .enum_mbus_code = adv76xx_enum_mbus_code,
Ulrich Hechtb7d4d2f2015-12-22 12:22:01 -02002417 .get_selection = adv76xx_get_selection,
Pablo Antonb44b2e02015-02-03 14:13:18 -03002418 .get_fmt = adv76xx_get_format,
2419 .set_fmt = adv76xx_set_format,
2420 .get_edid = adv76xx_get_edid,
2421 .set_edid = adv76xx_set_edid,
2422 .dv_timings_cap = adv76xx_dv_timings_cap,
2423 .enum_dv_timings = adv76xx_enum_dv_timings,
Hans Verkuil54450f52012-07-18 05:45:16 -03002424};
2425
Pablo Antonb44b2e02015-02-03 14:13:18 -03002426static const struct v4l2_subdev_ops adv76xx_ops = {
2427 .core = &adv76xx_core_ops,
2428 .video = &adv76xx_video_ops,
2429 .pad = &adv76xx_pad_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03002430};
2431
2432/* -------------------------- custom ctrls ---------------------------------- */
2433
2434static const struct v4l2_ctrl_config adv7604_ctrl_analog_sampling_phase = {
Pablo Antonb44b2e02015-02-03 14:13:18 -03002435 .ops = &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03002436 .id = V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE,
2437 .name = "Analog Sampling Phase",
2438 .type = V4L2_CTRL_TYPE_INTEGER,
2439 .min = 0,
2440 .max = 0x1f,
2441 .step = 1,
2442 .def = 0,
2443};
2444
Pablo Antonb44b2e02015-02-03 14:13:18 -03002445static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color_manual = {
2446 .ops = &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03002447 .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL,
2448 .name = "Free Running Color, Manual",
2449 .type = V4L2_CTRL_TYPE_BOOLEAN,
2450 .min = false,
2451 .max = true,
2452 .step = 1,
2453 .def = false,
2454};
2455
Pablo Antonb44b2e02015-02-03 14:13:18 -03002456static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color = {
2457 .ops = &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03002458 .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR,
2459 .name = "Free Running Color",
2460 .type = V4L2_CTRL_TYPE_INTEGER,
2461 .min = 0x0,
2462 .max = 0xffffff,
2463 .step = 0x1,
2464 .def = 0x0,
2465};
2466
2467/* ----------------------------------------------------------------------- */
2468
Pablo Antonb44b2e02015-02-03 14:13:18 -03002469static int adv76xx_core_init(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03002470{
Pablo Antonb44b2e02015-02-03 14:13:18 -03002471 struct adv76xx_state *state = to_state(sd);
2472 const struct adv76xx_chip_info *info = state->info;
2473 struct adv76xx_platform_data *pdata = &state->pdata;
Hans Verkuil54450f52012-07-18 05:45:16 -03002474
2475 hdmi_write(sd, 0x48,
2476 (pdata->disable_pwrdnb ? 0x80 : 0) |
2477 (pdata->disable_cable_det_rst ? 0x40 : 0));
2478
2479 disable_input(sd);
2480
Laurent Pinchart5ef54b52014-01-31 10:57:27 -03002481 if (pdata->default_input >= 0 &&
2482 pdata->default_input < state->source_pad) {
2483 state->selected_input = pdata->default_input;
2484 select_input(sd);
2485 enable_input(sd);
2486 }
2487
Hans Verkuil54450f52012-07-18 05:45:16 -03002488 /* power */
2489 io_write(sd, 0x0c, 0x42); /* Power up part and power down VDP */
2490 io_write(sd, 0x0b, 0x44); /* Power down ESDP block */
2491 cp_write(sd, 0xcf, 0x01); /* Power down macrovision */
2492
2493 /* video format */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002494 io_write_clr_set(sd, 0x02, 0x0f,
Hans Verkuil54450f52012-07-18 05:45:16 -03002495 pdata->alt_gamma << 3 |
2496 pdata->op_656_range << 2 |
Hans Verkuil54450f52012-07-18 05:45:16 -03002497 pdata->alt_data_sat << 0);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002498 io_write_clr_set(sd, 0x05, 0x0e, pdata->blank_data << 3 |
Laurent Pinchart539b33b2014-01-26 18:42:37 -03002499 pdata->insert_av_codes << 2 |
2500 pdata->replicate_av_codes << 1);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002501 adv76xx_setup_format(state);
Hans Verkuil54450f52012-07-18 05:45:16 -03002502
Hans Verkuil54450f52012-07-18 05:45:16 -03002503 cp_write(sd, 0x69, 0x30); /* Enable CP CSC */
Martin Bugge98908692013-12-20 05:14:57 -03002504
2505 /* VS, HS polarities */
Laurent Pinchart1b5ab872014-02-04 19:57:56 -03002506 io_write(sd, 0x06, 0xa0 | pdata->inv_vs_pol << 2 |
2507 pdata->inv_hs_pol << 1 | pdata->inv_llc_pol);
Mikhail Khelikf31b62e2013-12-20 05:12:00 -03002508
2509 /* Adjust drive strength */
2510 io_write(sd, 0x14, 0x40 | pdata->dr_str_data << 4 |
2511 pdata->dr_str_clk << 2 |
2512 pdata->dr_str_sync);
2513
Hans Verkuil54450f52012-07-18 05:45:16 -03002514 cp_write(sd, 0xba, (pdata->hdmi_free_run_mode << 1) | 0x01); /* HDMI free run */
2515 cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */
2516 cp_write(sd, 0xf9, 0x23); /* STDI ch. 1 - LCVS change threshold -
Hans Verkuil80939642012-10-16 05:46:21 -03002517 ADI recommended setting [REF_01, c. 2.3.3] */
Hans Verkuil54450f52012-07-18 05:45:16 -03002518 cp_write(sd, 0x45, 0x23); /* STDI ch. 2 - LCVS change threshold -
Hans Verkuil80939642012-10-16 05:46:21 -03002519 ADI recommended setting [REF_01, c. 2.3.3] */
Hans Verkuil54450f52012-07-18 05:45:16 -03002520 cp_write(sd, 0xc9, 0x2d); /* use prim_mode and vid_std as free run resolution
2521 for digital formats */
2522
Mats Randgaard5474b982013-12-05 10:33:41 -03002523 /* HDMI audio */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002524 hdmi_write_clr_set(sd, 0x15, 0x03, 0x03); /* Mute on FIFO over-/underflow [REF_01, c. 1.2.18] */
2525 hdmi_write_clr_set(sd, 0x1a, 0x0e, 0x08); /* Wait 1 s before unmute */
2526 hdmi_write_clr_set(sd, 0x68, 0x06, 0x06); /* FIFO reset on over-/underflow [REF_01, c. 1.2.19] */
Mats Randgaard5474b982013-12-05 10:33:41 -03002527
Hans Verkuil54450f52012-07-18 05:45:16 -03002528 /* TODO from platform data */
2529 afe_write(sd, 0xb5, 0x01); /* Setting MCLK to 256Fs */
2530
Pablo Antonb44b2e02015-02-03 14:13:18 -03002531 if (adv76xx_has_afe(state)) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002532 afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002533 io_write_clr_set(sd, 0x30, 1 << 4, pdata->output_bus_lsb_to_msb << 4);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002534 }
Hans Verkuil54450f52012-07-18 05:45:16 -03002535
Hans Verkuil54450f52012-07-18 05:45:16 -03002536 /* interrupts */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002537 io_write(sd, 0x40, 0xc0 | pdata->int1_config); /* Configure INT1 */
Hans Verkuil54450f52012-07-18 05:45:16 -03002538 io_write(sd, 0x46, 0x98); /* Enable SSPD, STDI and CP unlocked interrupts */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002539 io_write(sd, 0x6e, info->fmt_change_digital_mask); /* Enable V_LOCKED and DE_REGEN_LCK interrupts */
2540 io_write(sd, 0x73, info->cable_det_mask); /* Enable cable detection (+5v) interrupts */
2541 info->setup_irqs(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03002542
2543 return v4l2_ctrl_handler_setup(sd->ctrl_handler);
2544}
2545
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002546static void adv7604_setup_irqs(struct v4l2_subdev *sd)
2547{
2548 io_write(sd, 0x41, 0xd7); /* STDI irq for any change, disable INT2 */
2549}
2550
2551static void adv7611_setup_irqs(struct v4l2_subdev *sd)
2552{
2553 io_write(sd, 0x41, 0xd0); /* STDI irq for any change, disable INT2 */
2554}
2555
William Towle8331d302015-06-03 10:59:51 -03002556static void adv7612_setup_irqs(struct v4l2_subdev *sd)
2557{
2558 io_write(sd, 0x41, 0xd0); /* disable INT2 */
2559}
2560
Pablo Antonb44b2e02015-02-03 14:13:18 -03002561static void adv76xx_unregister_clients(struct adv76xx_state *state)
Hans Verkuil54450f52012-07-18 05:45:16 -03002562{
Laurent Pinchart05cacb12014-01-30 16:32:21 -03002563 unsigned int i;
2564
2565 for (i = 1; i < ARRAY_SIZE(state->i2c_clients); ++i) {
2566 if (state->i2c_clients[i])
2567 i2c_unregister_device(state->i2c_clients[i]);
2568 }
Hans Verkuil54450f52012-07-18 05:45:16 -03002569}
2570
Pablo Antonb44b2e02015-02-03 14:13:18 -03002571static struct i2c_client *adv76xx_dummy_client(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03002572 u8 addr, u8 io_reg)
2573{
2574 struct i2c_client *client = v4l2_get_subdevdata(sd);
2575
2576 if (addr)
2577 io_write(sd, io_reg, addr << 1);
2578 return i2c_new_dummy(client->adapter, io_read(sd, io_reg) >> 1);
2579}
2580
Pablo Antonb44b2e02015-02-03 14:13:18 -03002581static const struct adv76xx_reg_seq adv7604_recommended_settings_afe[] = {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002582 /* reset ADI recommended settings for HDMI: */
2583 /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002584 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
2585 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
2586 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x00 }, /* DDC bus active pull-up control */
2587 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x74 }, /* TMDS PLL optimization */
2588 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
2589 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0x74 }, /* TMDS PLL optimization */
2590 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x63 }, /* TMDS PLL optimization */
2591 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
2592 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
2593 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x88 }, /* equaliser */
2594 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2e }, /* equaliser */
2595 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x00 }, /* enable automatic EQ changing */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002596
2597 /* set ADI recommended settings for digitizer */
2598 /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002599 { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0x7b }, /* ADC noise shaping filter controls */
2600 { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x1f }, /* CP core gain controls */
2601 { ADV76XX_REG(ADV76XX_PAGE_CP, 0x3e), 0x04 }, /* CP core pre-gain control */
2602 { ADV76XX_REG(ADV76XX_PAGE_CP, 0xc3), 0x39 }, /* CP coast control. Graphics mode */
2603 { ADV76XX_REG(ADV76XX_PAGE_CP, 0x40), 0x5c }, /* CP core pre-gain control. Graphics mode */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002604
Pablo Antonb44b2e02015-02-03 14:13:18 -03002605 { ADV76XX_REG_SEQ_TERM, 0 },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002606};
2607
Pablo Antonb44b2e02015-02-03 14:13:18 -03002608static const struct adv76xx_reg_seq adv7604_recommended_settings_hdmi[] = {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002609 /* set ADI recommended settings for HDMI: */
2610 /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002611 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x84 }, /* HDMI filter optimization */
2612 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x10 }, /* DDC bus active pull-up control */
2613 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x39 }, /* TMDS PLL optimization */
2614 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
2615 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xb6 }, /* TMDS PLL optimization */
2616 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x03 }, /* TMDS PLL optimization */
2617 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
2618 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
2619 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x8b }, /* equaliser */
2620 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2d }, /* equaliser */
2621 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x01 }, /* enable automatic EQ changing */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002622
2623 /* reset ADI recommended settings for digitizer */
2624 /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002625 { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0xfb }, /* ADC noise shaping filter controls */
2626 { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x0d }, /* CP core gain controls */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002627
Pablo Antonb44b2e02015-02-03 14:13:18 -03002628 { ADV76XX_REG_SEQ_TERM, 0 },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002629};
2630
Pablo Antonb44b2e02015-02-03 14:13:18 -03002631static const struct adv76xx_reg_seq adv7611_recommended_settings_hdmi[] = {
Lars-Peter Clausenc41ad9c2014-06-17 08:52:24 -03002632 /* ADV7611 Register Settings Recommendations Rev 1.5, May 2014 */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002633 { ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 },
2634 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 },
2635 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 },
2636 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f },
2637 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 },
2638 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda },
2639 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 },
2640 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 },
2641 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 },
2642 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x04 },
2643 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x1e },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002644
Pablo Antonb44b2e02015-02-03 14:13:18 -03002645 { ADV76XX_REG_SEQ_TERM, 0 },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002646};
2647
William Towle8331d302015-06-03 10:59:51 -03002648static const struct adv76xx_reg_seq adv7612_recommended_settings_hdmi[] = {
2649 { ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 },
2650 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 },
2651 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 },
2652 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f },
2653 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 },
2654 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda },
2655 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 },
2656 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 },
2657 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 },
2658 { ADV76XX_REG_SEQ_TERM, 0 },
2659};
2660
Pablo Antonb44b2e02015-02-03 14:13:18 -03002661static const struct adv76xx_chip_info adv76xx_chip_info[] = {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002662 [ADV7604] = {
2663 .type = ADV7604,
2664 .has_afe = true,
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002665 .max_port = ADV7604_PAD_VGA_COMP,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002666 .num_dv_ports = 4,
2667 .edid_enable_reg = 0x77,
2668 .edid_status_reg = 0x7d,
2669 .lcf_reg = 0xb3,
2670 .tdms_lock_mask = 0xe0,
2671 .cable_det_mask = 0x1e,
2672 .fmt_change_digital_mask = 0xc1,
jean-michel.hautbois@vodalys.com80f49442015-02-04 11:16:00 -03002673 .cp_csc = 0xfc,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03002674 .formats = adv7604_formats,
2675 .nformats = ARRAY_SIZE(adv7604_formats),
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002676 .set_termination = adv7604_set_termination,
2677 .setup_irqs = adv7604_setup_irqs,
2678 .read_hdmi_pixelclock = adv7604_read_hdmi_pixelclock,
2679 .read_cable_det = adv7604_read_cable_det,
2680 .recommended_settings = {
2681 [0] = adv7604_recommended_settings_afe,
2682 [1] = adv7604_recommended_settings_hdmi,
2683 },
2684 .num_recommended_settings = {
2685 [0] = ARRAY_SIZE(adv7604_recommended_settings_afe),
2686 [1] = ARRAY_SIZE(adv7604_recommended_settings_hdmi),
2687 },
Pablo Antonb44b2e02015-02-03 14:13:18 -03002688 .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV7604_PAGE_AVLINK) |
2689 BIT(ADV76XX_PAGE_CEC) | BIT(ADV76XX_PAGE_INFOFRAME) |
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002690 BIT(ADV7604_PAGE_ESDP) | BIT(ADV7604_PAGE_DPP) |
Pablo Antonb44b2e02015-02-03 14:13:18 -03002691 BIT(ADV76XX_PAGE_AFE) | BIT(ADV76XX_PAGE_REP) |
2692 BIT(ADV76XX_PAGE_EDID) | BIT(ADV76XX_PAGE_HDMI) |
2693 BIT(ADV76XX_PAGE_TEST) | BIT(ADV76XX_PAGE_CP) |
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002694 BIT(ADV7604_PAGE_VDP),
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03002695 .linewidth_mask = 0xfff,
2696 .field0_height_mask = 0xfff,
2697 .field1_height_mask = 0xfff,
2698 .hfrontporch_mask = 0x3ff,
2699 .hsync_mask = 0x3ff,
2700 .hbackporch_mask = 0x3ff,
2701 .field0_vfrontporch_mask = 0x1fff,
2702 .field0_vsync_mask = 0x1fff,
2703 .field0_vbackporch_mask = 0x1fff,
2704 .field1_vfrontporch_mask = 0x1fff,
2705 .field1_vsync_mask = 0x1fff,
2706 .field1_vbackporch_mask = 0x1fff,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002707 },
2708 [ADV7611] = {
2709 .type = ADV7611,
2710 .has_afe = false,
Pablo Antonb44b2e02015-02-03 14:13:18 -03002711 .max_port = ADV76XX_PAD_HDMI_PORT_A,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002712 .num_dv_ports = 1,
2713 .edid_enable_reg = 0x74,
2714 .edid_status_reg = 0x76,
2715 .lcf_reg = 0xa3,
2716 .tdms_lock_mask = 0x43,
2717 .cable_det_mask = 0x01,
2718 .fmt_change_digital_mask = 0x03,
jean-michel.hautbois@vodalys.com80f49442015-02-04 11:16:00 -03002719 .cp_csc = 0xf4,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03002720 .formats = adv7611_formats,
2721 .nformats = ARRAY_SIZE(adv7611_formats),
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002722 .set_termination = adv7611_set_termination,
2723 .setup_irqs = adv7611_setup_irqs,
2724 .read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock,
2725 .read_cable_det = adv7611_read_cable_det,
2726 .recommended_settings = {
2727 [1] = adv7611_recommended_settings_hdmi,
2728 },
2729 .num_recommended_settings = {
2730 [1] = ARRAY_SIZE(adv7611_recommended_settings_hdmi),
2731 },
Pablo Antonb44b2e02015-02-03 14:13:18 -03002732 .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) |
2733 BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) |
2734 BIT(ADV76XX_PAGE_REP) | BIT(ADV76XX_PAGE_EDID) |
2735 BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP),
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03002736 .linewidth_mask = 0x1fff,
2737 .field0_height_mask = 0x1fff,
2738 .field1_height_mask = 0x1fff,
2739 .hfrontporch_mask = 0x1fff,
2740 .hsync_mask = 0x1fff,
2741 .hbackporch_mask = 0x1fff,
2742 .field0_vfrontporch_mask = 0x3fff,
2743 .field0_vsync_mask = 0x3fff,
2744 .field0_vbackporch_mask = 0x3fff,
2745 .field1_vfrontporch_mask = 0x3fff,
2746 .field1_vsync_mask = 0x3fff,
2747 .field1_vbackporch_mask = 0x3fff,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002748 },
William Towle8331d302015-06-03 10:59:51 -03002749 [ADV7612] = {
2750 .type = ADV7612,
2751 .has_afe = false,
William Towle7111cdd2015-07-23 09:21:34 -03002752 .max_port = ADV76XX_PAD_HDMI_PORT_A, /* B not supported */
2753 .num_dv_ports = 1, /* normally 2 */
William Towle8331d302015-06-03 10:59:51 -03002754 .edid_enable_reg = 0x74,
2755 .edid_status_reg = 0x76,
2756 .lcf_reg = 0xa3,
2757 .tdms_lock_mask = 0x43,
2758 .cable_det_mask = 0x01,
2759 .fmt_change_digital_mask = 0x03,
William Towle7111cdd2015-07-23 09:21:34 -03002760 .cp_csc = 0xf4,
William Towle8331d302015-06-03 10:59:51 -03002761 .formats = adv7612_formats,
2762 .nformats = ARRAY_SIZE(adv7612_formats),
2763 .set_termination = adv7611_set_termination,
2764 .setup_irqs = adv7612_setup_irqs,
2765 .read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock,
William Towle7111cdd2015-07-23 09:21:34 -03002766 .read_cable_det = adv7612_read_cable_det,
William Towle8331d302015-06-03 10:59:51 -03002767 .recommended_settings = {
2768 [1] = adv7612_recommended_settings_hdmi,
2769 },
2770 .num_recommended_settings = {
2771 [1] = ARRAY_SIZE(adv7612_recommended_settings_hdmi),
2772 },
2773 .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) |
2774 BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) |
2775 BIT(ADV76XX_PAGE_REP) | BIT(ADV76XX_PAGE_EDID) |
2776 BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP),
2777 .linewidth_mask = 0x1fff,
2778 .field0_height_mask = 0x1fff,
2779 .field1_height_mask = 0x1fff,
2780 .hfrontporch_mask = 0x1fff,
2781 .hsync_mask = 0x1fff,
2782 .hbackporch_mask = 0x1fff,
2783 .field0_vfrontporch_mask = 0x3fff,
2784 .field0_vsync_mask = 0x3fff,
2785 .field0_vbackporch_mask = 0x3fff,
2786 .field1_vfrontporch_mask = 0x3fff,
2787 .field1_vsync_mask = 0x3fff,
2788 .field1_vbackporch_mask = 0x3fff,
2789 },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002790};
2791
Fabian Frederick7f099a72015-03-16 16:54:33 -03002792static const struct i2c_device_id adv76xx_i2c_id[] = {
Pablo Antonb44b2e02015-02-03 14:13:18 -03002793 { "adv7604", (kernel_ulong_t)&adv76xx_chip_info[ADV7604] },
2794 { "adv7611", (kernel_ulong_t)&adv76xx_chip_info[ADV7611] },
William Towle8331d302015-06-03 10:59:51 -03002795 { "adv7612", (kernel_ulong_t)&adv76xx_chip_info[ADV7612] },
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002796 { }
2797};
Pablo Antonb44b2e02015-02-03 14:13:18 -03002798MODULE_DEVICE_TABLE(i2c, adv76xx_i2c_id);
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002799
Fabian Frederick7f099a72015-03-16 16:54:33 -03002800static const struct of_device_id adv76xx_of_id[] __maybe_unused = {
Pablo Antonb44b2e02015-02-03 14:13:18 -03002801 { .compatible = "adi,adv7611", .data = &adv76xx_chip_info[ADV7611] },
William Towle8331d302015-06-03 10:59:51 -03002802 { .compatible = "adi,adv7612", .data = &adv76xx_chip_info[ADV7612] },
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002803 { }
2804};
Pablo Antonb44b2e02015-02-03 14:13:18 -03002805MODULE_DEVICE_TABLE(of, adv76xx_of_id);
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002806
Pablo Antonb44b2e02015-02-03 14:13:18 -03002807static int adv76xx_parse_dt(struct adv76xx_state *state)
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002808{
Laurent Pinchart6fa88042014-02-04 20:23:16 -03002809 struct v4l2_of_endpoint bus_cfg;
2810 struct device_node *endpoint;
2811 struct device_node *np;
2812 unsigned int flags;
Javier Martinez Canillas7f6cd6c2016-01-11 14:47:10 -02002813 int ret;
Ian Moltonbf9c8222015-06-03 10:59:53 -03002814 u32 v;
Laurent Pinchart6fa88042014-02-04 20:23:16 -03002815
Pablo Antonb44b2e02015-02-03 14:13:18 -03002816 np = state->i2c_clients[ADV76XX_PAGE_IO]->dev.of_node;
Laurent Pinchart6fa88042014-02-04 20:23:16 -03002817
2818 /* Parse the endpoint. */
2819 endpoint = of_graph_get_next_endpoint(np, NULL);
2820 if (!endpoint)
2821 return -EINVAL;
2822
Javier Martinez Canillas7f6cd6c2016-01-11 14:47:10 -02002823 ret = v4l2_of_parse_endpoint(endpoint, &bus_cfg);
2824 if (ret) {
2825 of_node_put(endpoint);
2826 return ret;
2827 }
Ian Moltonbf9c8222015-06-03 10:59:53 -03002828
2829 if (!of_property_read_u32(endpoint, "default-input", &v))
2830 state->pdata.default_input = v;
2831 else
2832 state->pdata.default_input = -1;
2833
Laurent Pinchart6fa88042014-02-04 20:23:16 -03002834 of_node_put(endpoint);
2835
2836 flags = bus_cfg.bus.parallel.flags;
2837
2838 if (flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
2839 state->pdata.inv_hs_pol = 1;
2840
2841 if (flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
2842 state->pdata.inv_vs_pol = 1;
2843
2844 if (flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
2845 state->pdata.inv_llc_pol = 1;
2846
2847 if (bus_cfg.bus_type == V4L2_MBUS_BT656) {
2848 state->pdata.insert_av_codes = 1;
2849 state->pdata.op_656_range = 1;
2850 }
2851
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002852 /* Disable the interrupt for now as no DT-based board uses it. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002853 state->pdata.int1_config = ADV76XX_INT1_CONFIG_DISABLED;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002854
2855 /* Use the default I2C addresses. */
2856 state->pdata.i2c_addresses[ADV7604_PAGE_AVLINK] = 0x42;
Pablo Antonb44b2e02015-02-03 14:13:18 -03002857 state->pdata.i2c_addresses[ADV76XX_PAGE_CEC] = 0x40;
2858 state->pdata.i2c_addresses[ADV76XX_PAGE_INFOFRAME] = 0x3e;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002859 state->pdata.i2c_addresses[ADV7604_PAGE_ESDP] = 0x38;
2860 state->pdata.i2c_addresses[ADV7604_PAGE_DPP] = 0x3c;
Pablo Antonb44b2e02015-02-03 14:13:18 -03002861 state->pdata.i2c_addresses[ADV76XX_PAGE_AFE] = 0x26;
2862 state->pdata.i2c_addresses[ADV76XX_PAGE_REP] = 0x32;
2863 state->pdata.i2c_addresses[ADV76XX_PAGE_EDID] = 0x36;
2864 state->pdata.i2c_addresses[ADV76XX_PAGE_HDMI] = 0x34;
2865 state->pdata.i2c_addresses[ADV76XX_PAGE_TEST] = 0x30;
2866 state->pdata.i2c_addresses[ADV76XX_PAGE_CP] = 0x22;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002867 state->pdata.i2c_addresses[ADV7604_PAGE_VDP] = 0x24;
2868
2869 /* Hardcode the remaining platform data fields. */
2870 state->pdata.disable_pwrdnb = 0;
2871 state->pdata.disable_cable_det_rst = 0;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002872 state->pdata.blank_data = 1;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002873 state->pdata.alt_data_sat = 1;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002874 state->pdata.op_format_mode_sel = ADV7604_OP_FORMAT_MODE0;
2875 state->pdata.bus_order = ADV7604_BUS_ORDER_RGB;
2876
2877 return 0;
2878}
2879
Pablo Antonf862f572015-06-19 10:23:06 -03002880static const struct regmap_config adv76xx_regmap_cnf[] = {
2881 {
2882 .name = "io",
2883 .reg_bits = 8,
2884 .val_bits = 8,
2885
2886 .max_register = 0xff,
2887 .cache_type = REGCACHE_NONE,
2888 },
2889 {
2890 .name = "avlink",
2891 .reg_bits = 8,
2892 .val_bits = 8,
2893
2894 .max_register = 0xff,
2895 .cache_type = REGCACHE_NONE,
2896 },
2897 {
2898 .name = "cec",
2899 .reg_bits = 8,
2900 .val_bits = 8,
2901
2902 .max_register = 0xff,
2903 .cache_type = REGCACHE_NONE,
2904 },
2905 {
2906 .name = "infoframe",
2907 .reg_bits = 8,
2908 .val_bits = 8,
2909
2910 .max_register = 0xff,
2911 .cache_type = REGCACHE_NONE,
2912 },
2913 {
2914 .name = "esdp",
2915 .reg_bits = 8,
2916 .val_bits = 8,
2917
2918 .max_register = 0xff,
2919 .cache_type = REGCACHE_NONE,
2920 },
2921 {
2922 .name = "epp",
2923 .reg_bits = 8,
2924 .val_bits = 8,
2925
2926 .max_register = 0xff,
2927 .cache_type = REGCACHE_NONE,
2928 },
2929 {
2930 .name = "afe",
2931 .reg_bits = 8,
2932 .val_bits = 8,
2933
2934 .max_register = 0xff,
2935 .cache_type = REGCACHE_NONE,
2936 },
2937 {
2938 .name = "rep",
2939 .reg_bits = 8,
2940 .val_bits = 8,
2941
2942 .max_register = 0xff,
2943 .cache_type = REGCACHE_NONE,
2944 },
2945 {
2946 .name = "edid",
2947 .reg_bits = 8,
2948 .val_bits = 8,
2949
2950 .max_register = 0xff,
2951 .cache_type = REGCACHE_NONE,
2952 },
2953
2954 {
2955 .name = "hdmi",
2956 .reg_bits = 8,
2957 .val_bits = 8,
2958
2959 .max_register = 0xff,
2960 .cache_type = REGCACHE_NONE,
2961 },
2962 {
2963 .name = "test",
2964 .reg_bits = 8,
2965 .val_bits = 8,
2966
2967 .max_register = 0xff,
2968 .cache_type = REGCACHE_NONE,
2969 },
2970 {
2971 .name = "cp",
2972 .reg_bits = 8,
2973 .val_bits = 8,
2974
2975 .max_register = 0xff,
2976 .cache_type = REGCACHE_NONE,
2977 },
2978 {
2979 .name = "vdp",
2980 .reg_bits = 8,
2981 .val_bits = 8,
2982
2983 .max_register = 0xff,
2984 .cache_type = REGCACHE_NONE,
2985 },
2986};
2987
2988static int configure_regmap(struct adv76xx_state *state, int region)
2989{
2990 int err;
2991
2992 if (!state->i2c_clients[region])
2993 return -ENODEV;
2994
2995 state->regmap[region] =
2996 devm_regmap_init_i2c(state->i2c_clients[region],
2997 &adv76xx_regmap_cnf[region]);
2998
2999 if (IS_ERR(state->regmap[region])) {
3000 err = PTR_ERR(state->regmap[region]);
3001 v4l_err(state->i2c_clients[region],
3002 "Error initializing regmap %d with error %d\n",
3003 region, err);
3004 return -EINVAL;
3005 }
3006
3007 return 0;
3008}
3009
3010static int configure_regmaps(struct adv76xx_state *state)
3011{
3012 int i, err;
3013
3014 for (i = ADV7604_PAGE_AVLINK ; i < ADV76XX_PAGE_MAX; i++) {
3015 err = configure_regmap(state, i);
3016 if (err && (err != -ENODEV))
3017 return err;
3018 }
3019 return 0;
3020}
3021
Dragos Bogdanf5591da2016-06-22 08:30:42 -03003022static void adv76xx_reset(struct adv76xx_state *state)
3023{
3024 if (state->reset_gpio) {
3025 /* ADV76XX can be reset by a low reset pulse of minimum 5 ms. */
3026 gpiod_set_value_cansleep(state->reset_gpio, 0);
3027 usleep_range(5000, 10000);
3028 gpiod_set_value_cansleep(state->reset_gpio, 1);
3029 /* It is recommended to wait 5 ms after the low pulse before */
3030 /* an I2C write is performed to the ADV76XX. */
3031 usleep_range(5000, 10000);
3032 }
3033}
3034
Pablo Antonb44b2e02015-02-03 14:13:18 -03003035static int adv76xx_probe(struct i2c_client *client,
Hans Verkuil54450f52012-07-18 05:45:16 -03003036 const struct i2c_device_id *id)
3037{
Hans Verkuil591b72f2013-12-17 10:05:13 -03003038 static const struct v4l2_dv_timings cea640x480 =
3039 V4L2_DV_BT_CEA_640X480P59_94;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003040 struct adv76xx_state *state;
Hans Verkuil54450f52012-07-18 05:45:16 -03003041 struct v4l2_ctrl_handler *hdl;
Hans Verkuil297a4142016-01-27 11:31:41 -02003042 struct v4l2_ctrl *ctrl;
Hans Verkuil54450f52012-07-18 05:45:16 -03003043 struct v4l2_subdev *sd;
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03003044 unsigned int i;
Pablo Antonf862f572015-06-19 10:23:06 -03003045 unsigned int val, val2;
Hans Verkuil54450f52012-07-18 05:45:16 -03003046 int err;
3047
3048 /* Check if the adapter supports the needed features */
3049 if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
3050 return -EIO;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003051 v4l_dbg(1, debug, client, "detecting adv76xx client on address 0x%x\n",
Hans Verkuil54450f52012-07-18 05:45:16 -03003052 client->addr << 1);
3053
Laurent Pinchartc02b2112013-05-02 08:29:43 -03003054 state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
Hans Verkuil54450f52012-07-18 05:45:16 -03003055 if (!state) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03003056 v4l_err(client, "Could not allocate adv76xx_state memory!\n");
Hans Verkuil54450f52012-07-18 05:45:16 -03003057 return -ENOMEM;
3058 }
3059
Pablo Antonb44b2e02015-02-03 14:13:18 -03003060 state->i2c_clients[ADV76XX_PAGE_IO] = client;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003061
Mats Randgaard25a64ac2013-08-14 07:58:45 -03003062 /* initialize variables */
3063 state->restart_stdi_once = true;
Mats Randgaardff4f80f2013-12-05 10:24:05 -03003064 state->selected_input = ~0;
Mats Randgaard25a64ac2013-08-14 07:58:45 -03003065
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003066 if (IS_ENABLED(CONFIG_OF) && client->dev.of_node) {
3067 const struct of_device_id *oid;
3068
Pablo Antonb44b2e02015-02-03 14:13:18 -03003069 oid = of_match_node(adv76xx_of_id, client->dev.of_node);
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003070 state->info = oid->data;
3071
Pablo Antonb44b2e02015-02-03 14:13:18 -03003072 err = adv76xx_parse_dt(state);
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003073 if (err < 0) {
3074 v4l_err(client, "DT parsing error\n");
3075 return err;
3076 }
3077 } else if (client->dev.platform_data) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03003078 struct adv76xx_platform_data *pdata = client->dev.platform_data;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003079
Pablo Antonb44b2e02015-02-03 14:13:18 -03003080 state->info = (const struct adv76xx_chip_info *)id->driver_data;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003081 state->pdata = *pdata;
3082 } else {
Hans Verkuil54450f52012-07-18 05:45:16 -03003083 v4l_err(client, "No platform data!\n");
Laurent Pinchartc02b2112013-05-02 08:29:43 -03003084 return -ENODEV;
Hans Verkuil54450f52012-07-18 05:45:16 -03003085 }
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003086
3087 /* Request GPIOs. */
3088 for (i = 0; i < state->info->num_dv_ports; ++i) {
3089 state->hpd_gpio[i] =
Uwe Kleine-König269bd132015-03-02 04:00:44 -03003090 devm_gpiod_get_index_optional(&client->dev, "hpd", i,
3091 GPIOD_OUT_LOW);
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003092 if (IS_ERR(state->hpd_gpio[i]))
Uwe Kleine-König269bd132015-03-02 04:00:44 -03003093 return PTR_ERR(state->hpd_gpio[i]);
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003094
Uwe Kleine-König269bd132015-03-02 04:00:44 -03003095 if (state->hpd_gpio[i])
3096 v4l_info(client, "Handling HPD %u GPIO\n", i);
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003097 }
Dragos Bogdanf5591da2016-06-22 08:30:42 -03003098 state->reset_gpio = devm_gpiod_get_optional(&client->dev, "reset",
3099 GPIOD_OUT_HIGH);
3100 if (IS_ERR(state->reset_gpio))
3101 return PTR_ERR(state->reset_gpio);
3102
3103 adv76xx_reset(state);
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003104
Hans Verkuil591b72f2013-12-17 10:05:13 -03003105 state->timings = cea640x480;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003106 state->format = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
Hans Verkuil54450f52012-07-18 05:45:16 -03003107
3108 sd = &state->sd;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003109 v4l2_i2c_subdev_init(sd, client, &adv76xx_ops);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003110 snprintf(sd->name, sizeof(sd->name), "%s %d-%04x",
3111 id->name, i2c_adapter_id(client->adapter),
3112 client->addr);
Lars-Peter Clausen09756262015-06-24 13:50:27 -03003113 sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS;
Hans Verkuil54450f52012-07-18 05:45:16 -03003114
Pablo Antonf862f572015-06-19 10:23:06 -03003115 /* Configure IO Regmap region */
3116 err = configure_regmap(state, ADV76XX_PAGE_IO);
3117
3118 if (err) {
3119 v4l2_err(sd, "Error configuring IO regmap region\n");
3120 return -ENODEV;
3121 }
3122
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003123 /*
3124 * Verify that the chip is present. On ADV7604 the RD_INFO register only
3125 * identifies the revision, while on ADV7611 it identifies the model as
3126 * well. Use the HDMI slave address on ADV7604 and RD_INFO on ADV7611.
3127 */
William Towle8331d302015-06-03 10:59:51 -03003128 switch (state->info->type) {
3129 case ADV7604:
Pablo Antonf862f572015-06-19 10:23:06 -03003130 err = regmap_read(state->regmap[ADV76XX_PAGE_IO], 0xfb, &val);
3131 if (err) {
3132 v4l2_err(sd, "Error %d reading IO Regmap\n", err);
3133 return -ENODEV;
3134 }
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003135 if (val != 0x68) {
Pablo Antonf862f572015-06-19 10:23:06 -03003136 v4l2_err(sd, "not an adv7604 on address 0x%x\n",
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003137 client->addr << 1);
3138 return -ENODEV;
3139 }
William Towle8331d302015-06-03 10:59:51 -03003140 break;
3141 case ADV7611:
3142 case ADV7612:
Pablo Antonf862f572015-06-19 10:23:06 -03003143 err = regmap_read(state->regmap[ADV76XX_PAGE_IO],
3144 0xea,
3145 &val);
3146 if (err) {
3147 v4l2_err(sd, "Error %d reading IO Regmap\n", err);
3148 return -ENODEV;
3149 }
3150 val2 = val << 8;
3151 err = regmap_read(state->regmap[ADV76XX_PAGE_IO],
3152 0xeb,
3153 &val);
3154 if (err) {
3155 v4l2_err(sd, "Error %d reading IO Regmap\n", err);
3156 return -ENODEV;
3157 }
William Towlec1362382015-07-23 09:21:33 -03003158 val |= val2;
William Towle8331d302015-06-03 10:59:51 -03003159 if ((state->info->type == ADV7611 && val != 0x2051) ||
3160 (state->info->type == ADV7612 && val != 0x2041)) {
3161 v4l2_err(sd, "not an adv761x on address 0x%x\n",
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003162 client->addr << 1);
3163 return -ENODEV;
3164 }
William Towle8331d302015-06-03 10:59:51 -03003165 break;
Hans Verkuil54450f52012-07-18 05:45:16 -03003166 }
3167
3168 /* control handlers */
3169 hdl = &state->hdl;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003170 v4l2_ctrl_handler_init(hdl, adv76xx_has_afe(state) ? 9 : 8);
Hans Verkuil54450f52012-07-18 05:45:16 -03003171
Pablo Antonb44b2e02015-02-03 14:13:18 -03003172 v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003173 V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003174 v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003175 V4L2_CID_CONTRAST, 0, 255, 1, 128);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003176 v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003177 V4L2_CID_SATURATION, 0, 255, 1, 128);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003178 v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003179 V4L2_CID_HUE, 0, 128, 1, 0);
Hans Verkuil297a4142016-01-27 11:31:41 -02003180 ctrl = v4l2_ctrl_new_std_menu(hdl, &adv76xx_ctrl_ops,
3181 V4L2_CID_DV_RX_IT_CONTENT_TYPE, V4L2_DV_IT_CONTENT_TYPE_NO_ITC,
3182 0, V4L2_DV_IT_CONTENT_TYPE_NO_ITC);
3183 if (ctrl)
3184 ctrl->flags |= V4L2_CTRL_FLAG_VOLATILE;
Hans Verkuil54450f52012-07-18 05:45:16 -03003185
Hans Verkuil54450f52012-07-18 05:45:16 -03003186 state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003187 V4L2_CID_DV_RX_POWER_PRESENT, 0,
3188 (1 << state->info->num_dv_ports) - 1, 0, 0);
Hans Verkuil54450f52012-07-18 05:45:16 -03003189 state->rgb_quantization_range_ctrl =
Pablo Antonb44b2e02015-02-03 14:13:18 -03003190 v4l2_ctrl_new_std_menu(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003191 V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL,
3192 0, V4L2_DV_RGB_RANGE_AUTO);
Hans Verkuil54450f52012-07-18 05:45:16 -03003193
3194 /* custom controls */
Pablo Antonb44b2e02015-02-03 14:13:18 -03003195 if (adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003196 state->analog_sampling_phase_ctrl =
3197 v4l2_ctrl_new_custom(hdl, &adv7604_ctrl_analog_sampling_phase, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03003198 state->free_run_color_manual_ctrl =
Pablo Antonb44b2e02015-02-03 14:13:18 -03003199 v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color_manual, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03003200 state->free_run_color_ctrl =
Pablo Antonb44b2e02015-02-03 14:13:18 -03003201 v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03003202
3203 sd->ctrl_handler = hdl;
3204 if (hdl->error) {
3205 err = hdl->error;
3206 goto err_hdl;
3207 }
Pablo Antonb44b2e02015-02-03 14:13:18 -03003208 if (adv76xx_s_detect_tx_5v_ctrl(sd)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03003209 err = -ENODEV;
3210 goto err_hdl;
3211 }
3212
Pablo Antonb44b2e02015-02-03 14:13:18 -03003213 for (i = 1; i < ADV76XX_PAGE_MAX; ++i) {
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003214 if (!(BIT(i) & state->info->page_mask))
3215 continue;
Hans Verkuil54450f52012-07-18 05:45:16 -03003216
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003217 state->i2c_clients[i] =
Pablo Antonb44b2e02015-02-03 14:13:18 -03003218 adv76xx_dummy_client(sd, state->pdata.i2c_addresses[i],
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003219 0xf2 + i);
3220 if (state->i2c_clients[i] == NULL) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003221 err = -ENOMEM;
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003222 v4l2_err(sd, "failed to create i2c client %u\n", i);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003223 goto err_i2c;
3224 }
3225 }
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003226
Hans Verkuil54450f52012-07-18 05:45:16 -03003227 INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug,
Pablo Antonb44b2e02015-02-03 14:13:18 -03003228 adv76xx_delayed_work_enable_hotplug);
Hans Verkuil54450f52012-07-18 05:45:16 -03003229
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03003230 state->source_pad = state->info->num_dv_ports
3231 + (state->info->has_afe ? 2 : 0);
3232 for (i = 0; i < state->source_pad; ++i)
3233 state->pads[i].flags = MEDIA_PAD_FL_SINK;
3234 state->pads[state->source_pad].flags = MEDIA_PAD_FL_SOURCE;
3235
Mauro Carvalho Chehabab22e772015-12-11 07:44:40 -02003236 err = media_entity_pads_init(&sd->entity, state->source_pad + 1,
Mauro Carvalho Chehab18095102015-08-06 09:25:57 -03003237 state->pads);
Hans Verkuil54450f52012-07-18 05:45:16 -03003238 if (err)
3239 goto err_work_queues;
3240
Pablo Antonf862f572015-06-19 10:23:06 -03003241 /* Configure regmaps */
3242 err = configure_regmaps(state);
3243 if (err)
3244 goto err_entity;
3245
Pablo Antonb44b2e02015-02-03 14:13:18 -03003246 err = adv76xx_core_init(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03003247 if (err)
3248 goto err_entity;
3249 v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
3250 client->addr << 1, client->adapter->name);
Lars-Peter Clausenbedc3932013-11-25 16:18:02 -03003251
3252 err = v4l2_async_register_subdev(sd);
3253 if (err)
3254 goto err_entity;
3255
Hans Verkuil54450f52012-07-18 05:45:16 -03003256 return 0;
3257
3258err_entity:
3259 media_entity_cleanup(&sd->entity);
3260err_work_queues:
3261 cancel_delayed_work(&state->delayed_work_enable_hotplug);
Hans Verkuil54450f52012-07-18 05:45:16 -03003262err_i2c:
Pablo Antonb44b2e02015-02-03 14:13:18 -03003263 adv76xx_unregister_clients(state);
Hans Verkuil54450f52012-07-18 05:45:16 -03003264err_hdl:
3265 v4l2_ctrl_handler_free(hdl);
Hans Verkuil54450f52012-07-18 05:45:16 -03003266 return err;
3267}
3268
3269/* ----------------------------------------------------------------------- */
3270
Pablo Antonb44b2e02015-02-03 14:13:18 -03003271static int adv76xx_remove(struct i2c_client *client)
Hans Verkuil54450f52012-07-18 05:45:16 -03003272{
3273 struct v4l2_subdev *sd = i2c_get_clientdata(client);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003274 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03003275
3276 cancel_delayed_work(&state->delayed_work_enable_hotplug);
Lars-Peter Clausenbedc3932013-11-25 16:18:02 -03003277 v4l2_async_unregister_subdev(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03003278 media_entity_cleanup(&sd->entity);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003279 adv76xx_unregister_clients(to_state(sd));
Hans Verkuil54450f52012-07-18 05:45:16 -03003280 v4l2_ctrl_handler_free(sd->ctrl_handler);
Hans Verkuil54450f52012-07-18 05:45:16 -03003281 return 0;
3282}
3283
3284/* ----------------------------------------------------------------------- */
3285
Pablo Antonb44b2e02015-02-03 14:13:18 -03003286static struct i2c_driver adv76xx_driver = {
Hans Verkuil54450f52012-07-18 05:45:16 -03003287 .driver = {
Hans Verkuil54450f52012-07-18 05:45:16 -03003288 .name = "adv7604",
Pablo Antonb44b2e02015-02-03 14:13:18 -03003289 .of_match_table = of_match_ptr(adv76xx_of_id),
Hans Verkuil54450f52012-07-18 05:45:16 -03003290 },
Pablo Antonb44b2e02015-02-03 14:13:18 -03003291 .probe = adv76xx_probe,
3292 .remove = adv76xx_remove,
3293 .id_table = adv76xx_i2c_id,
Hans Verkuil54450f52012-07-18 05:45:16 -03003294};
3295
Pablo Antonb44b2e02015-02-03 14:13:18 -03003296module_i2c_driver(adv76xx_driver);