blob: 5ef87edb878d87a937eacdffb23a51b13e81c14e [file] [log] [blame]
Ben Skeggs5e120f62012-04-30 13:55:29 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include "drmP.h"
26#include "nouveau_drv.h"
27#include "nouveau_dma.h"
Ben Skeggs02a841d2012-07-04 23:44:54 +100028#include <engine/fifo.h>
29#include <core/ramht.h>
Ben Skeggs5e120f62012-04-30 13:55:29 +100030#include "nouveau_fence.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100031#include "nv50_display.h"
Ben Skeggs5e120f62012-04-30 13:55:29 +100032
33struct nv84_fence_chan {
34 struct nouveau_fence_chan base;
35};
36
37struct nv84_fence_priv {
38 struct nouveau_fence_priv base;
39 struct nouveau_gpuobj *mem;
40};
41
42static int
43nv84_fence_emit(struct nouveau_fence *fence)
44{
45 struct nouveau_channel *chan = fence->channel;
46 int ret = RING_SPACE(chan, 7);
47 if (ret == 0) {
48 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
49 OUT_RING (chan, NvSema);
50 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
51 OUT_RING (chan, upper_32_bits(chan->id * 16));
52 OUT_RING (chan, lower_32_bits(chan->id * 16));
53 OUT_RING (chan, fence->sequence);
54 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
55 FIRE_RING (chan);
56 }
57 return ret;
58}
59
Ben Skeggs906c0332012-05-04 16:25:47 +100060
Ben Skeggs5e120f62012-04-30 13:55:29 +100061static int
Ben Skeggs906c0332012-05-04 16:25:47 +100062nv84_fence_sync(struct nouveau_fence *fence,
63 struct nouveau_channel *prev, struct nouveau_channel *chan)
Ben Skeggs5e120f62012-04-30 13:55:29 +100064{
65 int ret = RING_SPACE(chan, 7);
66 if (ret == 0) {
67 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
68 OUT_RING (chan, NvSema);
69 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
Ben Skeggs906c0332012-05-04 16:25:47 +100070 OUT_RING (chan, upper_32_bits(prev->id * 16));
71 OUT_RING (chan, lower_32_bits(prev->id * 16));
Ben Skeggs5e120f62012-04-30 13:55:29 +100072 OUT_RING (chan, fence->sequence);
73 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL);
74 FIRE_RING (chan);
75 }
76 return ret;
77}
78
79static u32
80nv84_fence_read(struct nouveau_channel *chan)
81{
Ben Skeggse193b1d2012-07-19 10:51:42 +100082 struct drm_nouveau_private *dev_priv = chan->dev->dev_private;
83 struct nv84_fence_priv *priv = dev_priv->fence.func;
Ben Skeggs5e120f62012-04-30 13:55:29 +100084 return nv_ro32(priv->mem, chan->id * 16);
85}
86
87static void
Ben Skeggse193b1d2012-07-19 10:51:42 +100088nv84_fence_context_del(struct nouveau_channel *chan)
Ben Skeggs5e120f62012-04-30 13:55:29 +100089{
Ben Skeggse193b1d2012-07-19 10:51:42 +100090 struct nv84_fence_chan *fctx = chan->fence;
Ben Skeggs5e120f62012-04-30 13:55:29 +100091 nouveau_fence_context_del(&fctx->base);
Ben Skeggse193b1d2012-07-19 10:51:42 +100092 chan->fence = NULL;
Ben Skeggs5e120f62012-04-30 13:55:29 +100093 kfree(fctx);
94}
95
96static int
Ben Skeggse193b1d2012-07-19 10:51:42 +100097nv84_fence_context_new(struct nouveau_channel *chan)
Ben Skeggs5e120f62012-04-30 13:55:29 +100098{
Ben Skeggse193b1d2012-07-19 10:51:42 +100099 struct drm_nouveau_private *dev_priv = chan->dev->dev_private;
100 struct nv84_fence_priv *priv = dev_priv->fence.func;
Ben Skeggs5e120f62012-04-30 13:55:29 +1000101 struct nv84_fence_chan *fctx;
102 struct nouveau_gpuobj *obj;
Ben Skeggsf589be82012-07-22 11:55:54 +1000103 int ret, i;
Ben Skeggs5e120f62012-04-30 13:55:29 +1000104
Ben Skeggse193b1d2012-07-19 10:51:42 +1000105 fctx = chan->fence = kzalloc(sizeof(*fctx), GFP_KERNEL);
Ben Skeggs5e120f62012-04-30 13:55:29 +1000106 if (!fctx)
107 return -ENOMEM;
108
109 nouveau_fence_context_new(&fctx->base);
110
111 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_FROM_MEMORY,
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000112 priv->mem->addr, priv->mem->size,
Ben Skeggs5e120f62012-04-30 13:55:29 +1000113 NV_MEM_ACCESS_RW,
114 NV_MEM_TARGET_VRAM, &obj);
115 if (ret == 0) {
116 ret = nouveau_ramht_insert(chan, NvSema, obj);
117 nouveau_gpuobj_ref(NULL, &obj);
118 nv_wo32(priv->mem, chan->id * 16, 0x00000000);
119 }
120
Ben Skeggsf589be82012-07-22 11:55:54 +1000121 /* dma objects for display sync channel semaphore blocks */
122 for (i = 0; i < chan->dev->mode_config.num_crtc; i++) {
123 struct nv50_display *pdisp = nv50_display(chan->dev);
124 struct nv50_display_crtc *dispc = &pdisp->crtc[i];
125 struct nouveau_gpuobj *obj = NULL;
126
127 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY,
128 dispc->sem.bo->bo.offset, 0x1000,
129 NV_MEM_ACCESS_RW,
130 NV_MEM_TARGET_VRAM, &obj);
131 if (ret)
132 break;
133
134 ret = nouveau_ramht_insert(chan, NvEvoSema0 + i, obj);
135 nouveau_gpuobj_ref(NULL, &obj);
136 }
137
Ben Skeggs5e120f62012-04-30 13:55:29 +1000138 if (ret)
Ben Skeggse193b1d2012-07-19 10:51:42 +1000139 nv84_fence_context_del(chan);
Ben Skeggs5e120f62012-04-30 13:55:29 +1000140 return ret;
141}
142
Ben Skeggs5e120f62012-04-30 13:55:29 +1000143static void
Ben Skeggse193b1d2012-07-19 10:51:42 +1000144nv84_fence_destroy(struct drm_device *dev)
Ben Skeggs5e120f62012-04-30 13:55:29 +1000145{
146 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggse193b1d2012-07-19 10:51:42 +1000147 struct nv84_fence_priv *priv = dev_priv->fence.func;
Ben Skeggs5e120f62012-04-30 13:55:29 +1000148
149 nouveau_gpuobj_ref(NULL, &priv->mem);
Ben Skeggse193b1d2012-07-19 10:51:42 +1000150 dev_priv->fence.func = NULL;
Ben Skeggs5e120f62012-04-30 13:55:29 +1000151 kfree(priv);
152}
153
154int
155nv84_fence_create(struct drm_device *dev)
156{
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000157 struct nouveau_fifo_priv *pfifo = nv_engine(dev, NVOBJ_ENGINE_FIFO);
Ben Skeggs5e120f62012-04-30 13:55:29 +1000158 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs5e120f62012-04-30 13:55:29 +1000159 struct nv84_fence_priv *priv;
160 int ret;
161
162 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
163 if (!priv)
164 return -ENOMEM;
165
Ben Skeggse193b1d2012-07-19 10:51:42 +1000166 priv->base.dtor = nv84_fence_destroy;
167 priv->base.context_new = nv84_fence_context_new;
168 priv->base.context_del = nv84_fence_context_del;
Ben Skeggs5e120f62012-04-30 13:55:29 +1000169 priv->base.emit = nv84_fence_emit;
170 priv->base.sync = nv84_fence_sync;
171 priv->base.read = nv84_fence_read;
Ben Skeggse193b1d2012-07-19 10:51:42 +1000172 dev_priv->fence.func = priv;
Ben Skeggs5e120f62012-04-30 13:55:29 +1000173
174 ret = nouveau_gpuobj_new(dev, NULL, 16 * pfifo->channels,
175 0x1000, 0, &priv->mem);
176 if (ret)
177 goto out;
178
179out:
180 if (ret)
Ben Skeggse193b1d2012-07-19 10:51:42 +1000181 nv84_fence_destroy(dev);
Ben Skeggs5e120f62012-04-30 13:55:29 +1000182 return ret;
183}