Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008,2010 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * Chris Wilson <chris@chris-wilson.co.uk> |
| 26 | * |
| 27 | */ |
| 28 | |
Chris Wilson | ad778f8 | 2016-08-04 16:32:42 +0100 | [diff] [blame] | 29 | #include <linux/dma_remapping.h> |
| 30 | #include <linux/reservation.h> |
| 31 | #include <linux/uaccess.h> |
| 32 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drmP.h> |
| 34 | #include <drm/i915_drm.h> |
Chris Wilson | ad778f8 | 2016-08-04 16:32:42 +0100 | [diff] [blame] | 35 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 36 | #include "i915_drv.h" |
Chris Wilson | ad778f8 | 2016-08-04 16:32:42 +0100 | [diff] [blame] | 37 | #include "i915_gem_dmabuf.h" |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 38 | #include "i915_trace.h" |
| 39 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 40 | #include "intel_frontbuffer.h" |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 41 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 42 | #define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */ |
| 43 | |
Dave Gordon | 9e2793f6 | 2016-07-14 14:52:03 +0100 | [diff] [blame] | 44 | #define __EXEC_OBJECT_HAS_PIN (1<<31) |
| 45 | #define __EXEC_OBJECT_HAS_FENCE (1<<30) |
| 46 | #define __EXEC_OBJECT_NEEDS_MAP (1<<29) |
| 47 | #define __EXEC_OBJECT_NEEDS_BIAS (1<<28) |
| 48 | #define __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */ |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 49 | |
| 50 | #define BATCH_OFFSET_BIAS (256*1024) |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 51 | |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 52 | struct i915_execbuffer_params { |
| 53 | struct drm_device *dev; |
| 54 | struct drm_file *file; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 55 | struct i915_vma *batch; |
| 56 | u32 dispatch_flags; |
| 57 | u32 args_batch_start_offset; |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 58 | struct intel_engine_cs *engine; |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 59 | struct i915_gem_context *ctx; |
| 60 | struct drm_i915_gem_request *request; |
| 61 | }; |
| 62 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 63 | struct eb_vmas { |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 64 | struct drm_i915_private *i915; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 65 | struct list_head vmas; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 66 | int and; |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 67 | union { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 68 | struct i915_vma *lut[0]; |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 69 | struct hlist_head buckets[0]; |
| 70 | }; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 71 | }; |
| 72 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 73 | static struct eb_vmas * |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 74 | eb_create(struct drm_i915_private *i915, |
| 75 | struct drm_i915_gem_execbuffer2 *args) |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 76 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 77 | struct eb_vmas *eb = NULL; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 78 | |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 79 | if (args->flags & I915_EXEC_HANDLE_LUT) { |
Daniel Vetter | b205ca5 | 2013-09-19 14:00:11 +0200 | [diff] [blame] | 80 | unsigned size = args->buffer_count; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 81 | size *= sizeof(struct i915_vma *); |
| 82 | size += sizeof(struct eb_vmas); |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 83 | eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY); |
| 84 | } |
| 85 | |
| 86 | if (eb == NULL) { |
Daniel Vetter | b205ca5 | 2013-09-19 14:00:11 +0200 | [diff] [blame] | 87 | unsigned size = args->buffer_count; |
| 88 | unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2; |
Lauri Kasanen | 27b7c63 | 2013-03-27 15:04:55 +0200 | [diff] [blame] | 89 | BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head)); |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 90 | while (count > 2*size) |
| 91 | count >>= 1; |
| 92 | eb = kzalloc(count*sizeof(struct hlist_head) + |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 93 | sizeof(struct eb_vmas), |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 94 | GFP_TEMPORARY); |
| 95 | if (eb == NULL) |
| 96 | return eb; |
| 97 | |
| 98 | eb->and = count - 1; |
| 99 | } else |
| 100 | eb->and = -args->buffer_count; |
| 101 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 102 | eb->i915 = i915; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 103 | INIT_LIST_HEAD(&eb->vmas); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 104 | return eb; |
| 105 | } |
| 106 | |
| 107 | static void |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 108 | eb_reset(struct eb_vmas *eb) |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 109 | { |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 110 | if (eb->and >= 0) |
| 111 | memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head)); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 112 | } |
| 113 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 114 | static struct i915_vma * |
| 115 | eb_get_batch(struct eb_vmas *eb) |
| 116 | { |
| 117 | struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list); |
| 118 | |
| 119 | /* |
| 120 | * SNA is doing fancy tricks with compressing batch buffers, which leads |
| 121 | * to negative relocation deltas. Usually that works out ok since the |
| 122 | * relocate address is still positive, except when the batch is placed |
| 123 | * very low in the GTT. Ensure this doesn't happen. |
| 124 | * |
| 125 | * Note that actual hangs have only been observed on gen7, but for |
| 126 | * paranoia do it everywhere. |
| 127 | */ |
| 128 | if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0) |
| 129 | vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS; |
| 130 | |
| 131 | return vma; |
| 132 | } |
| 133 | |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 134 | static int |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 135 | eb_lookup_vmas(struct eb_vmas *eb, |
| 136 | struct drm_i915_gem_exec_object2 *exec, |
| 137 | const struct drm_i915_gem_execbuffer2 *args, |
| 138 | struct i915_address_space *vm, |
| 139 | struct drm_file *file) |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 140 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 141 | struct drm_i915_gem_object *obj; |
| 142 | struct list_head objects; |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 143 | int i, ret; |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 144 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 145 | INIT_LIST_HEAD(&objects); |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 146 | spin_lock(&file->table_lock); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 147 | /* Grab a reference to the object and release the lock so we can lookup |
| 148 | * or create the VMA without using GFP_ATOMIC */ |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 149 | for (i = 0; i < args->buffer_count; i++) { |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 150 | obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle)); |
| 151 | if (obj == NULL) { |
| 152 | spin_unlock(&file->table_lock); |
| 153 | DRM_DEBUG("Invalid object handle %d at index %d\n", |
| 154 | exec[i].handle, i); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 155 | ret = -ENOENT; |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 156 | goto err; |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 157 | } |
| 158 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 159 | if (!list_empty(&obj->obj_exec_link)) { |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 160 | spin_unlock(&file->table_lock); |
| 161 | DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n", |
| 162 | obj, exec[i].handle, i); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 163 | ret = -EINVAL; |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 164 | goto err; |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 165 | } |
| 166 | |
Chris Wilson | 25dc556 | 2016-07-20 13:31:52 +0100 | [diff] [blame] | 167 | i915_gem_object_get(obj); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 168 | list_add_tail(&obj->obj_exec_link, &objects); |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 169 | } |
| 170 | spin_unlock(&file->table_lock); |
| 171 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 172 | i = 0; |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 173 | while (!list_empty(&objects)) { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 174 | struct i915_vma *vma; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 175 | |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 176 | obj = list_first_entry(&objects, |
| 177 | struct drm_i915_gem_object, |
| 178 | obj_exec_link); |
| 179 | |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 180 | /* |
| 181 | * NOTE: We can leak any vmas created here when something fails |
| 182 | * later on. But that's no issue since vma_unbind can deal with |
| 183 | * vmas which are not actually bound. And since only |
| 184 | * lookup_or_create exists as an interface to get at the vma |
| 185 | * from the (obj, vm) we don't run the risk of creating |
| 186 | * duplicated vmas for the same vm. |
| 187 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 188 | vma = i915_gem_obj_lookup_or_create_vma(obj, vm, NULL); |
| 189 | if (unlikely(IS_ERR(vma))) { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 190 | DRM_DEBUG("Failed to lookup VMA\n"); |
| 191 | ret = PTR_ERR(vma); |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 192 | goto err; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 193 | } |
| 194 | |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 195 | /* Transfer ownership from the objects list to the vmas list. */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 196 | list_add_tail(&vma->exec_list, &eb->vmas); |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 197 | list_del_init(&obj->obj_exec_link); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 198 | |
| 199 | vma->exec_entry = &exec[i]; |
| 200 | if (eb->and < 0) { |
| 201 | eb->lut[i] = vma; |
| 202 | } else { |
| 203 | uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle; |
| 204 | vma->exec_handle = handle; |
| 205 | hlist_add_head(&vma->exec_node, |
| 206 | &eb->buckets[handle & eb->and]); |
| 207 | } |
| 208 | ++i; |
| 209 | } |
| 210 | |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 211 | return 0; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 212 | |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 213 | |
| 214 | err: |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 215 | while (!list_empty(&objects)) { |
| 216 | obj = list_first_entry(&objects, |
| 217 | struct drm_i915_gem_object, |
| 218 | obj_exec_link); |
| 219 | list_del_init(&obj->obj_exec_link); |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 220 | i915_gem_object_put(obj); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 221 | } |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 222 | /* |
| 223 | * Objects already transfered to the vmas list will be unreferenced by |
| 224 | * eb_destroy. |
| 225 | */ |
| 226 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 227 | return ret; |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 228 | } |
| 229 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 230 | static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle) |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 231 | { |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 232 | if (eb->and < 0) { |
| 233 | if (handle >= -eb->and) |
| 234 | return NULL; |
| 235 | return eb->lut[handle]; |
| 236 | } else { |
| 237 | struct hlist_head *head; |
Geliang Tang | aa45950 | 2016-01-18 23:54:20 +0800 | [diff] [blame] | 238 | struct i915_vma *vma; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 239 | |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 240 | head = &eb->buckets[handle & eb->and]; |
Geliang Tang | aa45950 | 2016-01-18 23:54:20 +0800 | [diff] [blame] | 241 | hlist_for_each_entry(vma, head, exec_node) { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 242 | if (vma->exec_handle == handle) |
| 243 | return vma; |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 244 | } |
| 245 | return NULL; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 246 | } |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 247 | } |
| 248 | |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 249 | static void |
| 250 | i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma) |
| 251 | { |
| 252 | struct drm_i915_gem_exec_object2 *entry; |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 253 | |
| 254 | if (!drm_mm_node_allocated(&vma->node)) |
| 255 | return; |
| 256 | |
| 257 | entry = vma->exec_entry; |
| 258 | |
| 259 | if (entry->flags & __EXEC_OBJECT_HAS_FENCE) |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 260 | i915_vma_unpin_fence(vma); |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 261 | |
| 262 | if (entry->flags & __EXEC_OBJECT_HAS_PIN) |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 263 | __i915_vma_unpin(vma); |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 264 | |
Chris Wilson | de4e783 | 2015-04-07 16:20:35 +0100 | [diff] [blame] | 265 | entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN); |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | static void eb_destroy(struct eb_vmas *eb) |
| 269 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 270 | while (!list_empty(&eb->vmas)) { |
| 271 | struct i915_vma *vma; |
Chris Wilson | bcffc3f | 2013-01-08 10:53:15 +0000 | [diff] [blame] | 272 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 273 | vma = list_first_entry(&eb->vmas, |
| 274 | struct i915_vma, |
Chris Wilson | bcffc3f | 2013-01-08 10:53:15 +0000 | [diff] [blame] | 275 | exec_list); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 276 | list_del_init(&vma->exec_list); |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 277 | i915_gem_execbuffer_unreserve_vma(vma); |
Chris Wilson | 624192c | 2016-08-15 10:48:50 +0100 | [diff] [blame] | 278 | i915_vma_put(vma); |
Chris Wilson | bcffc3f | 2013-01-08 10:53:15 +0000 | [diff] [blame] | 279 | } |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 280 | kfree(eb); |
| 281 | } |
| 282 | |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 283 | static inline int use_cpu_reloc(struct drm_i915_gem_object *obj) |
| 284 | { |
Chris Wilson | 9e53d9b | 2016-08-18 17:16:54 +0100 | [diff] [blame] | 285 | if (!i915_gem_object_has_struct_page(obj)) |
| 286 | return false; |
| 287 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 288 | if (DBG_USE_CPU_RELOC) |
| 289 | return DBG_USE_CPU_RELOC > 0; |
| 290 | |
Chris Wilson | 2cc86b8 | 2013-08-26 19:51:00 -0300 | [diff] [blame] | 291 | return (HAS_LLC(obj->base.dev) || |
| 292 | obj->base.write_domain == I915_GEM_DOMAIN_CPU || |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 293 | obj->cache_level != I915_CACHE_NONE); |
| 294 | } |
| 295 | |
Michał Winiarski | 934acce | 2015-12-29 18:24:52 +0100 | [diff] [blame] | 296 | /* Used to convert any address to canonical form. |
| 297 | * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS, |
| 298 | * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the |
| 299 | * addresses to be in a canonical form: |
| 300 | * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct |
| 301 | * canonical form [63:48] == [47]." |
| 302 | */ |
| 303 | #define GEN8_HIGH_ADDRESS_BIT 47 |
| 304 | static inline uint64_t gen8_canonical_addr(uint64_t address) |
| 305 | { |
| 306 | return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT); |
| 307 | } |
| 308 | |
| 309 | static inline uint64_t gen8_noncanonical_addr(uint64_t address) |
| 310 | { |
| 311 | return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1); |
| 312 | } |
| 313 | |
| 314 | static inline uint64_t |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 315 | relocation_target(const struct drm_i915_gem_relocation_entry *reloc, |
Michał Winiarski | 934acce | 2015-12-29 18:24:52 +0100 | [diff] [blame] | 316 | uint64_t target_offset) |
| 317 | { |
| 318 | return gen8_canonical_addr((int)reloc->delta + target_offset); |
| 319 | } |
| 320 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 321 | struct reloc_cache { |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 322 | struct drm_i915_private *i915; |
| 323 | struct drm_mm_node node; |
| 324 | unsigned long vaddr; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 325 | unsigned int page; |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 326 | bool use_64bit_reloc; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 327 | }; |
| 328 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 329 | static void reloc_cache_init(struct reloc_cache *cache, |
| 330 | struct drm_i915_private *i915) |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 331 | { |
| 332 | cache->page = -1; |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 333 | cache->vaddr = 0; |
| 334 | cache->i915 = i915; |
| 335 | cache->use_64bit_reloc = INTEL_GEN(cache->i915) >= 8; |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 336 | cache->node.allocated = false; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 337 | } |
| 338 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 339 | static inline void *unmask_page(unsigned long p) |
| 340 | { |
| 341 | return (void *)(uintptr_t)(p & PAGE_MASK); |
| 342 | } |
| 343 | |
| 344 | static inline unsigned int unmask_flags(unsigned long p) |
| 345 | { |
| 346 | return p & ~PAGE_MASK; |
| 347 | } |
| 348 | |
| 349 | #define KMAP 0x4 /* after CLFLUSH_FLAGS */ |
| 350 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 351 | static void reloc_cache_fini(struct reloc_cache *cache) |
| 352 | { |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 353 | void *vaddr; |
| 354 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 355 | if (!cache->vaddr) |
| 356 | return; |
| 357 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 358 | vaddr = unmask_page(cache->vaddr); |
| 359 | if (cache->vaddr & KMAP) { |
| 360 | if (cache->vaddr & CLFLUSH_AFTER) |
| 361 | mb(); |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 362 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 363 | kunmap_atomic(vaddr); |
| 364 | i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm); |
| 365 | } else { |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 366 | wmb(); |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 367 | io_mapping_unmap_atomic((void __iomem *)vaddr); |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 368 | if (cache->node.allocated) { |
| 369 | struct i915_ggtt *ggtt = &cache->i915->ggtt; |
| 370 | |
| 371 | ggtt->base.clear_range(&ggtt->base, |
| 372 | cache->node.start, |
| 373 | cache->node.size, |
| 374 | true); |
| 375 | drm_mm_remove_node(&cache->node); |
| 376 | } else { |
| 377 | i915_vma_unpin((struct i915_vma *)cache->node.mm); |
| 378 | } |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 379 | } |
| 380 | } |
| 381 | |
| 382 | static void *reloc_kmap(struct drm_i915_gem_object *obj, |
| 383 | struct reloc_cache *cache, |
| 384 | int page) |
| 385 | { |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 386 | void *vaddr; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 387 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 388 | if (cache->vaddr) { |
| 389 | kunmap_atomic(unmask_page(cache->vaddr)); |
| 390 | } else { |
| 391 | unsigned int flushes; |
| 392 | int ret; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 393 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 394 | ret = i915_gem_obj_prepare_shmem_write(obj, &flushes); |
| 395 | if (ret) |
| 396 | return ERR_PTR(ret); |
| 397 | |
| 398 | BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS); |
| 399 | BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK); |
| 400 | |
| 401 | cache->vaddr = flushes | KMAP; |
| 402 | cache->node.mm = (void *)obj; |
| 403 | if (flushes) |
| 404 | mb(); |
| 405 | } |
| 406 | |
| 407 | vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page)); |
| 408 | cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 409 | cache->page = page; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 410 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 411 | return vaddr; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 412 | } |
| 413 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 414 | static void *reloc_iomap(struct drm_i915_gem_object *obj, |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 415 | struct reloc_cache *cache, |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 416 | int page) |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 417 | { |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 418 | struct i915_ggtt *ggtt = &cache->i915->ggtt; |
| 419 | unsigned long offset; |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 420 | void *vaddr; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 421 | |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 422 | if (cache->node.allocated) { |
| 423 | wmb(); |
| 424 | ggtt->base.insert_page(&ggtt->base, |
| 425 | i915_gem_object_get_dma_address(obj, page), |
| 426 | cache->node.start, I915_CACHE_NONE, 0); |
| 427 | cache->page = page; |
| 428 | return unmask_page(cache->vaddr); |
| 429 | } |
| 430 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 431 | if (cache->vaddr) { |
| 432 | io_mapping_unmap_atomic(unmask_page(cache->vaddr)); |
| 433 | } else { |
| 434 | struct i915_vma *vma; |
| 435 | int ret; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 436 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 437 | if (use_cpu_reloc(obj)) |
| 438 | return NULL; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 439 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 440 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 441 | if (ret) |
| 442 | return ERR_PTR(ret); |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 443 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 444 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, |
| 445 | PIN_MAPPABLE | PIN_NONBLOCK); |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 446 | if (IS_ERR(vma)) { |
| 447 | memset(&cache->node, 0, sizeof(cache->node)); |
| 448 | ret = drm_mm_insert_node_in_range_generic |
| 449 | (&ggtt->base.mm, &cache->node, |
| 450 | 4096, 0, 0, |
| 451 | 0, ggtt->mappable_end, |
| 452 | DRM_MM_SEARCH_DEFAULT, |
| 453 | DRM_MM_CREATE_DEFAULT); |
| 454 | if (ret) |
| 455 | return ERR_PTR(ret); |
| 456 | } else { |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 457 | ret = i915_vma_put_fence(vma); |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 458 | if (ret) { |
| 459 | i915_vma_unpin(vma); |
| 460 | return ERR_PTR(ret); |
| 461 | } |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 462 | |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 463 | cache->node.start = vma->node.start; |
| 464 | cache->node.mm = (void *)vma; |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 465 | } |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 466 | } |
| 467 | |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 468 | offset = cache->node.start; |
| 469 | if (cache->node.allocated) { |
| 470 | ggtt->base.insert_page(&ggtt->base, |
| 471 | i915_gem_object_get_dma_address(obj, page), |
| 472 | offset, I915_CACHE_NONE, 0); |
| 473 | } else { |
| 474 | offset += page << PAGE_SHIFT; |
| 475 | } |
| 476 | |
Chris Wilson | f7bbe78 | 2016-08-19 16:54:27 +0100 | [diff] [blame] | 477 | vaddr = io_mapping_map_atomic_wc(&cache->i915->ggtt.mappable, offset); |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 478 | cache->page = page; |
| 479 | cache->vaddr = (unsigned long)vaddr; |
| 480 | |
| 481 | return vaddr; |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 482 | } |
| 483 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 484 | static void *reloc_vaddr(struct drm_i915_gem_object *obj, |
| 485 | struct reloc_cache *cache, |
| 486 | int page) |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 487 | { |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 488 | void *vaddr; |
| 489 | |
| 490 | if (cache->page == page) { |
| 491 | vaddr = unmask_page(cache->vaddr); |
| 492 | } else { |
| 493 | vaddr = NULL; |
| 494 | if ((cache->vaddr & KMAP) == 0) |
| 495 | vaddr = reloc_iomap(obj, cache, page); |
| 496 | if (!vaddr) |
| 497 | vaddr = reloc_kmap(obj, cache, page); |
| 498 | } |
| 499 | |
| 500 | return vaddr; |
| 501 | } |
| 502 | |
| 503 | static void clflush_write32(u32 *addr, u32 value, unsigned int flushes) |
| 504 | { |
| 505 | if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) { |
| 506 | if (flushes & CLFLUSH_BEFORE) { |
| 507 | clflushopt(addr); |
| 508 | mb(); |
| 509 | } |
| 510 | |
| 511 | *addr = value; |
| 512 | |
| 513 | /* Writes to the same cacheline are serialised by the CPU |
| 514 | * (including clflush). On the write path, we only require |
| 515 | * that it hits memory in an orderly fashion and place |
| 516 | * mb barriers at the start and end of the relocation phase |
| 517 | * to ensure ordering of clflush wrt to the system. |
| 518 | */ |
| 519 | if (flushes & CLFLUSH_AFTER) |
| 520 | clflushopt(addr); |
| 521 | } else |
| 522 | *addr = value; |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 523 | } |
| 524 | |
| 525 | static int |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 526 | relocate_entry(struct drm_i915_gem_object *obj, |
| 527 | const struct drm_i915_gem_relocation_entry *reloc, |
| 528 | struct reloc_cache *cache, |
| 529 | u64 target_offset) |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 530 | { |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 531 | u64 offset = reloc->offset; |
| 532 | bool wide = cache->use_64bit_reloc; |
| 533 | void *vaddr; |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 534 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 535 | target_offset = relocation_target(reloc, target_offset); |
| 536 | repeat: |
| 537 | vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT); |
| 538 | if (IS_ERR(vaddr)) |
| 539 | return PTR_ERR(vaddr); |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 540 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 541 | clflush_write32(vaddr + offset_in_page(offset), |
| 542 | lower_32_bits(target_offset), |
| 543 | cache->vaddr); |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 544 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 545 | if (wide) { |
| 546 | offset += sizeof(u32); |
| 547 | target_offset >>= 32; |
| 548 | wide = false; |
| 549 | goto repeat; |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 550 | } |
| 551 | |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 552 | return 0; |
| 553 | } |
| 554 | |
Chris Wilson | 909d074 | 2016-08-04 07:52:41 +0100 | [diff] [blame] | 555 | static bool object_is_idle(struct drm_i915_gem_object *obj) |
| 556 | { |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 557 | unsigned long active = i915_gem_object_get_active(obj); |
Chris Wilson | 909d074 | 2016-08-04 07:52:41 +0100 | [diff] [blame] | 558 | int idx; |
| 559 | |
| 560 | for_each_active(active, idx) { |
| 561 | if (!i915_gem_active_is_idle(&obj->last_read[idx], |
| 562 | &obj->base.dev->struct_mutex)) |
| 563 | return false; |
| 564 | } |
| 565 | |
| 566 | return true; |
| 567 | } |
| 568 | |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 569 | static int |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 570 | i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 571 | struct eb_vmas *eb, |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 572 | struct drm_i915_gem_relocation_entry *reloc, |
| 573 | struct reloc_cache *cache) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 574 | { |
| 575 | struct drm_device *dev = obj->base.dev; |
| 576 | struct drm_gem_object *target_obj; |
Daniel Vetter | 149c840 | 2012-02-15 23:50:23 +0100 | [diff] [blame] | 577 | struct drm_i915_gem_object *target_i915_obj; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 578 | struct i915_vma *target_vma; |
Ben Widawsky | d9ceb95 | 2014-04-28 17:18:28 -0700 | [diff] [blame] | 579 | uint64_t target_offset; |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 580 | int ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 581 | |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 582 | /* we've already hold a reference to all valid objects */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 583 | target_vma = eb_get_vma(eb, reloc->target_handle); |
| 584 | if (unlikely(target_vma == NULL)) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 585 | return -ENOENT; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 586 | target_i915_obj = target_vma->obj; |
| 587 | target_obj = &target_vma->obj->base; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 588 | |
Michał Winiarski | 934acce | 2015-12-29 18:24:52 +0100 | [diff] [blame] | 589 | target_offset = gen8_canonical_addr(target_vma->node.start); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 590 | |
Eric Anholt | e844b99 | 2012-07-31 15:35:01 -0700 | [diff] [blame] | 591 | /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and |
| 592 | * pipe_control writes because the gpu doesn't properly redirect them |
| 593 | * through the ppgtt for non_secure batchbuffers. */ |
| 594 | if (unlikely(IS_GEN6(dev) && |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 595 | reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) { |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 596 | ret = i915_vma_bind(target_vma, target_i915_obj->cache_level, |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 597 | PIN_GLOBAL); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 598 | if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!")) |
| 599 | return ret; |
| 600 | } |
Eric Anholt | e844b99 | 2012-07-31 15:35:01 -0700 | [diff] [blame] | 601 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 602 | /* Validate that the target is in a valid r/w GPU domain */ |
Chris Wilson | b8f7ab1 | 2010-12-08 10:43:06 +0000 | [diff] [blame] | 603 | if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 604 | DRM_DEBUG("reloc with multiple write domains: " |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 605 | "obj %p target %d offset %d " |
| 606 | "read %08x write %08x", |
| 607 | obj, reloc->target_handle, |
| 608 | (int) reloc->offset, |
| 609 | reloc->read_domains, |
| 610 | reloc->write_domain); |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 611 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 612 | } |
Daniel Vetter | 4ca4a25 | 2011-12-14 13:57:27 +0100 | [diff] [blame] | 613 | if (unlikely((reloc->write_domain | reloc->read_domains) |
| 614 | & ~I915_GEM_GPU_DOMAINS)) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 615 | DRM_DEBUG("reloc with read/write non-GPU domains: " |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 616 | "obj %p target %d offset %d " |
| 617 | "read %08x write %08x", |
| 618 | obj, reloc->target_handle, |
| 619 | (int) reloc->offset, |
| 620 | reloc->read_domains, |
| 621 | reloc->write_domain); |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 622 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 623 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 624 | |
| 625 | target_obj->pending_read_domains |= reloc->read_domains; |
| 626 | target_obj->pending_write_domain |= reloc->write_domain; |
| 627 | |
| 628 | /* If the relocation already has the right value in it, no |
| 629 | * more work needs to be done. |
| 630 | */ |
| 631 | if (target_offset == reloc->presumed_offset) |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 632 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 633 | |
| 634 | /* Check that the relocation address is valid... */ |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 635 | if (unlikely(reloc->offset > |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 636 | obj->base.size - (cache->use_64bit_reloc ? 8 : 4))) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 637 | DRM_DEBUG("Relocation beyond object bounds: " |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 638 | "obj %p target %d offset %d size %d.\n", |
| 639 | obj, reloc->target_handle, |
| 640 | (int) reloc->offset, |
| 641 | (int) obj->base.size); |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 642 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 643 | } |
Chris Wilson | b8f7ab1 | 2010-12-08 10:43:06 +0000 | [diff] [blame] | 644 | if (unlikely(reloc->offset & 3)) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 645 | DRM_DEBUG("Relocation not 4-byte aligned: " |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 646 | "obj %p target %d offset %d.\n", |
| 647 | obj, reloc->target_handle, |
| 648 | (int) reloc->offset); |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 649 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 650 | } |
| 651 | |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 652 | /* We can't wait for rendering with pagefaults disabled */ |
Chris Wilson | 909d074 | 2016-08-04 07:52:41 +0100 | [diff] [blame] | 653 | if (pagefault_disabled() && !object_is_idle(obj)) |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 654 | return -EFAULT; |
| 655 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 656 | ret = relocate_entry(obj, reloc, cache, target_offset); |
Daniel Vetter | d4d3601 | 2013-09-02 20:56:23 +0200 | [diff] [blame] | 657 | if (ret) |
| 658 | return ret; |
| 659 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 660 | /* and update the user's relocation entry */ |
| 661 | reloc->presumed_offset = target_offset; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 662 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 663 | } |
| 664 | |
| 665 | static int |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 666 | i915_gem_execbuffer_relocate_vma(struct i915_vma *vma, |
| 667 | struct eb_vmas *eb) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 668 | { |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 669 | #define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry)) |
| 670 | struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)]; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 671 | struct drm_i915_gem_relocation_entry __user *user_relocs; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 672 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 673 | struct reloc_cache cache; |
| 674 | int remain, ret = 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 675 | |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 676 | user_relocs = u64_to_user_ptr(entry->relocs_ptr); |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 677 | reloc_cache_init(&cache, eb->i915); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 678 | |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 679 | remain = entry->relocation_count; |
| 680 | while (remain) { |
| 681 | struct drm_i915_gem_relocation_entry *r = stack_reloc; |
| 682 | int count = remain; |
| 683 | if (count > ARRAY_SIZE(stack_reloc)) |
| 684 | count = ARRAY_SIZE(stack_reloc); |
| 685 | remain -= count; |
| 686 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 687 | if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]))) { |
| 688 | ret = -EFAULT; |
| 689 | goto out; |
| 690 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 691 | |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 692 | do { |
| 693 | u64 offset = r->presumed_offset; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 694 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 695 | ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r, &cache); |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 696 | if (ret) |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 697 | goto out; |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 698 | |
| 699 | if (r->presumed_offset != offset && |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 700 | __put_user(r->presumed_offset, |
| 701 | &user_relocs->presumed_offset)) { |
| 702 | ret = -EFAULT; |
| 703 | goto out; |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 704 | } |
| 705 | |
| 706 | user_relocs++; |
| 707 | r++; |
| 708 | } while (--count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 709 | } |
| 710 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 711 | out: |
| 712 | reloc_cache_fini(&cache); |
| 713 | return ret; |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 714 | #undef N_RELOC |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 715 | } |
| 716 | |
| 717 | static int |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 718 | i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma, |
| 719 | struct eb_vmas *eb, |
| 720 | struct drm_i915_gem_relocation_entry *relocs) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 721 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 722 | const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 723 | struct reloc_cache cache; |
| 724 | int i, ret = 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 725 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 726 | reloc_cache_init(&cache, eb->i915); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 727 | for (i = 0; i < entry->relocation_count; i++) { |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 728 | ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i], &cache); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 729 | if (ret) |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 730 | break; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 731 | } |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 732 | reloc_cache_fini(&cache); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 733 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 734 | return ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 735 | } |
| 736 | |
| 737 | static int |
Ben Widawsky | 17601cbc | 2013-11-25 09:54:38 -0800 | [diff] [blame] | 738 | i915_gem_execbuffer_relocate(struct eb_vmas *eb) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 739 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 740 | struct i915_vma *vma; |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 741 | int ret = 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 742 | |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 743 | /* This is the fast path and we cannot handle a pagefault whilst |
| 744 | * holding the struct mutex lest the user pass in the relocations |
| 745 | * contained within a mmaped bo. For in such a case we, the page |
| 746 | * fault handler would call i915_gem_fault() and we would try to |
| 747 | * acquire the struct mutex again. Obviously this is bad and so |
| 748 | * lockdep complains vehemently. |
| 749 | */ |
| 750 | pagefault_disable(); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 751 | list_for_each_entry(vma, &eb->vmas, exec_list) { |
| 752 | ret = i915_gem_execbuffer_relocate_vma(vma, eb); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 753 | if (ret) |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 754 | break; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 755 | } |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 756 | pagefault_enable(); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 757 | |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 758 | return ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 759 | } |
| 760 | |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 761 | static bool only_mappable_for_reloc(unsigned int flags) |
| 762 | { |
| 763 | return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) == |
| 764 | __EXEC_OBJECT_NEEDS_MAP; |
| 765 | } |
| 766 | |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 767 | static int |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 768 | i915_gem_execbuffer_reserve_vma(struct i915_vma *vma, |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 769 | struct intel_engine_cs *engine, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 770 | bool *need_reloc) |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 771 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 772 | struct drm_i915_gem_object *obj = vma->obj; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 773 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 774 | uint64_t flags; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 775 | int ret; |
| 776 | |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 777 | flags = PIN_USER; |
Daniel Vetter | 0229da3 | 2015-04-14 19:01:54 +0200 | [diff] [blame] | 778 | if (entry->flags & EXEC_OBJECT_NEEDS_GTT) |
| 779 | flags |= PIN_GLOBAL; |
| 780 | |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 781 | if (!drm_mm_node_allocated(&vma->node)) { |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 782 | /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset, |
| 783 | * limit address to the first 4GBs for unflagged objects. |
| 784 | */ |
| 785 | if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0) |
| 786 | flags |= PIN_ZONE_4G; |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 787 | if (entry->flags & __EXEC_OBJECT_NEEDS_MAP) |
| 788 | flags |= PIN_GLOBAL | PIN_MAPPABLE; |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 789 | if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS) |
| 790 | flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 791 | if (entry->flags & EXEC_OBJECT_PINNED) |
| 792 | flags |= entry->offset | PIN_OFFSET_FIXED; |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 793 | if ((flags & PIN_MAPPABLE) == 0) |
| 794 | flags |= PIN_HIGH; |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 795 | } |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 796 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 797 | ret = i915_vma_pin(vma, |
| 798 | entry->pad_to_size, |
| 799 | entry->alignment, |
| 800 | flags); |
| 801 | if ((ret == -ENOSPC || ret == -E2BIG) && |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 802 | only_mappable_for_reloc(entry->flags)) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 803 | ret = i915_vma_pin(vma, |
| 804 | entry->pad_to_size, |
| 805 | entry->alignment, |
| 806 | flags & ~PIN_MAPPABLE); |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 807 | if (ret) |
| 808 | return ret; |
| 809 | |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 810 | entry->flags |= __EXEC_OBJECT_HAS_PIN; |
| 811 | |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 812 | if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) { |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 813 | ret = i915_vma_get_fence(vma); |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 814 | if (ret) |
| 815 | return ret; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 816 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 817 | if (i915_vma_pin_fence(vma)) |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 818 | entry->flags |= __EXEC_OBJECT_HAS_FENCE; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 819 | } |
| 820 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 821 | if (entry->offset != vma->node.start) { |
| 822 | entry->offset = vma->node.start; |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 823 | *need_reloc = true; |
| 824 | } |
| 825 | |
| 826 | if (entry->flags & EXEC_OBJECT_WRITE) { |
| 827 | obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER; |
| 828 | obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER; |
| 829 | } |
| 830 | |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 831 | return 0; |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 832 | } |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 833 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 834 | static bool |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 835 | need_reloc_mappable(struct i915_vma *vma) |
| 836 | { |
| 837 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
| 838 | |
| 839 | if (entry->relocation_count == 0) |
| 840 | return false; |
| 841 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 842 | if (!i915_vma_is_ggtt(vma)) |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 843 | return false; |
| 844 | |
| 845 | /* See also use_cpu_reloc() */ |
| 846 | if (HAS_LLC(vma->obj->base.dev)) |
| 847 | return false; |
| 848 | |
| 849 | if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 850 | return false; |
| 851 | |
| 852 | return true; |
| 853 | } |
| 854 | |
| 855 | static bool |
| 856 | eb_vma_misplaced(struct i915_vma *vma) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 857 | { |
| 858 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 859 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 860 | WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP && |
| 861 | !i915_vma_is_ggtt(vma)); |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 862 | |
| 863 | if (entry->alignment && |
| 864 | vma->node.start & (entry->alignment - 1)) |
| 865 | return true; |
| 866 | |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 867 | if (vma->node.size < entry->pad_to_size) |
| 868 | return true; |
| 869 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 870 | if (entry->flags & EXEC_OBJECT_PINNED && |
| 871 | vma->node.start != entry->offset) |
| 872 | return true; |
| 873 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 874 | if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS && |
| 875 | vma->node.start < BATCH_OFFSET_BIAS) |
| 876 | return true; |
| 877 | |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 878 | /* avoid costly ping-pong once a batch bo ended up non-mappable */ |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 879 | if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && |
| 880 | !i915_vma_is_map_and_fenceable(vma)) |
Chris Wilson | edf4427 | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 881 | return !only_mappable_for_reloc(entry->flags); |
| 882 | |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 883 | if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 && |
| 884 | (vma->node.start + vma->node.size - 1) >> 32) |
| 885 | return true; |
| 886 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 887 | return false; |
| 888 | } |
| 889 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 890 | static int |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 891 | i915_gem_execbuffer_reserve(struct intel_engine_cs *engine, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 892 | struct list_head *vmas, |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 893 | struct i915_gem_context *ctx, |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 894 | bool *need_relocs) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 895 | { |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 896 | struct drm_i915_gem_object *obj; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 897 | struct i915_vma *vma; |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 898 | struct i915_address_space *vm; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 899 | struct list_head ordered_vmas; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 900 | struct list_head pinned_vmas; |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 901 | bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4; |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 902 | int retry; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 903 | |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 904 | vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm; |
| 905 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 906 | INIT_LIST_HEAD(&ordered_vmas); |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 907 | INIT_LIST_HEAD(&pinned_vmas); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 908 | while (!list_empty(vmas)) { |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 909 | struct drm_i915_gem_exec_object2 *entry; |
| 910 | bool need_fence, need_mappable; |
| 911 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 912 | vma = list_first_entry(vmas, struct i915_vma, exec_list); |
| 913 | obj = vma->obj; |
| 914 | entry = vma->exec_entry; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 915 | |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 916 | if (ctx->flags & CONTEXT_NO_ZEROMAP) |
| 917 | entry->flags |= __EXEC_OBJECT_NEEDS_BIAS; |
| 918 | |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 919 | if (!has_fenced_gpu_access) |
| 920 | entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 921 | need_fence = |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 922 | entry->flags & EXEC_OBJECT_NEEDS_FENCE && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 923 | i915_gem_object_is_tiled(obj); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 924 | need_mappable = need_fence || need_reloc_mappable(vma); |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 925 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 926 | if (entry->flags & EXEC_OBJECT_PINNED) |
| 927 | list_move_tail(&vma->exec_list, &pinned_vmas); |
| 928 | else if (need_mappable) { |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 929 | entry->flags |= __EXEC_OBJECT_NEEDS_MAP; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 930 | list_move(&vma->exec_list, &ordered_vmas); |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 931 | } else |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 932 | list_move_tail(&vma->exec_list, &ordered_vmas); |
Chris Wilson | 595dad7 | 2011-01-13 11:03:48 +0000 | [diff] [blame] | 933 | |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 934 | obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND; |
Chris Wilson | 595dad7 | 2011-01-13 11:03:48 +0000 | [diff] [blame] | 935 | obj->base.pending_write_domain = 0; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 936 | } |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 937 | list_splice(&ordered_vmas, vmas); |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 938 | list_splice(&pinned_vmas, vmas); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 939 | |
| 940 | /* Attempt to pin all of the buffers into the GTT. |
| 941 | * This is done in 3 phases: |
| 942 | * |
| 943 | * 1a. Unbind all objects that do not match the GTT constraints for |
| 944 | * the execbuffer (fenceable, mappable, alignment etc). |
| 945 | * 1b. Increment pin count for already bound objects. |
| 946 | * 2. Bind new objects. |
| 947 | * 3. Decrement pin count. |
| 948 | * |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 949 | * This avoid unnecessary unbinding of later objects in order to make |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 950 | * room for the earlier objects *unless* we need to defragment. |
| 951 | */ |
| 952 | retry = 0; |
| 953 | do { |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 954 | int ret = 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 955 | |
| 956 | /* Unbind any ill-fitting objects or pin. */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 957 | list_for_each_entry(vma, vmas, exec_list) { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 958 | if (!drm_mm_node_allocated(&vma->node)) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 959 | continue; |
| 960 | |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 961 | if (eb_vma_misplaced(vma)) |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 962 | ret = i915_vma_unbind(vma); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 963 | else |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 964 | ret = i915_gem_execbuffer_reserve_vma(vma, |
| 965 | engine, |
| 966 | need_relocs); |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 967 | if (ret) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 968 | goto err; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 969 | } |
| 970 | |
| 971 | /* Bind fresh objects */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 972 | list_for_each_entry(vma, vmas, exec_list) { |
| 973 | if (drm_mm_node_allocated(&vma->node)) |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 974 | continue; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 975 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 976 | ret = i915_gem_execbuffer_reserve_vma(vma, engine, |
| 977 | need_relocs); |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 978 | if (ret) |
| 979 | goto err; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 980 | } |
| 981 | |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 982 | err: |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 983 | if (ret != -ENOSPC || retry++) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 984 | return ret; |
| 985 | |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 986 | /* Decrement pin count for bound objects */ |
| 987 | list_for_each_entry(vma, vmas, exec_list) |
| 988 | i915_gem_execbuffer_unreserve_vma(vma); |
| 989 | |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 990 | ret = i915_gem_evict_vm(vm, true); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 991 | if (ret) |
| 992 | return ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 993 | } while (1); |
| 994 | } |
| 995 | |
| 996 | static int |
| 997 | i915_gem_execbuffer_relocate_slow(struct drm_device *dev, |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 998 | struct drm_i915_gem_execbuffer2 *args, |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 999 | struct drm_file *file, |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1000 | struct intel_engine_cs *engine, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1001 | struct eb_vmas *eb, |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 1002 | struct drm_i915_gem_exec_object2 *exec, |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1003 | struct i915_gem_context *ctx) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1004 | { |
| 1005 | struct drm_i915_gem_relocation_entry *reloc; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1006 | struct i915_address_space *vm; |
| 1007 | struct i915_vma *vma; |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1008 | bool need_relocs; |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 1009 | int *reloc_offset; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1010 | int i, total, ret; |
Daniel Vetter | b205ca5 | 2013-09-19 14:00:11 +0200 | [diff] [blame] | 1011 | unsigned count = args->buffer_count; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1012 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1013 | vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm; |
| 1014 | |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1015 | /* We may process another execbuffer during the unlock... */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1016 | while (!list_empty(&eb->vmas)) { |
| 1017 | vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list); |
| 1018 | list_del_init(&vma->exec_list); |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 1019 | i915_gem_execbuffer_unreserve_vma(vma); |
Chris Wilson | 624192c | 2016-08-15 10:48:50 +0100 | [diff] [blame] | 1020 | i915_vma_put(vma); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1021 | } |
| 1022 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1023 | mutex_unlock(&dev->struct_mutex); |
| 1024 | |
| 1025 | total = 0; |
| 1026 | for (i = 0; i < count; i++) |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1027 | total += exec[i].relocation_count; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1028 | |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 1029 | reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset)); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1030 | reloc = drm_malloc_ab(total, sizeof(*reloc)); |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 1031 | if (reloc == NULL || reloc_offset == NULL) { |
| 1032 | drm_free_large(reloc); |
| 1033 | drm_free_large(reloc_offset); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1034 | mutex_lock(&dev->struct_mutex); |
| 1035 | return -ENOMEM; |
| 1036 | } |
| 1037 | |
| 1038 | total = 0; |
| 1039 | for (i = 0; i < count; i++) { |
| 1040 | struct drm_i915_gem_relocation_entry __user *user_relocs; |
Chris Wilson | 262b6d3 | 2013-01-15 16:17:54 +0000 | [diff] [blame] | 1041 | u64 invalid_offset = (u64)-1; |
| 1042 | int j; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1043 | |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1044 | user_relocs = u64_to_user_ptr(exec[i].relocs_ptr); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1045 | |
| 1046 | if (copy_from_user(reloc+total, user_relocs, |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1047 | exec[i].relocation_count * sizeof(*reloc))) { |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1048 | ret = -EFAULT; |
| 1049 | mutex_lock(&dev->struct_mutex); |
| 1050 | goto err; |
| 1051 | } |
| 1052 | |
Chris Wilson | 262b6d3 | 2013-01-15 16:17:54 +0000 | [diff] [blame] | 1053 | /* As we do not update the known relocation offsets after |
| 1054 | * relocating (due to the complexities in lock handling), |
| 1055 | * we need to mark them as invalid now so that we force the |
| 1056 | * relocation processing next time. Just in case the target |
| 1057 | * object is evicted and then rebound into its old |
| 1058 | * presumed_offset before the next execbuffer - if that |
| 1059 | * happened we would make the mistake of assuming that the |
| 1060 | * relocations were valid. |
| 1061 | */ |
| 1062 | for (j = 0; j < exec[i].relocation_count; j++) { |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1063 | if (__copy_to_user(&user_relocs[j].presumed_offset, |
| 1064 | &invalid_offset, |
| 1065 | sizeof(invalid_offset))) { |
Chris Wilson | 262b6d3 | 2013-01-15 16:17:54 +0000 | [diff] [blame] | 1066 | ret = -EFAULT; |
| 1067 | mutex_lock(&dev->struct_mutex); |
| 1068 | goto err; |
| 1069 | } |
| 1070 | } |
| 1071 | |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 1072 | reloc_offset[i] = total; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1073 | total += exec[i].relocation_count; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1074 | } |
| 1075 | |
| 1076 | ret = i915_mutex_lock_interruptible(dev); |
| 1077 | if (ret) { |
| 1078 | mutex_lock(&dev->struct_mutex); |
| 1079 | goto err; |
| 1080 | } |
| 1081 | |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1082 | /* reacquire the objects */ |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1083 | eb_reset(eb); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1084 | ret = eb_lookup_vmas(eb, exec, args, vm, file); |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 1085 | if (ret) |
| 1086 | goto err; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1087 | |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1088 | need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0; |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1089 | ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx, |
| 1090 | &need_relocs); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1091 | if (ret) |
| 1092 | goto err; |
| 1093 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1094 | list_for_each_entry(vma, &eb->vmas, exec_list) { |
| 1095 | int offset = vma->exec_entry - exec; |
| 1096 | ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb, |
| 1097 | reloc + reloc_offset[offset]); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1098 | if (ret) |
| 1099 | goto err; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1100 | } |
| 1101 | |
| 1102 | /* Leave the user relocations as are, this is the painfully slow path, |
| 1103 | * and we want to avoid the complication of dropping the lock whilst |
| 1104 | * having buffers reserved in the aperture and so causing spurious |
| 1105 | * ENOSPC for random operations. |
| 1106 | */ |
| 1107 | |
| 1108 | err: |
| 1109 | drm_free_large(reloc); |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 1110 | drm_free_large(reloc_offset); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1111 | return ret; |
| 1112 | } |
| 1113 | |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 1114 | static unsigned int eb_other_engines(struct drm_i915_gem_request *req) |
| 1115 | { |
| 1116 | unsigned int mask; |
| 1117 | |
| 1118 | mask = ~intel_engine_flag(req->engine) & I915_BO_ACTIVE_MASK; |
| 1119 | mask <<= I915_BO_ACTIVE_SHIFT; |
| 1120 | |
| 1121 | return mask; |
| 1122 | } |
| 1123 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1124 | static int |
John Harrison | 535fbe8 | 2015-05-29 17:43:32 +0100 | [diff] [blame] | 1125 | i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1126 | struct list_head *vmas) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1127 | { |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 1128 | const unsigned int other_rings = eb_other_engines(req); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1129 | struct i915_vma *vma; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1130 | int ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1131 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1132 | list_for_each_entry(vma, vmas, exec_list) { |
| 1133 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | 03ade51 | 2015-04-27 13:41:18 +0100 | [diff] [blame] | 1134 | |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 1135 | if (obj->flags & other_rings) { |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 1136 | ret = i915_gem_object_sync(obj, req); |
Chris Wilson | 03ade51 | 2015-04-27 13:41:18 +0100 | [diff] [blame] | 1137 | if (ret) |
| 1138 | return ret; |
| 1139 | } |
Daniel Vetter | 6ac42f4 | 2012-07-21 12:25:01 +0200 | [diff] [blame] | 1140 | |
| 1141 | if (obj->base.write_domain & I915_GEM_DOMAIN_CPU) |
Chris Wilson | 600f436 | 2016-08-18 17:16:40 +0100 | [diff] [blame] | 1142 | i915_gem_clflush_object(obj, false); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1143 | } |
| 1144 | |
Chris Wilson | 600f436 | 2016-08-18 17:16:40 +0100 | [diff] [blame] | 1145 | /* Unconditionally flush any chipset caches (for streaming writes). */ |
| 1146 | i915_gem_chipset_flush(req->engine->i915); |
Daniel Vetter | 6ac42f4 | 2012-07-21 12:25:01 +0200 | [diff] [blame] | 1147 | |
Chris Wilson | c7fe7d2 | 2016-08-02 22:50:24 +0100 | [diff] [blame] | 1148 | /* Unconditionally invalidate GPU caches and TLBs. */ |
Chris Wilson | 7c9cf4e | 2016-08-02 22:50:25 +0100 | [diff] [blame] | 1149 | return req->engine->emit_flush(req, EMIT_INVALIDATE); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1150 | } |
| 1151 | |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1152 | static bool |
| 1153 | i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1154 | { |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1155 | if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS) |
| 1156 | return false; |
| 1157 | |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1158 | /* Kernel clipping was a DRI1 misfeature */ |
| 1159 | if (exec->num_cliprects || exec->cliprects_ptr) |
| 1160 | return false; |
| 1161 | |
| 1162 | if (exec->DR4 == 0xffffffff) { |
| 1163 | DRM_DEBUG("UXA submitting garbage DR4, fixing up\n"); |
| 1164 | exec->DR4 = 0; |
| 1165 | } |
| 1166 | if (exec->DR1 || exec->DR4) |
| 1167 | return false; |
| 1168 | |
| 1169 | if ((exec->batch_start_offset | exec->batch_len) & 0x7) |
| 1170 | return false; |
| 1171 | |
| 1172 | return true; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1173 | } |
| 1174 | |
| 1175 | static int |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 1176 | validate_exec_list(struct drm_device *dev, |
| 1177 | struct drm_i915_gem_exec_object2 *exec, |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1178 | int count) |
| 1179 | { |
Daniel Vetter | b205ca5 | 2013-09-19 14:00:11 +0200 | [diff] [blame] | 1180 | unsigned relocs_total = 0; |
| 1181 | unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry); |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 1182 | unsigned invalid_flags; |
| 1183 | int i; |
| 1184 | |
Dave Gordon | 9e2793f6 | 2016-07-14 14:52:03 +0100 | [diff] [blame] | 1185 | /* INTERNAL flags must not overlap with external ones */ |
| 1186 | BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS); |
| 1187 | |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 1188 | invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS; |
| 1189 | if (USES_FULL_PPGTT(dev)) |
| 1190 | invalid_flags |= EXEC_OBJECT_NEEDS_GTT; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1191 | |
| 1192 | for (i = 0; i < count; i++) { |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1193 | char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1194 | int length; /* limited by fault_in_pages_readable() */ |
| 1195 | |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 1196 | if (exec[i].flags & invalid_flags) |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1197 | return -EINVAL; |
| 1198 | |
Michał Winiarski | 934acce | 2015-12-29 18:24:52 +0100 | [diff] [blame] | 1199 | /* Offset can be used as input (EXEC_OBJECT_PINNED), reject |
| 1200 | * any non-page-aligned or non-canonical addresses. |
| 1201 | */ |
| 1202 | if (exec[i].flags & EXEC_OBJECT_PINNED) { |
| 1203 | if (exec[i].offset != |
| 1204 | gen8_canonical_addr(exec[i].offset & PAGE_MASK)) |
| 1205 | return -EINVAL; |
| 1206 | |
| 1207 | /* From drm_mm perspective address space is continuous, |
| 1208 | * so from this point we're always using non-canonical |
| 1209 | * form internally. |
| 1210 | */ |
| 1211 | exec[i].offset = gen8_noncanonical_addr(exec[i].offset); |
| 1212 | } |
| 1213 | |
Chris Wilson | 55a9785 | 2015-06-19 13:59:46 +0100 | [diff] [blame] | 1214 | if (exec[i].alignment && !is_power_of_2(exec[i].alignment)) |
| 1215 | return -EINVAL; |
| 1216 | |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 1217 | /* pad_to_size was once a reserved field, so sanitize it */ |
| 1218 | if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) { |
| 1219 | if (offset_in_page(exec[i].pad_to_size)) |
| 1220 | return -EINVAL; |
| 1221 | } else { |
| 1222 | exec[i].pad_to_size = 0; |
| 1223 | } |
| 1224 | |
Kees Cook | 3118a4f | 2013-03-11 17:31:45 -0700 | [diff] [blame] | 1225 | /* First check for malicious input causing overflow in |
| 1226 | * the worst case where we need to allocate the entire |
| 1227 | * relocation tree as a single array. |
| 1228 | */ |
| 1229 | if (exec[i].relocation_count > relocs_max - relocs_total) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1230 | return -EINVAL; |
Kees Cook | 3118a4f | 2013-03-11 17:31:45 -0700 | [diff] [blame] | 1231 | relocs_total += exec[i].relocation_count; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1232 | |
| 1233 | length = exec[i].relocation_count * |
| 1234 | sizeof(struct drm_i915_gem_relocation_entry); |
Kees Cook | 3058753 | 2013-03-11 14:37:35 -0700 | [diff] [blame] | 1235 | /* |
| 1236 | * We must check that the entire relocation array is safe |
| 1237 | * to read, but since we may need to update the presumed |
| 1238 | * offsets during execution, check for full write access. |
| 1239 | */ |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1240 | if (!access_ok(VERIFY_WRITE, ptr, length)) |
| 1241 | return -EFAULT; |
| 1242 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1243 | if (likely(!i915.prefault_disable)) { |
Xiong Zhang | 0b74b50 | 2013-07-19 13:51:24 +0800 | [diff] [blame] | 1244 | if (fault_in_multipages_readable(ptr, length)) |
| 1245 | return -EFAULT; |
| 1246 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1247 | } |
| 1248 | |
| 1249 | return 0; |
| 1250 | } |
| 1251 | |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1252 | static struct i915_gem_context * |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1253 | i915_gem_validate_context(struct drm_device *dev, struct drm_file *file, |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1254 | struct intel_engine_cs *engine, const u32 ctx_id) |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1255 | { |
Chris Wilson | f7978a0 | 2016-08-22 09:03:36 +0100 | [diff] [blame^] | 1256 | struct i915_gem_context *ctx; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1257 | struct i915_ctx_hang_stats *hs; |
| 1258 | |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 1259 | ctx = i915_gem_context_lookup(file->driver_priv, ctx_id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 1260 | if (IS_ERR(ctx)) |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1261 | return ctx; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1262 | |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1263 | hs = &ctx->hang_stats; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1264 | if (hs->banned) { |
| 1265 | DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id); |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1266 | return ERR_PTR(-EIO); |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1267 | } |
| 1268 | |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1269 | return ctx; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1270 | } |
| 1271 | |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1272 | void i915_vma_move_to_active(struct i915_vma *vma, |
| 1273 | struct drm_i915_gem_request *req, |
| 1274 | unsigned int flags) |
| 1275 | { |
| 1276 | struct drm_i915_gem_object *obj = vma->obj; |
| 1277 | const unsigned int idx = req->engine->id; |
| 1278 | |
| 1279 | GEM_BUG_ON(!drm_mm_node_allocated(&vma->node)); |
| 1280 | |
| 1281 | obj->dirty = 1; /* be paranoid */ |
| 1282 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 1283 | /* Add a reference if we're newly entering the active list. |
| 1284 | * The order in which we add operations to the retirement queue is |
| 1285 | * vital here: mark_active adds to the start of the callback list, |
| 1286 | * such that subsequent callbacks are called first. Therefore we |
| 1287 | * add the active reference first and queue for it to be dropped |
| 1288 | * *last*. |
| 1289 | */ |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 1290 | if (!i915_gem_object_is_active(obj)) |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1291 | i915_gem_object_get(obj); |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 1292 | i915_gem_object_set_active(obj, idx); |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1293 | i915_gem_active_set(&obj->last_read[idx], req); |
| 1294 | |
| 1295 | if (flags & EXEC_OBJECT_WRITE) { |
| 1296 | i915_gem_active_set(&obj->last_write, req); |
| 1297 | |
| 1298 | intel_fb_obj_invalidate(obj, ORIGIN_CS); |
| 1299 | |
| 1300 | /* update for the implicit flush after a batch */ |
| 1301 | obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS; |
| 1302 | } |
| 1303 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 1304 | if (flags & EXEC_OBJECT_NEEDS_FENCE) |
| 1305 | i915_gem_active_set(&vma->last_fence, req); |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1306 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 1307 | i915_vma_set_active(vma, idx); |
| 1308 | i915_gem_active_set(&vma->last_read[idx], req); |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1309 | list_move_tail(&vma->vm_link, &vma->vm->active_list); |
| 1310 | } |
| 1311 | |
Chris Wilson | ad778f8 | 2016-08-04 16:32:42 +0100 | [diff] [blame] | 1312 | static void eb_export_fence(struct drm_i915_gem_object *obj, |
| 1313 | struct drm_i915_gem_request *req, |
| 1314 | unsigned int flags) |
| 1315 | { |
| 1316 | struct reservation_object *resv; |
| 1317 | |
| 1318 | resv = i915_gem_object_get_dmabuf_resv(obj); |
| 1319 | if (!resv) |
| 1320 | return; |
| 1321 | |
| 1322 | /* Ignore errors from failing to allocate the new fence, we can't |
| 1323 | * handle an error right now. Worst case should be missed |
| 1324 | * synchronisation leading to rendering corruption. |
| 1325 | */ |
| 1326 | ww_mutex_lock(&resv->lock, NULL); |
| 1327 | if (flags & EXEC_OBJECT_WRITE) |
| 1328 | reservation_object_add_excl_fence(resv, &req->fence); |
| 1329 | else if (reservation_object_reserve_shared(resv) == 0) |
| 1330 | reservation_object_add_shared_fence(resv, &req->fence); |
| 1331 | ww_mutex_unlock(&resv->lock); |
| 1332 | } |
| 1333 | |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 1334 | static void |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1335 | i915_gem_execbuffer_move_to_active(struct list_head *vmas, |
John Harrison | 8a8edb5 | 2015-05-29 17:43:33 +0100 | [diff] [blame] | 1336 | struct drm_i915_gem_request *req) |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1337 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1338 | struct i915_vma *vma; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1339 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1340 | list_for_each_entry(vma, vmas, exec_list) { |
| 1341 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | 69c2fc8 | 2012-07-20 12:41:03 +0100 | [diff] [blame] | 1342 | u32 old_read = obj->base.read_domains; |
| 1343 | u32 old_write = obj->base.write_domain; |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1344 | |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1345 | obj->base.write_domain = obj->base.pending_write_domain; |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1346 | if (obj->base.write_domain) |
| 1347 | vma->exec_entry->flags |= EXEC_OBJECT_WRITE; |
| 1348 | else |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1349 | obj->base.pending_read_domains |= obj->base.read_domains; |
| 1350 | obj->base.read_domains = obj->base.pending_read_domains; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1351 | |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1352 | i915_vma_move_to_active(vma, req, vma->exec_entry->flags); |
Chris Wilson | ad778f8 | 2016-08-04 16:32:42 +0100 | [diff] [blame] | 1353 | eb_export_fence(obj, req, vma->exec_entry->flags); |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1354 | trace_i915_gem_object_change_domain(obj, old_read, old_write); |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1355 | } |
| 1356 | } |
| 1357 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1358 | static int |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1359 | i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req) |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1360 | { |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 1361 | struct intel_ring *ring = req->ring; |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1362 | int ret, i; |
| 1363 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1364 | if (!IS_GEN7(req->i915) || req->engine->id != RCS) { |
Daniel Vetter | 9d662da | 2014-04-24 08:09:09 +0200 | [diff] [blame] | 1365 | DRM_DEBUG("sol reset is gen7/rcs only\n"); |
| 1366 | return -EINVAL; |
| 1367 | } |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1368 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 1369 | ret = intel_ring_begin(req, 4 * 3); |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1370 | if (ret) |
| 1371 | return ret; |
| 1372 | |
| 1373 | for (i = 0; i < 4; i++) { |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1374 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 1375 | intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i)); |
| 1376 | intel_ring_emit(ring, 0); |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1377 | } |
| 1378 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1379 | intel_ring_advance(ring); |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1380 | |
| 1381 | return 0; |
| 1382 | } |
| 1383 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1384 | static struct i915_vma * |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1385 | i915_gem_execbuffer_parse(struct intel_engine_cs *engine, |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1386 | struct drm_i915_gem_exec_object2 *shadow_exec_entry, |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1387 | struct drm_i915_gem_object *batch_obj, |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1388 | struct eb_vmas *eb, |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1389 | u32 batch_start_offset, |
| 1390 | u32 batch_len, |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1391 | bool is_master) |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1392 | { |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1393 | struct drm_i915_gem_object *shadow_batch_obj; |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1394 | struct i915_vma *vma; |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1395 | int ret; |
| 1396 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1397 | shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool, |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1398 | PAGE_ALIGN(batch_len)); |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1399 | if (IS_ERR(shadow_batch_obj)) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1400 | return ERR_CAST(shadow_batch_obj); |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1401 | |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1402 | ret = intel_engine_cmd_parser(engine, |
| 1403 | batch_obj, |
| 1404 | shadow_batch_obj, |
| 1405 | batch_start_offset, |
| 1406 | batch_len, |
| 1407 | is_master); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1408 | if (ret) { |
| 1409 | if (ret == -EACCES) /* unhandled chained batch */ |
| 1410 | vma = NULL; |
| 1411 | else |
| 1412 | vma = ERR_PTR(ret); |
| 1413 | goto out; |
| 1414 | } |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1415 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1416 | vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0); |
| 1417 | if (IS_ERR(vma)) |
| 1418 | goto out; |
Chris Wilson | de4e783 | 2015-04-07 16:20:35 +0100 | [diff] [blame] | 1419 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1420 | memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry)); |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1421 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1422 | vma->exec_entry = shadow_exec_entry; |
Chris Wilson | de4e783 | 2015-04-07 16:20:35 +0100 | [diff] [blame] | 1423 | vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN; |
Chris Wilson | 25dc556 | 2016-07-20 13:31:52 +0100 | [diff] [blame] | 1424 | i915_gem_object_get(shadow_batch_obj); |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1425 | list_add_tail(&vma->exec_list, &eb->vmas); |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1426 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1427 | out: |
Chris Wilson | de4e783 | 2015-04-07 16:20:35 +0100 | [diff] [blame] | 1428 | i915_gem_object_unpin_pages(shadow_batch_obj); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1429 | return vma; |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1430 | } |
Chris Wilson | 5c6c600 | 2014-09-06 10:28:27 +0100 | [diff] [blame] | 1431 | |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 1432 | static int |
| 1433 | execbuf_submit(struct i915_execbuffer_params *params, |
| 1434 | struct drm_i915_gem_execbuffer2 *args, |
| 1435 | struct list_head *vmas) |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1436 | { |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1437 | struct drm_i915_private *dev_priv = params->request->i915; |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1438 | u64 exec_start, exec_len; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1439 | int instp_mode; |
| 1440 | u32 instp_mask; |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1441 | int ret; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1442 | |
John Harrison | 535fbe8 | 2015-05-29 17:43:32 +0100 | [diff] [blame] | 1443 | ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1444 | if (ret) |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1445 | return ret; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1446 | |
John Harrison | ba01cc9 | 2015-05-29 17:43:41 +0100 | [diff] [blame] | 1447 | ret = i915_switch_context(params->request); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1448 | if (ret) |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1449 | return ret; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1450 | |
| 1451 | instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK; |
| 1452 | instp_mask = I915_EXEC_CONSTANTS_MASK; |
| 1453 | switch (instp_mode) { |
| 1454 | case I915_EXEC_CONSTANTS_REL_GENERAL: |
| 1455 | case I915_EXEC_CONSTANTS_ABSOLUTE: |
| 1456 | case I915_EXEC_CONSTANTS_REL_SURFACE: |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1457 | if (instp_mode != 0 && params->engine->id != RCS) { |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1458 | DRM_DEBUG("non-0 rel constants mode on non-RCS\n"); |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1459 | return -EINVAL; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1460 | } |
| 1461 | |
| 1462 | if (instp_mode != dev_priv->relative_constants_mode) { |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1463 | if (INTEL_INFO(dev_priv)->gen < 4) { |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1464 | DRM_DEBUG("no rel constants on pre-gen4\n"); |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1465 | return -EINVAL; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1466 | } |
| 1467 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1468 | if (INTEL_INFO(dev_priv)->gen > 5 && |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1469 | instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) { |
| 1470 | DRM_DEBUG("rel surface constants mode invalid on gen5+\n"); |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1471 | return -EINVAL; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1472 | } |
| 1473 | |
| 1474 | /* The HW changed the meaning on this bit on gen6 */ |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1475 | if (INTEL_INFO(dev_priv)->gen >= 6) |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1476 | instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE; |
| 1477 | } |
| 1478 | break; |
| 1479 | default: |
| 1480 | DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode); |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1481 | return -EINVAL; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1482 | } |
| 1483 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1484 | if (params->engine->id == RCS && |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1485 | instp_mode != dev_priv->relative_constants_mode) { |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 1486 | struct intel_ring *ring = params->request->ring; |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1487 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 1488 | ret = intel_ring_begin(params->request, 4); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1489 | if (ret) |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1490 | return ret; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1491 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1492 | intel_ring_emit(ring, MI_NOOP); |
| 1493 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 1494 | intel_ring_emit_reg(ring, INSTPM); |
| 1495 | intel_ring_emit(ring, instp_mask << 16 | instp_mode); |
| 1496 | intel_ring_advance(ring); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1497 | |
| 1498 | dev_priv->relative_constants_mode = instp_mode; |
| 1499 | } |
| 1500 | |
| 1501 | if (args->flags & I915_EXEC_GEN7_SOL_RESET) { |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1502 | ret = i915_reset_gen7_sol_offsets(params->request); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1503 | if (ret) |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1504 | return ret; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1505 | } |
| 1506 | |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1507 | exec_len = args->batch_len; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1508 | exec_start = params->batch->node.start + |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1509 | params->args_batch_start_offset; |
| 1510 | |
Ville Syrjälä | 9d611c0 | 2015-12-14 18:23:49 +0200 | [diff] [blame] | 1511 | if (exec_len == 0) |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1512 | exec_len = params->batch->size - params->args_batch_start_offset; |
Ville Syrjälä | 9d611c0 | 2015-12-14 18:23:49 +0200 | [diff] [blame] | 1513 | |
Chris Wilson | 803688b | 2016-08-02 22:50:27 +0100 | [diff] [blame] | 1514 | ret = params->engine->emit_bb_start(params->request, |
| 1515 | exec_start, exec_len, |
| 1516 | params->dispatch_flags); |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1517 | if (ret) |
| 1518 | return ret; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1519 | |
John Harrison | 95c2416 | 2015-05-29 17:43:31 +0100 | [diff] [blame] | 1520 | trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1521 | |
John Harrison | 8a8edb5 | 2015-05-29 17:43:33 +0100 | [diff] [blame] | 1522 | i915_gem_execbuffer_move_to_active(vmas, params->request); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1523 | |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1524 | return 0; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1525 | } |
| 1526 | |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1527 | /** |
| 1528 | * Find one BSD ring to dispatch the corresponding BSD command. |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 1529 | * The engine index is returned. |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1530 | */ |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1531 | static unsigned int |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 1532 | gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv, |
| 1533 | struct drm_file *file) |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1534 | { |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1535 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 1536 | |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1537 | /* Check whether the file_priv has already selected one ring. */ |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 1538 | if ((int)file_priv->bsd_engine < 0) { |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1539 | /* If not, use the ping-pong mechanism to select one. */ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1540 | mutex_lock(&dev_priv->drm.struct_mutex); |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 1541 | file_priv->bsd_engine = dev_priv->mm.bsd_engine_dispatch_index; |
| 1542 | dev_priv->mm.bsd_engine_dispatch_index ^= 1; |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1543 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1544 | } |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1545 | |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 1546 | return file_priv->bsd_engine; |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1547 | } |
| 1548 | |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1549 | #define I915_USER_RINGS (4) |
| 1550 | |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 1551 | static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = { |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1552 | [I915_EXEC_DEFAULT] = RCS, |
| 1553 | [I915_EXEC_RENDER] = RCS, |
| 1554 | [I915_EXEC_BLT] = BCS, |
| 1555 | [I915_EXEC_BSD] = VCS, |
| 1556 | [I915_EXEC_VEBOX] = VECS |
| 1557 | }; |
| 1558 | |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1559 | static struct intel_engine_cs * |
| 1560 | eb_select_engine(struct drm_i915_private *dev_priv, |
| 1561 | struct drm_file *file, |
| 1562 | struct drm_i915_gem_execbuffer2 *args) |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1563 | { |
| 1564 | unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK; |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1565 | struct intel_engine_cs *engine; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1566 | |
| 1567 | if (user_ring_id > I915_USER_RINGS) { |
| 1568 | DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id); |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1569 | return NULL; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1570 | } |
| 1571 | |
| 1572 | if ((user_ring_id != I915_EXEC_BSD) && |
| 1573 | ((args->flags & I915_EXEC_BSD_MASK) != 0)) { |
| 1574 | DRM_DEBUG("execbuf with non bsd ring but with invalid " |
| 1575 | "bsd dispatch flags: %d\n", (int)(args->flags)); |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1576 | return NULL; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1577 | } |
| 1578 | |
| 1579 | if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) { |
| 1580 | unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK; |
| 1581 | |
| 1582 | if (bsd_idx == I915_EXEC_BSD_DEFAULT) { |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 1583 | bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file); |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1584 | } else if (bsd_idx >= I915_EXEC_BSD_RING1 && |
| 1585 | bsd_idx <= I915_EXEC_BSD_RING2) { |
Tvrtko Ursulin | d9da6aa | 2016-01-27 13:41:09 +0000 | [diff] [blame] | 1586 | bsd_idx >>= I915_EXEC_BSD_SHIFT; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1587 | bsd_idx--; |
| 1588 | } else { |
| 1589 | DRM_DEBUG("execbuf with unknown bsd ring: %u\n", |
| 1590 | bsd_idx); |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1591 | return NULL; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1592 | } |
| 1593 | |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1594 | engine = &dev_priv->engine[_VCS(bsd_idx)]; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1595 | } else { |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1596 | engine = &dev_priv->engine[user_ring_map[user_ring_id]]; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1597 | } |
| 1598 | |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1599 | if (!intel_engine_initialized(engine)) { |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1600 | DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id); |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1601 | return NULL; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1602 | } |
| 1603 | |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1604 | return engine; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1605 | } |
| 1606 | |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1607 | static int |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1608 | i915_gem_do_execbuffer(struct drm_device *dev, void *data, |
| 1609 | struct drm_file *file, |
| 1610 | struct drm_i915_gem_execbuffer2 *args, |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1611 | struct drm_i915_gem_exec_object2 *exec) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1612 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1613 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 1614 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1615 | struct eb_vmas *eb; |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1616 | struct drm_i915_gem_exec_object2 shadow_exec_entry; |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1617 | struct intel_engine_cs *engine; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1618 | struct i915_gem_context *ctx; |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1619 | struct i915_address_space *vm; |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1620 | struct i915_execbuffer_params params_master; /* XXX: will be removed later */ |
| 1621 | struct i915_execbuffer_params *params = ¶ms_master; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1622 | const u32 ctx_id = i915_execbuffer2_get_context_id(*args); |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1623 | u32 dispatch_flags; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1624 | int ret; |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1625 | bool need_relocs; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1626 | |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1627 | if (!i915_gem_check_execbuffer(args)) |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1628 | return -EINVAL; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1629 | |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 1630 | ret = validate_exec_list(dev, exec, args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1631 | if (ret) |
| 1632 | return ret; |
| 1633 | |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1634 | dispatch_flags = 0; |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1635 | if (args->flags & I915_EXEC_SECURE) { |
Daniel Vetter | b3ac9f2 | 2016-06-21 10:54:20 +0200 | [diff] [blame] | 1636 | if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN)) |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1637 | return -EPERM; |
| 1638 | |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1639 | dispatch_flags |= I915_DISPATCH_SECURE; |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1640 | } |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1641 | if (args->flags & I915_EXEC_IS_PINNED) |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1642 | dispatch_flags |= I915_DISPATCH_PINNED; |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1643 | |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1644 | engine = eb_select_engine(dev_priv, file, args); |
| 1645 | if (!engine) |
| 1646 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1647 | |
| 1648 | if (args->buffer_count < 1) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1649 | DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1650 | return -EINVAL; |
| 1651 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1652 | |
Abdiel Janulgue | a9ed33c | 2015-07-01 10:12:23 +0300 | [diff] [blame] | 1653 | if (args->flags & I915_EXEC_RESOURCE_STREAMER) { |
| 1654 | if (!HAS_RESOURCE_STREAMER(dev)) { |
| 1655 | DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n"); |
| 1656 | return -EINVAL; |
| 1657 | } |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1658 | if (engine->id != RCS) { |
Abdiel Janulgue | a9ed33c | 2015-07-01 10:12:23 +0300 | [diff] [blame] | 1659 | DRM_DEBUG("RS is not available on %s\n", |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1660 | engine->name); |
Abdiel Janulgue | a9ed33c | 2015-07-01 10:12:23 +0300 | [diff] [blame] | 1661 | return -EINVAL; |
| 1662 | } |
| 1663 | |
| 1664 | dispatch_flags |= I915_DISPATCH_RS; |
| 1665 | } |
| 1666 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 1667 | /* Take a local wakeref for preparing to dispatch the execbuf as |
| 1668 | * we expect to access the hardware fairly frequently in the |
| 1669 | * process. Upon first dispatch, we acquire another prolonged |
| 1670 | * wakeref that we hold until the GPU has been idle for at least |
| 1671 | * 100ms. |
| 1672 | */ |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1673 | intel_runtime_pm_get(dev_priv); |
| 1674 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1675 | ret = i915_mutex_lock_interruptible(dev); |
| 1676 | if (ret) |
| 1677 | goto pre_mutex_err; |
| 1678 | |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1679 | ctx = i915_gem_validate_context(dev, file, engine, ctx_id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 1680 | if (IS_ERR(ctx)) { |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1681 | mutex_unlock(&dev->struct_mutex); |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1682 | ret = PTR_ERR(ctx); |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1683 | goto pre_mutex_err; |
Ben Widawsky | 935f38d | 2014-04-04 22:41:07 -0700 | [diff] [blame] | 1684 | } |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1685 | |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 1686 | i915_gem_context_get(ctx); |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1687 | |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 1688 | if (ctx->ppgtt) |
| 1689 | vm = &ctx->ppgtt->base; |
| 1690 | else |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1691 | vm = &ggtt->base; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1692 | |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1693 | memset(¶ms_master, 0x00, sizeof(params_master)); |
| 1694 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 1695 | eb = eb_create(dev_priv, args); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1696 | if (eb == NULL) { |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 1697 | i915_gem_context_put(ctx); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1698 | mutex_unlock(&dev->struct_mutex); |
| 1699 | ret = -ENOMEM; |
| 1700 | goto pre_mutex_err; |
| 1701 | } |
| 1702 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1703 | /* Look up object handles */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1704 | ret = eb_lookup_vmas(eb, exec, args, vm, file); |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 1705 | if (ret) |
| 1706 | goto err; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1707 | |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 1708 | /* take note of the batch buffer before we might reorder the lists */ |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1709 | params->batch = eb_get_batch(eb); |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 1710 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1711 | /* Move the objects en-masse into the GTT, evicting if necessary. */ |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1712 | need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0; |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1713 | ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx, |
| 1714 | &need_relocs); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1715 | if (ret) |
| 1716 | goto err; |
| 1717 | |
| 1718 | /* The objects are in their final locations, apply the relocations. */ |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1719 | if (need_relocs) |
Ben Widawsky | 17601cbc | 2013-11-25 09:54:38 -0800 | [diff] [blame] | 1720 | ret = i915_gem_execbuffer_relocate(eb); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1721 | if (ret) { |
| 1722 | if (ret == -EFAULT) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1723 | ret = i915_gem_execbuffer_relocate_slow(dev, args, file, |
| 1724 | engine, |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 1725 | eb, exec, ctx); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1726 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 1727 | } |
| 1728 | if (ret) |
| 1729 | goto err; |
| 1730 | } |
| 1731 | |
| 1732 | /* Set the pending read domains for the batch buffer to COMMAND */ |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1733 | if (params->batch->obj->base.pending_write_domain) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1734 | DRM_DEBUG("Attempting to use self-modifying batch buffer\n"); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1735 | ret = -EINVAL; |
| 1736 | goto err; |
| 1737 | } |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1738 | if (args->batch_start_offset > params->batch->size || |
| 1739 | args->batch_len > params->batch->size - args->batch_start_offset) { |
| 1740 | DRM_DEBUG("Attempting to use out-of-bounds batch\n"); |
| 1741 | ret = -EINVAL; |
| 1742 | goto err; |
| 1743 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1744 | |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1745 | params->args_batch_start_offset = args->batch_start_offset; |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1746 | if (intel_engine_needs_cmd_parser(engine) && args->batch_len) { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1747 | struct i915_vma *vma; |
Rebecca N. Palmer | c7c7372 | 2015-05-08 14:26:50 +0100 | [diff] [blame] | 1748 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1749 | vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry, |
| 1750 | params->batch->obj, |
| 1751 | eb, |
| 1752 | args->batch_start_offset, |
| 1753 | args->batch_len, |
| 1754 | drm_is_current_master(file)); |
| 1755 | if (IS_ERR(vma)) { |
| 1756 | ret = PTR_ERR(vma); |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1757 | goto err; |
| 1758 | } |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1759 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1760 | if (vma) { |
Rebecca N. Palmer | c7c7372 | 2015-05-08 14:26:50 +0100 | [diff] [blame] | 1761 | /* |
| 1762 | * Batch parsed and accepted: |
| 1763 | * |
| 1764 | * Set the DISPATCH_SECURE bit to remove the NON_SECURE |
| 1765 | * bit from MI_BATCH_BUFFER_START commands issued in |
| 1766 | * the dispatch_execbuffer implementations. We |
| 1767 | * specifically don't want that set on batches the |
| 1768 | * command parser has accepted. |
| 1769 | */ |
| 1770 | dispatch_flags |= I915_DISPATCH_SECURE; |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1771 | params->args_batch_start_offset = 0; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1772 | params->batch = vma; |
Rebecca N. Palmer | c7c7372 | 2015-05-08 14:26:50 +0100 | [diff] [blame] | 1773 | } |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1774 | } |
| 1775 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1776 | params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND; |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1777 | |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1778 | /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure |
| 1779 | * batch" bit. Hence we need to pin secure batches into the global gtt. |
Ben Widawsky | 28cf541 | 2013-11-02 21:07:26 -0700 | [diff] [blame] | 1780 | * hsw should have this fixed, but bdw mucks it up again. */ |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1781 | if (dispatch_flags & I915_DISPATCH_SECURE) { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1782 | struct drm_i915_gem_object *obj = params->batch->obj; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1783 | struct i915_vma *vma; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1784 | |
Daniel Vetter | da51a1e | 2014-08-11 12:08:58 +0200 | [diff] [blame] | 1785 | /* |
| 1786 | * So on first glance it looks freaky that we pin the batch here |
| 1787 | * outside of the reservation loop. But: |
| 1788 | * - The batch is already pinned into the relevant ppgtt, so we |
| 1789 | * already have the backing storage fully allocated. |
| 1790 | * - No other BO uses the global gtt (well contexts, but meh), |
Yannick Guerrini | fd0753c | 2015-02-28 17:20:41 +0100 | [diff] [blame] | 1791 | * so we don't really have issues with multiple objects not |
Daniel Vetter | da51a1e | 2014-08-11 12:08:58 +0200 | [diff] [blame] | 1792 | * fitting due to fragmentation. |
| 1793 | * So this is actually safe. |
| 1794 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1795 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0); |
| 1796 | if (IS_ERR(vma)) { |
| 1797 | ret = PTR_ERR(vma); |
Daniel Vetter | da51a1e | 2014-08-11 12:08:58 +0200 | [diff] [blame] | 1798 | goto err; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1799 | } |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1800 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1801 | params->batch = vma; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1802 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1803 | |
John Harrison | 0c8dac8 | 2015-05-29 17:43:25 +0100 | [diff] [blame] | 1804 | /* Allocate a request for this batch buffer nice and early. */ |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 1805 | params->request = i915_gem_request_alloc(engine, ctx); |
| 1806 | if (IS_ERR(params->request)) { |
| 1807 | ret = PTR_ERR(params->request); |
John Harrison | 0c8dac8 | 2015-05-29 17:43:25 +0100 | [diff] [blame] | 1808 | goto err_batch_unpin; |
Dave Gordon | 2682708 | 2016-01-19 19:02:53 +0000 | [diff] [blame] | 1809 | } |
John Harrison | 0c8dac8 | 2015-05-29 17:43:25 +0100 | [diff] [blame] | 1810 | |
Chris Wilson | 17f298cf | 2016-08-10 13:41:46 +0100 | [diff] [blame] | 1811 | /* Whilst this request exists, batch_obj will be on the |
| 1812 | * active_list, and so will hold the active reference. Only when this |
| 1813 | * request is retired will the the batch_obj be moved onto the |
| 1814 | * inactive_list and lose its active reference. Hence we do not need |
| 1815 | * to explicitly hold another reference here. |
| 1816 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1817 | params->request->batch = params->batch; |
Chris Wilson | 17f298cf | 2016-08-10 13:41:46 +0100 | [diff] [blame] | 1818 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 1819 | ret = i915_gem_request_add_to_client(params->request, file); |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 1820 | if (ret) |
Chris Wilson | aa9b781 | 2016-04-13 17:35:15 +0100 | [diff] [blame] | 1821 | goto err_request; |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 1822 | |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1823 | /* |
| 1824 | * Save assorted stuff away to pass through to *_submission(). |
| 1825 | * NB: This data should be 'persistent' and not local as it will |
| 1826 | * kept around beyond the duration of the IOCTL once the GPU |
| 1827 | * scheduler arrives. |
| 1828 | */ |
| 1829 | params->dev = dev; |
| 1830 | params->file = file; |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 1831 | params->engine = engine; |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1832 | params->dispatch_flags = dispatch_flags; |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1833 | params->ctx = ctx; |
| 1834 | |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 1835 | ret = execbuf_submit(params, args, &eb->vmas); |
Chris Wilson | aa9b781 | 2016-04-13 17:35:15 +0100 | [diff] [blame] | 1836 | err_request: |
Chris Wilson | 17f298cf | 2016-08-10 13:41:46 +0100 | [diff] [blame] | 1837 | __i915_add_request(params->request, ret == 0); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1838 | |
John Harrison | 0c8dac8 | 2015-05-29 17:43:25 +0100 | [diff] [blame] | 1839 | err_batch_unpin: |
Daniel Vetter | da51a1e | 2014-08-11 12:08:58 +0200 | [diff] [blame] | 1840 | /* |
| 1841 | * FIXME: We crucially rely upon the active tracking for the (ppgtt) |
| 1842 | * batch vma for correctness. For less ugly and less fragility this |
| 1843 | * needs to be adjusted to also track the ggtt batch vma properly as |
| 1844 | * active. |
| 1845 | */ |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1846 | if (dispatch_flags & I915_DISPATCH_SECURE) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1847 | i915_vma_unpin(params->batch); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1848 | err: |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1849 | /* the request owns the ref now */ |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 1850 | i915_gem_context_put(ctx); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1851 | eb_destroy(eb); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1852 | |
| 1853 | mutex_unlock(&dev->struct_mutex); |
| 1854 | |
| 1855 | pre_mutex_err: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1856 | /* intel_gpu_busy should also get a ref, so it will free when the device |
| 1857 | * is really idle. */ |
| 1858 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1859 | return ret; |
| 1860 | } |
| 1861 | |
| 1862 | /* |
| 1863 | * Legacy execbuffer just creates an exec2 list from the original exec object |
| 1864 | * list array and passes it to the real function. |
| 1865 | */ |
| 1866 | int |
| 1867 | i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 1868 | struct drm_file *file) |
| 1869 | { |
| 1870 | struct drm_i915_gem_execbuffer *args = data; |
| 1871 | struct drm_i915_gem_execbuffer2 exec2; |
| 1872 | struct drm_i915_gem_exec_object *exec_list = NULL; |
| 1873 | struct drm_i915_gem_exec_object2 *exec2_list = NULL; |
| 1874 | int ret, i; |
| 1875 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1876 | if (args->buffer_count < 1) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1877 | DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1878 | return -EINVAL; |
| 1879 | } |
| 1880 | |
| 1881 | /* Copy in the exec list from userland */ |
| 1882 | exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count); |
| 1883 | exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count); |
| 1884 | if (exec_list == NULL || exec2_list == NULL) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1885 | DRM_DEBUG("Failed to allocate exec list for %d buffers\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1886 | args->buffer_count); |
| 1887 | drm_free_large(exec_list); |
| 1888 | drm_free_large(exec2_list); |
| 1889 | return -ENOMEM; |
| 1890 | } |
| 1891 | ret = copy_from_user(exec_list, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1892 | u64_to_user_ptr(args->buffers_ptr), |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1893 | sizeof(*exec_list) * args->buffer_count); |
| 1894 | if (ret != 0) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1895 | DRM_DEBUG("copy %d exec entries failed %d\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1896 | args->buffer_count, ret); |
| 1897 | drm_free_large(exec_list); |
| 1898 | drm_free_large(exec2_list); |
| 1899 | return -EFAULT; |
| 1900 | } |
| 1901 | |
| 1902 | for (i = 0; i < args->buffer_count; i++) { |
| 1903 | exec2_list[i].handle = exec_list[i].handle; |
| 1904 | exec2_list[i].relocation_count = exec_list[i].relocation_count; |
| 1905 | exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr; |
| 1906 | exec2_list[i].alignment = exec_list[i].alignment; |
| 1907 | exec2_list[i].offset = exec_list[i].offset; |
| 1908 | if (INTEL_INFO(dev)->gen < 4) |
| 1909 | exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE; |
| 1910 | else |
| 1911 | exec2_list[i].flags = 0; |
| 1912 | } |
| 1913 | |
| 1914 | exec2.buffers_ptr = args->buffers_ptr; |
| 1915 | exec2.buffer_count = args->buffer_count; |
| 1916 | exec2.batch_start_offset = args->batch_start_offset; |
| 1917 | exec2.batch_len = args->batch_len; |
| 1918 | exec2.DR1 = args->DR1; |
| 1919 | exec2.DR4 = args->DR4; |
| 1920 | exec2.num_cliprects = args->num_cliprects; |
| 1921 | exec2.cliprects_ptr = args->cliprects_ptr; |
| 1922 | exec2.flags = I915_EXEC_RENDER; |
Ben Widawsky | 6e0a69d | 2012-06-04 14:42:55 -0700 | [diff] [blame] | 1923 | i915_execbuffer2_set_context_id(exec2, 0); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1924 | |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1925 | ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1926 | if (!ret) { |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1927 | struct drm_i915_gem_exec_object __user *user_exec_list = |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1928 | u64_to_user_ptr(args->buffers_ptr); |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1929 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1930 | /* Copy the new buffer offsets back to the user's exec list. */ |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1931 | for (i = 0; i < args->buffer_count; i++) { |
Michał Winiarski | 934acce | 2015-12-29 18:24:52 +0100 | [diff] [blame] | 1932 | exec2_list[i].offset = |
| 1933 | gen8_canonical_addr(exec2_list[i].offset); |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1934 | ret = __copy_to_user(&user_exec_list[i].offset, |
| 1935 | &exec2_list[i].offset, |
| 1936 | sizeof(user_exec_list[i].offset)); |
| 1937 | if (ret) { |
| 1938 | ret = -EFAULT; |
| 1939 | DRM_DEBUG("failed to copy %d exec entries " |
| 1940 | "back to user (%d)\n", |
| 1941 | args->buffer_count, ret); |
| 1942 | break; |
| 1943 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1944 | } |
| 1945 | } |
| 1946 | |
| 1947 | drm_free_large(exec_list); |
| 1948 | drm_free_large(exec2_list); |
| 1949 | return ret; |
| 1950 | } |
| 1951 | |
| 1952 | int |
| 1953 | i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 1954 | struct drm_file *file) |
| 1955 | { |
| 1956 | struct drm_i915_gem_execbuffer2 *args = data; |
| 1957 | struct drm_i915_gem_exec_object2 *exec2_list = NULL; |
| 1958 | int ret; |
| 1959 | |
Xi Wang | ed8cd3b | 2012-04-23 04:06:41 -0400 | [diff] [blame] | 1960 | if (args->buffer_count < 1 || |
| 1961 | args->buffer_count > UINT_MAX / sizeof(*exec2_list)) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1962 | DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1963 | return -EINVAL; |
| 1964 | } |
| 1965 | |
Daniel Vetter | 9cb3466 | 2014-04-24 08:09:11 +0200 | [diff] [blame] | 1966 | if (args->rsvd2 != 0) { |
| 1967 | DRM_DEBUG("dirty rvsd2 field\n"); |
| 1968 | return -EINVAL; |
| 1969 | } |
| 1970 | |
Chris Wilson | f2a85e1 | 2016-04-08 12:11:13 +0100 | [diff] [blame] | 1971 | exec2_list = drm_malloc_gfp(args->buffer_count, |
| 1972 | sizeof(*exec2_list), |
| 1973 | GFP_TEMPORARY); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1974 | if (exec2_list == NULL) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1975 | DRM_DEBUG("Failed to allocate exec list for %d buffers\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1976 | args->buffer_count); |
| 1977 | return -ENOMEM; |
| 1978 | } |
| 1979 | ret = copy_from_user(exec2_list, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1980 | u64_to_user_ptr(args->buffers_ptr), |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1981 | sizeof(*exec2_list) * args->buffer_count); |
| 1982 | if (ret != 0) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1983 | DRM_DEBUG("copy %d exec entries failed %d\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1984 | args->buffer_count, ret); |
| 1985 | drm_free_large(exec2_list); |
| 1986 | return -EFAULT; |
| 1987 | } |
| 1988 | |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1989 | ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1990 | if (!ret) { |
| 1991 | /* Copy the new buffer offsets back to the user's exec list. */ |
Ville Syrjälä | d593d99 | 2014-06-13 16:42:51 +0300 | [diff] [blame] | 1992 | struct drm_i915_gem_exec_object2 __user *user_exec_list = |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1993 | u64_to_user_ptr(args->buffers_ptr); |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1994 | int i; |
| 1995 | |
| 1996 | for (i = 0; i < args->buffer_count; i++) { |
Michał Winiarski | 934acce | 2015-12-29 18:24:52 +0100 | [diff] [blame] | 1997 | exec2_list[i].offset = |
| 1998 | gen8_canonical_addr(exec2_list[i].offset); |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1999 | ret = __copy_to_user(&user_exec_list[i].offset, |
| 2000 | &exec2_list[i].offset, |
| 2001 | sizeof(user_exec_list[i].offset)); |
| 2002 | if (ret) { |
| 2003 | ret = -EFAULT; |
| 2004 | DRM_DEBUG("failed to copy %d exec entries " |
| 2005 | "back to user\n", |
| 2006 | args->buffer_count); |
| 2007 | break; |
| 2008 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 2009 | } |
| 2010 | } |
| 2011 | |
| 2012 | drm_free_large(exec2_list); |
| 2013 | return ret; |
| 2014 | } |