Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 1 | /** |
| 2 | * core.h - DesignWare USB3 DRD Core Header |
| 3 | * |
| 4 | * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 5 | * |
| 6 | * Authors: Felipe Balbi <balbi@ti.com>, |
| 7 | * Sebastian Andrzej Siewior <bigeasy@linutronix.de> |
| 8 | * |
| 9 | * Redistribution and use in source and binary forms, with or without |
| 10 | * modification, are permitted provided that the following conditions |
| 11 | * are met: |
| 12 | * 1. Redistributions of source code must retain the above copyright |
| 13 | * notice, this list of conditions, and the following disclaimer, |
| 14 | * without modification. |
| 15 | * 2. Redistributions in binary form must reproduce the above copyright |
| 16 | * notice, this list of conditions and the following disclaimer in the |
| 17 | * documentation and/or other materials provided with the distribution. |
| 18 | * 3. The names of the above-listed copyright holders may not be used |
| 19 | * to endorse or promote products derived from this software without |
| 20 | * specific prior written permission. |
| 21 | * |
| 22 | * ALTERNATIVELY, this software may be distributed under the terms of the |
| 23 | * GNU General Public License ("GPL") version 2, as published by the Free |
| 24 | * Software Foundation. |
| 25 | * |
| 26 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS |
| 27 | * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, |
| 28 | * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR |
| 29 | * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR |
| 30 | * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, |
| 31 | * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, |
| 32 | * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR |
| 33 | * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF |
| 34 | * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING |
| 35 | * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS |
| 36 | * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 37 | */ |
| 38 | |
| 39 | #ifndef __DRIVERS_USB_DWC3_CORE_H |
| 40 | #define __DRIVERS_USB_DWC3_CORE_H |
| 41 | |
| 42 | #include <linux/device.h> |
| 43 | #include <linux/spinlock.h> |
Felipe Balbi | d07e881 | 2011-10-12 14:08:26 +0300 | [diff] [blame] | 44 | #include <linux/ioport.h> |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 45 | #include <linux/list.h> |
| 46 | #include <linux/dma-mapping.h> |
| 47 | #include <linux/mm.h> |
| 48 | #include <linux/debugfs.h> |
| 49 | |
| 50 | #include <linux/usb/ch9.h> |
| 51 | #include <linux/usb/gadget.h> |
| 52 | |
| 53 | /* Global constants */ |
| 54 | #define DWC3_ENDPOINTS_NUM 32 |
| 55 | |
Felipe Balbi | 9f622b2 | 2011-10-12 10:31:04 +0300 | [diff] [blame] | 56 | #define DWC3_EVENT_BUFFERS_MAX 2 |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 57 | #define DWC3_EVENT_BUFFERS_SIZE PAGE_SIZE |
| 58 | #define DWC3_EVENT_TYPE_MASK 0xfe |
| 59 | |
| 60 | #define DWC3_EVENT_TYPE_DEV 0 |
| 61 | #define DWC3_EVENT_TYPE_CARKIT 3 |
| 62 | #define DWC3_EVENT_TYPE_I2C 4 |
| 63 | |
| 64 | #define DWC3_DEVICE_EVENT_DISCONNECT 0 |
| 65 | #define DWC3_DEVICE_EVENT_RESET 1 |
| 66 | #define DWC3_DEVICE_EVENT_CONNECT_DONE 2 |
| 67 | #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3 |
| 68 | #define DWC3_DEVICE_EVENT_WAKEUP 4 |
| 69 | #define DWC3_DEVICE_EVENT_EOPF 6 |
| 70 | #define DWC3_DEVICE_EVENT_SOF 7 |
| 71 | #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9 |
| 72 | #define DWC3_DEVICE_EVENT_CMD_CMPL 10 |
| 73 | #define DWC3_DEVICE_EVENT_OVERFLOW 11 |
| 74 | |
| 75 | #define DWC3_GEVNTCOUNT_MASK 0xfffc |
| 76 | #define DWC3_GSNPSID_MASK 0xffff0000 |
| 77 | #define DWC3_GSNPSREV_MASK 0xffff |
| 78 | |
| 79 | /* Global Registers */ |
| 80 | #define DWC3_GSBUSCFG0 0xc100 |
| 81 | #define DWC3_GSBUSCFG1 0xc104 |
| 82 | #define DWC3_GTXTHRCFG 0xc108 |
| 83 | #define DWC3_GRXTHRCFG 0xc10c |
| 84 | #define DWC3_GCTL 0xc110 |
| 85 | #define DWC3_GEVTEN 0xc114 |
| 86 | #define DWC3_GSTS 0xc118 |
| 87 | #define DWC3_GSNPSID 0xc120 |
| 88 | #define DWC3_GGPIO 0xc124 |
| 89 | #define DWC3_GUID 0xc128 |
| 90 | #define DWC3_GUCTL 0xc12c |
| 91 | #define DWC3_GBUSERRADDR0 0xc130 |
| 92 | #define DWC3_GBUSERRADDR1 0xc134 |
| 93 | #define DWC3_GPRTBIMAP0 0xc138 |
| 94 | #define DWC3_GPRTBIMAP1 0xc13c |
| 95 | #define DWC3_GHWPARAMS0 0xc140 |
| 96 | #define DWC3_GHWPARAMS1 0xc144 |
| 97 | #define DWC3_GHWPARAMS2 0xc148 |
| 98 | #define DWC3_GHWPARAMS3 0xc14c |
| 99 | #define DWC3_GHWPARAMS4 0xc150 |
| 100 | #define DWC3_GHWPARAMS5 0xc154 |
| 101 | #define DWC3_GHWPARAMS6 0xc158 |
| 102 | #define DWC3_GHWPARAMS7 0xc15c |
| 103 | #define DWC3_GDBGFIFOSPACE 0xc160 |
| 104 | #define DWC3_GDBGLTSSM 0xc164 |
| 105 | #define DWC3_GPRTBIMAP_HS0 0xc180 |
| 106 | #define DWC3_GPRTBIMAP_HS1 0xc184 |
| 107 | #define DWC3_GPRTBIMAP_FS0 0xc188 |
| 108 | #define DWC3_GPRTBIMAP_FS1 0xc18c |
| 109 | |
| 110 | #define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04)) |
| 111 | #define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04)) |
| 112 | |
| 113 | #define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04)) |
| 114 | |
| 115 | #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04)) |
| 116 | |
| 117 | #define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04)) |
| 118 | #define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04)) |
| 119 | |
| 120 | #define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10)) |
| 121 | #define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10)) |
| 122 | #define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10)) |
| 123 | #define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10)) |
| 124 | |
| 125 | #define DWC3_GHWPARAMS8 0xc600 |
| 126 | |
| 127 | /* Device Registers */ |
| 128 | #define DWC3_DCFG 0xc700 |
| 129 | #define DWC3_DCTL 0xc704 |
| 130 | #define DWC3_DEVTEN 0xc708 |
| 131 | #define DWC3_DSTS 0xc70c |
| 132 | #define DWC3_DGCMDPAR 0xc710 |
| 133 | #define DWC3_DGCMD 0xc714 |
| 134 | #define DWC3_DALEPENA 0xc720 |
| 135 | #define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10)) |
| 136 | #define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10)) |
| 137 | #define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10)) |
| 138 | #define DWC3_DEPCMD(n) (0xc80c + (n * 0x10)) |
| 139 | |
| 140 | /* OTG Registers */ |
| 141 | #define DWC3_OCFG 0xcc00 |
| 142 | #define DWC3_OCTL 0xcc04 |
| 143 | #define DWC3_OEVTEN 0xcc08 |
| 144 | #define DWC3_OSTS 0xcc0C |
| 145 | |
| 146 | /* Bit fields */ |
| 147 | |
| 148 | /* Global Configuration Register */ |
| 149 | #define DWC3_GCTL_PWRDNSCALE(n) (n << 19) |
Felipe Balbi | f4aadbe | 2011-09-08 17:39:59 +0300 | [diff] [blame] | 150 | #define DWC3_GCTL_U2RSTECN (1 << 16) |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 151 | #define DWC3_GCTL_RAMCLKSEL(x) ((x & DWC3_GCTL_CLK_MASK) << 6) |
| 152 | #define DWC3_GCTL_CLK_BUS (0) |
| 153 | #define DWC3_GCTL_CLK_PIPE (1) |
| 154 | #define DWC3_GCTL_CLK_PIPEHALF (2) |
| 155 | #define DWC3_GCTL_CLK_MASK (3) |
| 156 | |
| 157 | #define DWC3_GCTL_PRTCAPDIR(n) (n << 12) |
| 158 | #define DWC3_GCTL_PRTCAP_HOST 1 |
| 159 | #define DWC3_GCTL_PRTCAP_DEVICE 2 |
| 160 | #define DWC3_GCTL_PRTCAP_OTG 3 |
| 161 | |
| 162 | #define DWC3_GCTL_CORESOFTRESET (1 << 11) |
Felipe Balbi | f78d32e | 2011-09-08 17:41:00 +0300 | [diff] [blame] | 163 | #define DWC3_GCTL_SCALEDOWN(n) (n << 4) |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 164 | #define DWC3_GCTL_DISSCRAMBLE (1 << 3) |
Felipe Balbi | aabb707 | 2011-09-30 10:58:50 +0300 | [diff] [blame] | 165 | #define DWC3_GCTL_DSBLCLKGTNG (1 << 0) |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 166 | |
| 167 | /* Global USB2 PHY Configuration Register */ |
| 168 | #define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31) |
| 169 | #define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6) |
| 170 | |
| 171 | /* Global USB3 PIPE Control Register */ |
| 172 | #define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31) |
| 173 | #define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17) |
| 174 | |
Felipe Balbi | aabb707 | 2011-09-30 10:58:50 +0300 | [diff] [blame] | 175 | /* Global HWPARAMS1 Register */ |
| 176 | #define DWC3_GHWPARAMS1_EN_PWROPT(n) ((n & (3 << 24)) >> 24) |
| 177 | #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0 |
| 178 | #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1 |
| 179 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 180 | /* Device Configuration Register */ |
| 181 | #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3) |
| 182 | #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f) |
| 183 | |
| 184 | #define DWC3_DCFG_SPEED_MASK (7 << 0) |
| 185 | #define DWC3_DCFG_SUPERSPEED (4 << 0) |
| 186 | #define DWC3_DCFG_HIGHSPEED (0 << 0) |
| 187 | #define DWC3_DCFG_FULLSPEED2 (1 << 0) |
| 188 | #define DWC3_DCFG_LOWSPEED (2 << 0) |
| 189 | #define DWC3_DCFG_FULLSPEED1 (3 << 0) |
| 190 | |
| 191 | /* Device Control Register */ |
| 192 | #define DWC3_DCTL_RUN_STOP (1 << 31) |
| 193 | #define DWC3_DCTL_CSFTRST (1 << 30) |
| 194 | #define DWC3_DCTL_LSFTRST (1 << 29) |
| 195 | |
| 196 | #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24) |
| 197 | #define DWC3_DCTL_HIRD_THRES(n) (((n) & DWC3_DCTL_HIRD_THRES_MASK) >> 24) |
| 198 | |
| 199 | #define DWC3_DCTL_APPL1RES (1 << 23) |
| 200 | |
| 201 | #define DWC3_DCTL_INITU2ENA (1 << 12) |
| 202 | #define DWC3_DCTL_ACCEPTU2ENA (1 << 11) |
| 203 | #define DWC3_DCTL_INITU1ENA (1 << 10) |
| 204 | #define DWC3_DCTL_ACCEPTU1ENA (1 << 9) |
| 205 | #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1) |
| 206 | |
| 207 | #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5) |
| 208 | #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK) |
| 209 | |
| 210 | #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0)) |
| 211 | #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4)) |
| 212 | #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5)) |
| 213 | #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6)) |
| 214 | #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8)) |
| 215 | #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10)) |
| 216 | #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11)) |
| 217 | |
| 218 | /* Device Event Enable Register */ |
| 219 | #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12) |
| 220 | #define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11) |
| 221 | #define DWC3_DEVTEN_CMDCMPLTEN (1 << 10) |
| 222 | #define DWC3_DEVTEN_ERRTICERREN (1 << 9) |
| 223 | #define DWC3_DEVTEN_SOFEN (1 << 7) |
| 224 | #define DWC3_DEVTEN_EOPFEN (1 << 6) |
| 225 | #define DWC3_DEVTEN_WKUPEVTEN (1 << 4) |
| 226 | #define DWC3_DEVTEN_ULSTCNGEN (1 << 3) |
| 227 | #define DWC3_DEVTEN_CONNECTDONEEN (1 << 2) |
| 228 | #define DWC3_DEVTEN_USBRSTEN (1 << 1) |
| 229 | #define DWC3_DEVTEN_DISCONNEVTEN (1 << 0) |
| 230 | |
| 231 | /* Device Status Register */ |
| 232 | #define DWC3_DSTS_PWRUPREQ (1 << 24) |
| 233 | #define DWC3_DSTS_COREIDLE (1 << 23) |
| 234 | #define DWC3_DSTS_DEVCTRLHLT (1 << 22) |
| 235 | |
| 236 | #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18) |
| 237 | #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18) |
| 238 | |
| 239 | #define DWC3_DSTS_RXFIFOEMPTY (1 << 17) |
| 240 | |
| 241 | #define DWC3_DSTS_SOFFN_MASK (0x3ff << 3) |
| 242 | #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3) |
| 243 | |
| 244 | #define DWC3_DSTS_CONNECTSPD (7 << 0) |
| 245 | |
| 246 | #define DWC3_DSTS_SUPERSPEED (4 << 0) |
| 247 | #define DWC3_DSTS_HIGHSPEED (0 << 0) |
| 248 | #define DWC3_DSTS_FULLSPEED2 (1 << 0) |
| 249 | #define DWC3_DSTS_LOWSPEED (2 << 0) |
| 250 | #define DWC3_DSTS_FULLSPEED1 (3 << 0) |
| 251 | |
| 252 | /* Device Generic Command Register */ |
| 253 | #define DWC3_DGCMD_SET_LMP 0x01 |
| 254 | #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02 |
| 255 | #define DWC3_DGCMD_XMIT_FUNCTION 0x03 |
| 256 | #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09 |
| 257 | #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a |
| 258 | #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c |
| 259 | #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10 |
| 260 | |
| 261 | /* Device Endpoint Command Register */ |
| 262 | #define DWC3_DEPCMD_PARAM_SHIFT 16 |
| 263 | #define DWC3_DEPCMD_PARAM(x) (x << DWC3_DEPCMD_PARAM_SHIFT) |
| 264 | #define DWC3_DEPCMD_GET_RSC_IDX(x) ((x >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f) |
| 265 | #define DWC3_DEPCMD_STATUS_MASK (0x0f << 12) |
| 266 | #define DWC3_DEPCMD_STATUS(x) ((x & DWC3_DEPCMD_STATUS_MASK) >> 12) |
| 267 | #define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11) |
| 268 | #define DWC3_DEPCMD_CMDACT (1 << 10) |
| 269 | #define DWC3_DEPCMD_CMDIOC (1 << 8) |
| 270 | |
| 271 | #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0) |
| 272 | #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0) |
| 273 | #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0) |
| 274 | #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0) |
| 275 | #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0) |
| 276 | #define DWC3_DEPCMD_SETSTALL (0x04 << 0) |
| 277 | #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0) |
| 278 | #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0) |
| 279 | #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0) |
| 280 | |
| 281 | /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */ |
| 282 | #define DWC3_DALEPENA_EP(n) (1 << n) |
| 283 | |
| 284 | #define DWC3_DEPCMD_TYPE_CONTROL 0 |
| 285 | #define DWC3_DEPCMD_TYPE_ISOC 1 |
| 286 | #define DWC3_DEPCMD_TYPE_BULK 2 |
| 287 | #define DWC3_DEPCMD_TYPE_INTR 3 |
| 288 | |
| 289 | /* Structures */ |
| 290 | |
| 291 | struct dwc3_trb_hw; |
| 292 | |
| 293 | /** |
| 294 | * struct dwc3_event_buffer - Software event buffer representation |
| 295 | * @list: a list of event buffers |
| 296 | * @buf: _THE_ buffer |
| 297 | * @length: size of this buffer |
| 298 | * @dma: dma_addr_t |
| 299 | * @dwc: pointer to DWC controller |
| 300 | */ |
| 301 | struct dwc3_event_buffer { |
| 302 | void *buf; |
| 303 | unsigned length; |
| 304 | unsigned int lpos; |
| 305 | |
| 306 | dma_addr_t dma; |
| 307 | |
| 308 | struct dwc3 *dwc; |
| 309 | }; |
| 310 | |
| 311 | #define DWC3_EP_FLAG_STALLED (1 << 0) |
| 312 | #define DWC3_EP_FLAG_WEDGED (1 << 1) |
| 313 | |
| 314 | #define DWC3_EP_DIRECTION_TX true |
| 315 | #define DWC3_EP_DIRECTION_RX false |
| 316 | |
| 317 | #define DWC3_TRB_NUM 32 |
| 318 | #define DWC3_TRB_MASK (DWC3_TRB_NUM - 1) |
| 319 | |
| 320 | /** |
| 321 | * struct dwc3_ep - device side endpoint representation |
| 322 | * @endpoint: usb endpoint |
| 323 | * @request_list: list of requests for this endpoint |
| 324 | * @req_queued: list of requests on this ep which have TRBs setup |
| 325 | * @trb_pool: array of transaction buffers |
| 326 | * @trb_pool_dma: dma address of @trb_pool |
| 327 | * @free_slot: next slot which is going to be used |
| 328 | * @busy_slot: first slot which is owned by HW |
| 329 | * @desc: usb_endpoint_descriptor pointer |
| 330 | * @dwc: pointer to DWC controller |
| 331 | * @flags: endpoint flags (wedged, stalled, ...) |
| 332 | * @current_trb: index of current used trb |
| 333 | * @number: endpoint number (1 - 15) |
| 334 | * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK |
| 335 | * @res_trans_idx: Resource transfer index |
| 336 | * @interval: the intervall on which the ISOC transfer is started |
| 337 | * @name: a human readable name e.g. ep1out-bulk |
| 338 | * @direction: true for TX, false for RX |
Felipe Balbi | 879631a | 2011-09-30 10:58:47 +0300 | [diff] [blame] | 339 | * @stream_capable: true when streams are enabled |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 340 | */ |
| 341 | struct dwc3_ep { |
| 342 | struct usb_ep endpoint; |
| 343 | struct list_head request_list; |
| 344 | struct list_head req_queued; |
| 345 | |
| 346 | struct dwc3_trb_hw *trb_pool; |
| 347 | dma_addr_t trb_pool_dma; |
| 348 | u32 free_slot; |
| 349 | u32 busy_slot; |
| 350 | const struct usb_endpoint_descriptor *desc; |
| 351 | struct dwc3 *dwc; |
| 352 | |
| 353 | unsigned flags; |
| 354 | #define DWC3_EP_ENABLED (1 << 0) |
| 355 | #define DWC3_EP_STALL (1 << 1) |
| 356 | #define DWC3_EP_WEDGE (1 << 2) |
| 357 | #define DWC3_EP_BUSY (1 << 4) |
| 358 | #define DWC3_EP_PENDING_REQUEST (1 << 5) |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 359 | |
Felipe Balbi | 984f66a | 2011-08-27 22:26:00 +0300 | [diff] [blame] | 360 | /* This last one is specific to EP0 */ |
| 361 | #define DWC3_EP0_DIR_IN (1 << 31) |
| 362 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 363 | unsigned current_trb; |
| 364 | |
| 365 | u8 number; |
| 366 | u8 type; |
| 367 | u8 res_trans_idx; |
| 368 | u32 interval; |
| 369 | |
| 370 | char name[20]; |
| 371 | |
| 372 | unsigned direction:1; |
Felipe Balbi | 879631a | 2011-09-30 10:58:47 +0300 | [diff] [blame] | 373 | unsigned stream_capable:1; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 374 | }; |
| 375 | |
| 376 | enum dwc3_phy { |
| 377 | DWC3_PHY_UNKNOWN = 0, |
| 378 | DWC3_PHY_USB3, |
| 379 | DWC3_PHY_USB2, |
| 380 | }; |
| 381 | |
Felipe Balbi | b53c772 | 2011-08-30 15:50:40 +0300 | [diff] [blame] | 382 | enum dwc3_ep0_next { |
| 383 | DWC3_EP0_UNKNOWN = 0, |
| 384 | DWC3_EP0_COMPLETE, |
| 385 | DWC3_EP0_NRDY_SETUP, |
| 386 | DWC3_EP0_NRDY_DATA, |
| 387 | DWC3_EP0_NRDY_STATUS, |
| 388 | }; |
| 389 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 390 | enum dwc3_ep0_state { |
| 391 | EP0_UNCONNECTED = 0, |
Felipe Balbi | c7fcdeb | 2011-08-27 22:28:36 +0300 | [diff] [blame] | 392 | EP0_SETUP_PHASE, |
| 393 | EP0_DATA_PHASE, |
| 394 | EP0_STATUS_PHASE, |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 395 | }; |
| 396 | |
| 397 | enum dwc3_link_state { |
| 398 | /* In SuperSpeed */ |
| 399 | DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */ |
| 400 | DWC3_LINK_STATE_U1 = 0x01, |
| 401 | DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */ |
| 402 | DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */ |
| 403 | DWC3_LINK_STATE_SS_DIS = 0x04, |
| 404 | DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */ |
| 405 | DWC3_LINK_STATE_SS_INACT = 0x06, |
| 406 | DWC3_LINK_STATE_POLL = 0x07, |
| 407 | DWC3_LINK_STATE_RECOV = 0x08, |
| 408 | DWC3_LINK_STATE_HRESET = 0x09, |
| 409 | DWC3_LINK_STATE_CMPLY = 0x0a, |
| 410 | DWC3_LINK_STATE_LPBK = 0x0b, |
| 411 | DWC3_LINK_STATE_MASK = 0x0f, |
| 412 | }; |
| 413 | |
| 414 | enum dwc3_device_state { |
| 415 | DWC3_DEFAULT_STATE, |
| 416 | DWC3_ADDRESS_STATE, |
| 417 | DWC3_CONFIGURED_STATE, |
| 418 | }; |
| 419 | |
| 420 | /** |
| 421 | * struct dwc3_trb - transfer request block |
| 422 | * @bpl: lower 32bit of the buffer |
| 423 | * @bph: higher 32bit of the buffer |
| 424 | * @length: buffer size (up to 16mb - 1) |
| 425 | * @pcm1: packet count m1 |
| 426 | * @trbsts: trb status |
| 427 | * 0 = ok |
| 428 | * 1 = missed isoc |
| 429 | * 2 = setup pending |
| 430 | * @hwo: hardware owner of descriptor |
| 431 | * @lst: last trb |
| 432 | * @chn: chain buffers |
| 433 | * @csp: continue on short packets (only supported on isoc eps) |
| 434 | * @trbctl: trb control |
| 435 | * 1 = normal |
| 436 | * 2 = control-setup |
| 437 | * 3 = control-status-2 |
| 438 | * 4 = control-status-3 |
| 439 | * 5 = control-data (first trb of data stage) |
| 440 | * 6 = isochronous-first (first trb of service interval) |
| 441 | * 7 = isochronous |
| 442 | * 8 = link trb |
| 443 | * others = reserved |
| 444 | * @isp_imi: interrupt on short packet / interrupt on missed isoc |
| 445 | * @ioc: interrupt on complete |
| 446 | * @sid_sofn: Stream ID / SOF Number |
| 447 | */ |
| 448 | struct dwc3_trb { |
| 449 | u64 bplh; |
| 450 | |
| 451 | union { |
| 452 | struct { |
| 453 | u32 length:24; |
| 454 | u32 pcm1:2; |
| 455 | u32 reserved27_26:2; |
| 456 | u32 trbsts:4; |
| 457 | #define DWC3_TRB_STS_OKAY 0 |
| 458 | #define DWC3_TRB_STS_MISSED_ISOC 1 |
| 459 | #define DWC3_TRB_STS_SETUP_PENDING 2 |
| 460 | }; |
| 461 | u32 len_pcm; |
| 462 | }; |
| 463 | |
| 464 | union { |
| 465 | struct { |
| 466 | u32 hwo:1; |
| 467 | u32 lst:1; |
| 468 | u32 chn:1; |
| 469 | u32 csp:1; |
| 470 | u32 trbctl:6; |
| 471 | u32 isp_imi:1; |
| 472 | u32 ioc:1; |
| 473 | u32 reserved13_12:2; |
| 474 | u32 sid_sofn:16; |
| 475 | u32 reserved31_30:2; |
| 476 | }; |
| 477 | u32 control; |
| 478 | }; |
| 479 | } __packed; |
| 480 | |
| 481 | /** |
| 482 | * struct dwc3_trb_hw - transfer request block (hw format) |
| 483 | * @bpl: DW0-3 |
| 484 | * @bph: DW4-7 |
| 485 | * @size: DW8-B |
| 486 | * @trl: DWC-F |
| 487 | */ |
| 488 | struct dwc3_trb_hw { |
| 489 | __le32 bpl; |
| 490 | __le32 bph; |
| 491 | __le32 size; |
| 492 | __le32 ctrl; |
| 493 | } __packed; |
| 494 | |
| 495 | static inline void dwc3_trb_to_hw(struct dwc3_trb *nat, struct dwc3_trb_hw *hw) |
| 496 | { |
| 497 | hw->bpl = cpu_to_le32(lower_32_bits(nat->bplh)); |
| 498 | hw->bph = cpu_to_le32(upper_32_bits(nat->bplh)); |
| 499 | hw->size = cpu_to_le32p(&nat->len_pcm); |
| 500 | /* HWO is written last */ |
| 501 | hw->ctrl = cpu_to_le32p(&nat->control); |
| 502 | } |
| 503 | |
| 504 | static inline void dwc3_trb_to_nat(struct dwc3_trb_hw *hw, struct dwc3_trb *nat) |
| 505 | { |
| 506 | u64 bplh; |
| 507 | |
| 508 | bplh = le32_to_cpup(&hw->bpl); |
| 509 | bplh |= (u64) le32_to_cpup(&hw->bph) << 32; |
| 510 | nat->bplh = bplh; |
| 511 | |
| 512 | nat->len_pcm = le32_to_cpup(&hw->size); |
| 513 | nat->control = le32_to_cpup(&hw->ctrl); |
| 514 | } |
| 515 | |
| 516 | /** |
Felipe Balbi | a329949 | 2011-09-30 10:58:48 +0300 | [diff] [blame] | 517 | * dwc3_hwparams - copy of HWPARAMS registers |
| 518 | * @hwparams0 - GHWPARAMS0 |
| 519 | * @hwparams1 - GHWPARAMS1 |
| 520 | * @hwparams2 - GHWPARAMS2 |
| 521 | * @hwparams3 - GHWPARAMS3 |
| 522 | * @hwparams4 - GHWPARAMS4 |
| 523 | * @hwparams5 - GHWPARAMS5 |
| 524 | * @hwparams6 - GHWPARAMS6 |
| 525 | * @hwparams7 - GHWPARAMS7 |
| 526 | * @hwparams8 - GHWPARAMS8 |
| 527 | */ |
| 528 | struct dwc3_hwparams { |
| 529 | u32 hwparams0; |
| 530 | u32 hwparams1; |
| 531 | u32 hwparams2; |
| 532 | u32 hwparams3; |
| 533 | u32 hwparams4; |
| 534 | u32 hwparams5; |
| 535 | u32 hwparams6; |
| 536 | u32 hwparams7; |
| 537 | u32 hwparams8; |
| 538 | }; |
| 539 | |
Felipe Balbi | 0949e99 | 2011-10-12 10:44:56 +0300 | [diff] [blame] | 540 | /* HWPARAMS0 */ |
| 541 | #define DWC3_MODE(n) ((n) & 0x7) |
| 542 | |
| 543 | #define DWC3_MODE_DEVICE 0 |
| 544 | #define DWC3_MODE_HOST 1 |
| 545 | #define DWC3_MODE_DRD 2 |
| 546 | #define DWC3_MODE_HUB 3 |
| 547 | |
| 548 | /* HWPARAMS1 */ |
Felipe Balbi | 9f622b2 | 2011-10-12 10:31:04 +0300 | [diff] [blame] | 549 | #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15) |
| 550 | |
Felipe Balbi | a329949 | 2011-09-30 10:58:48 +0300 | [diff] [blame] | 551 | /** |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 552 | * struct dwc3 - representation of our controller |
Felipe Balbi | 91db07d | 2011-08-27 01:40:52 +0300 | [diff] [blame] | 553 | * @ctrl_req: usb control request which is used for ep0 |
| 554 | * @ep0_trb: trb which is used for the ctrl_req |
Felipe Balbi | 5812b1c | 2011-08-27 22:07:53 +0300 | [diff] [blame] | 555 | * @ep0_bounce: bounce buffer for ep0 |
Felipe Balbi | 91db07d | 2011-08-27 01:40:52 +0300 | [diff] [blame] | 556 | * @setup_buf: used while precessing STD USB requests |
| 557 | * @ctrl_req_addr: dma address of ctrl_req |
| 558 | * @ep0_trb: dma address of ep0_trb |
| 559 | * @ep0_usb_req: dummy req used while handling STD USB requests |
| 560 | * @setup_buf_addr: dma address of setup_buf |
Felipe Balbi | 5812b1c | 2011-08-27 22:07:53 +0300 | [diff] [blame] | 561 | * @ep0_bounce_addr: dma address of ep0_bounce |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 562 | * @lock: for synchronizing |
| 563 | * @dev: pointer to our struct device |
Felipe Balbi | d07e881 | 2011-10-12 14:08:26 +0300 | [diff] [blame] | 564 | * @xhci: pointer to our xHCI child |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 565 | * @event_buffer_list: a list of event buffers |
| 566 | * @gadget: device side representation of the peripheral controller |
| 567 | * @gadget_driver: pointer to the gadget driver |
| 568 | * @regs: base address for our registers |
| 569 | * @regs_size: address space size |
| 570 | * @irq: IRQ number |
Felipe Balbi | 9f622b2 | 2011-10-12 10:31:04 +0300 | [diff] [blame] | 571 | * @num_event_buffers: calculated number of event buffers |
Felipe Balbi | 6c167fc | 2011-10-07 22:55:04 +0300 | [diff] [blame] | 572 | * @maximum_speed: maximum speed requested (mainly for testing purposes) |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 573 | * @revision: revision register contents |
Felipe Balbi | 0949e99 | 2011-10-12 10:44:56 +0300 | [diff] [blame] | 574 | * @mode: mode of operation |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 575 | * @is_selfpowered: true when we are selfpowered |
| 576 | * @three_stage_setup: set if we perform a three phase setup |
| 577 | * @ep0_status_pending: ep0 status response without a req is pending |
Felipe Balbi | 5812b1c | 2011-08-27 22:07:53 +0300 | [diff] [blame] | 578 | * @ep0_bounced: true when we used bounce buffer |
Felipe Balbi | 55f3fba | 2011-09-08 18:27:33 +0300 | [diff] [blame] | 579 | * @ep0_expect_in: true when we expect a DATA IN transfer |
Paul Zimmerman | b23c843 | 2011-09-30 10:58:42 +0300 | [diff] [blame] | 580 | * @start_config_issued: true when StartConfig command has been issued |
Felipe Balbi | b53c772 | 2011-08-30 15:50:40 +0300 | [diff] [blame] | 581 | * @ep0_next_event: hold the next expected event |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 582 | * @ep0state: state of endpoint zero |
| 583 | * @link_state: link state |
| 584 | * @speed: device speed (super, high, full, low) |
| 585 | * @mem: points to start of memory which is used for this struct. |
Felipe Balbi | a329949 | 2011-09-30 10:58:48 +0300 | [diff] [blame] | 586 | * @hwparams: copy of hwparams registers |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 587 | * @root: debugfs root folder pointer |
| 588 | */ |
| 589 | struct dwc3 { |
| 590 | struct usb_ctrlrequest *ctrl_req; |
| 591 | struct dwc3_trb_hw *ep0_trb; |
Felipe Balbi | 5812b1c | 2011-08-27 22:07:53 +0300 | [diff] [blame] | 592 | void *ep0_bounce; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 593 | u8 *setup_buf; |
| 594 | dma_addr_t ctrl_req_addr; |
| 595 | dma_addr_t ep0_trb_addr; |
| 596 | dma_addr_t setup_buf_addr; |
Felipe Balbi | 5812b1c | 2011-08-27 22:07:53 +0300 | [diff] [blame] | 597 | dma_addr_t ep0_bounce_addr; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 598 | struct usb_request ep0_usb_req; |
| 599 | /* device lock */ |
| 600 | spinlock_t lock; |
| 601 | struct device *dev; |
| 602 | |
Felipe Balbi | d07e881 | 2011-10-12 14:08:26 +0300 | [diff] [blame] | 603 | struct platform_device *xhci; |
| 604 | struct resource *res; |
| 605 | |
Felipe Balbi | 9f622b2 | 2011-10-12 10:31:04 +0300 | [diff] [blame] | 606 | struct dwc3_event_buffer *ev_buffs[DWC3_EVENT_BUFFERS_MAX]; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 607 | struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM]; |
| 608 | |
| 609 | struct usb_gadget gadget; |
| 610 | struct usb_gadget_driver *gadget_driver; |
| 611 | |
| 612 | void __iomem *regs; |
| 613 | size_t regs_size; |
| 614 | |
| 615 | int irq; |
| 616 | |
Felipe Balbi | 9f622b2 | 2011-10-12 10:31:04 +0300 | [diff] [blame] | 617 | u32 num_event_buffers; |
Felipe Balbi | 6c167fc | 2011-10-07 22:55:04 +0300 | [diff] [blame] | 618 | u32 maximum_speed; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 619 | u32 revision; |
Felipe Balbi | 0949e99 | 2011-10-12 10:44:56 +0300 | [diff] [blame] | 620 | u32 mode; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 621 | |
| 622 | #define DWC3_REVISION_173A 0x5533173a |
| 623 | #define DWC3_REVISION_175A 0x5533175a |
| 624 | #define DWC3_REVISION_180A 0x5533180a |
| 625 | #define DWC3_REVISION_183A 0x5533183a |
| 626 | #define DWC3_REVISION_185A 0x5533185a |
| 627 | #define DWC3_REVISION_188A 0x5533188a |
| 628 | #define DWC3_REVISION_190A 0x5533190a |
| 629 | |
| 630 | unsigned is_selfpowered:1; |
| 631 | unsigned three_stage_setup:1; |
| 632 | unsigned ep0_status_pending:1; |
Felipe Balbi | 5812b1c | 2011-08-27 22:07:53 +0300 | [diff] [blame] | 633 | unsigned ep0_bounced:1; |
Felipe Balbi | 55f3fba | 2011-09-08 18:27:33 +0300 | [diff] [blame] | 634 | unsigned ep0_expect_in:1; |
Paul Zimmerman | b23c843 | 2011-09-30 10:58:42 +0300 | [diff] [blame] | 635 | unsigned start_config_issued:1; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 636 | |
Felipe Balbi | b53c772 | 2011-08-30 15:50:40 +0300 | [diff] [blame] | 637 | enum dwc3_ep0_next ep0_next_event; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 638 | enum dwc3_ep0_state ep0state; |
| 639 | enum dwc3_link_state link_state; |
| 640 | enum dwc3_device_state dev_state; |
| 641 | |
| 642 | u8 speed; |
| 643 | void *mem; |
| 644 | |
Felipe Balbi | a329949 | 2011-09-30 10:58:48 +0300 | [diff] [blame] | 645 | struct dwc3_hwparams hwparams; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 646 | struct dentry *root; |
| 647 | }; |
| 648 | |
| 649 | /* -------------------------------------------------------------------------- */ |
| 650 | |
| 651 | #define DWC3_TRBSTS_OK 0 |
| 652 | #define DWC3_TRBSTS_MISSED_ISOC 1 |
| 653 | #define DWC3_TRBSTS_SETUP_PENDING 2 |
| 654 | |
| 655 | #define DWC3_TRBCTL_NORMAL 1 |
| 656 | #define DWC3_TRBCTL_CONTROL_SETUP 2 |
| 657 | #define DWC3_TRBCTL_CONTROL_STATUS2 3 |
| 658 | #define DWC3_TRBCTL_CONTROL_STATUS3 4 |
| 659 | #define DWC3_TRBCTL_CONTROL_DATA 5 |
| 660 | #define DWC3_TRBCTL_ISOCHRONOUS_FIRST 6 |
| 661 | #define DWC3_TRBCTL_ISOCHRONOUS 7 |
| 662 | #define DWC3_TRBCTL_LINK_TRB 8 |
| 663 | |
| 664 | /* -------------------------------------------------------------------------- */ |
| 665 | |
| 666 | struct dwc3_event_type { |
| 667 | u32 is_devspec:1; |
| 668 | u32 type:6; |
| 669 | u32 reserved8_31:25; |
| 670 | } __packed; |
| 671 | |
| 672 | #define DWC3_DEPEVT_XFERCOMPLETE 0x01 |
| 673 | #define DWC3_DEPEVT_XFERINPROGRESS 0x02 |
| 674 | #define DWC3_DEPEVT_XFERNOTREADY 0x03 |
| 675 | #define DWC3_DEPEVT_RXTXFIFOEVT 0x04 |
| 676 | #define DWC3_DEPEVT_STREAMEVT 0x06 |
| 677 | #define DWC3_DEPEVT_EPCMDCMPLT 0x07 |
| 678 | |
| 679 | /** |
| 680 | * struct dwc3_event_depvt - Device Endpoint Events |
| 681 | * @one_bit: indicates this is an endpoint event (not used) |
| 682 | * @endpoint_number: number of the endpoint |
| 683 | * @endpoint_event: The event we have: |
| 684 | * 0x00 - Reserved |
| 685 | * 0x01 - XferComplete |
| 686 | * 0x02 - XferInProgress |
| 687 | * 0x03 - XferNotReady |
| 688 | * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun) |
| 689 | * 0x05 - Reserved |
| 690 | * 0x06 - StreamEvt |
| 691 | * 0x07 - EPCmdCmplt |
| 692 | * @reserved11_10: Reserved, don't use. |
| 693 | * @status: Indicates the status of the event. Refer to databook for |
| 694 | * more information. |
| 695 | * @parameters: Parameters of the current event. Refer to databook for |
| 696 | * more information. |
| 697 | */ |
| 698 | struct dwc3_event_depevt { |
| 699 | u32 one_bit:1; |
| 700 | u32 endpoint_number:5; |
| 701 | u32 endpoint_event:4; |
| 702 | u32 reserved11_10:2; |
| 703 | u32 status:4; |
| 704 | #define DEPEVT_STATUS_BUSERR (1 << 0) |
| 705 | #define DEPEVT_STATUS_SHORT (1 << 1) |
| 706 | #define DEPEVT_STATUS_IOC (1 << 2) |
| 707 | #define DEPEVT_STATUS_LST (1 << 3) |
Felipe Balbi | dc137f0 | 2011-08-27 22:04:32 +0300 | [diff] [blame] | 708 | |
Felipe Balbi | 879631a | 2011-09-30 10:58:47 +0300 | [diff] [blame] | 709 | /* Stream event only */ |
| 710 | #define DEPEVT_STREAMEVT_FOUND 1 |
| 711 | #define DEPEVT_STREAMEVT_NOTFOUND 2 |
| 712 | |
Felipe Balbi | dc137f0 | 2011-08-27 22:04:32 +0300 | [diff] [blame] | 713 | /* Control-only Status */ |
| 714 | #define DEPEVT_STATUS_CONTROL_SETUP 0 |
| 715 | #define DEPEVT_STATUS_CONTROL_DATA 1 |
| 716 | #define DEPEVT_STATUS_CONTROL_STATUS 2 |
| 717 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 718 | u32 parameters:16; |
| 719 | } __packed; |
| 720 | |
| 721 | /** |
| 722 | * struct dwc3_event_devt - Device Events |
| 723 | * @one_bit: indicates this is a non-endpoint event (not used) |
| 724 | * @device_event: indicates it's a device event. Should read as 0x00 |
| 725 | * @type: indicates the type of device event. |
| 726 | * 0 - DisconnEvt |
| 727 | * 1 - USBRst |
| 728 | * 2 - ConnectDone |
| 729 | * 3 - ULStChng |
| 730 | * 4 - WkUpEvt |
| 731 | * 5 - Reserved |
| 732 | * 6 - EOPF |
| 733 | * 7 - SOF |
| 734 | * 8 - Reserved |
| 735 | * 9 - ErrticErr |
| 736 | * 10 - CmdCmplt |
| 737 | * 11 - EvntOverflow |
| 738 | * 12 - VndrDevTstRcved |
| 739 | * @reserved15_12: Reserved, not used |
| 740 | * @event_info: Information about this event |
| 741 | * @reserved31_24: Reserved, not used |
| 742 | */ |
| 743 | struct dwc3_event_devt { |
| 744 | u32 one_bit:1; |
| 745 | u32 device_event:7; |
| 746 | u32 type:4; |
| 747 | u32 reserved15_12:4; |
| 748 | u32 event_info:8; |
| 749 | u32 reserved31_24:8; |
| 750 | } __packed; |
| 751 | |
| 752 | /** |
| 753 | * struct dwc3_event_gevt - Other Core Events |
| 754 | * @one_bit: indicates this is a non-endpoint event (not used) |
| 755 | * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event. |
| 756 | * @phy_port_number: self-explanatory |
| 757 | * @reserved31_12: Reserved, not used. |
| 758 | */ |
| 759 | struct dwc3_event_gevt { |
| 760 | u32 one_bit:1; |
| 761 | u32 device_event:7; |
| 762 | u32 phy_port_number:4; |
| 763 | u32 reserved31_12:20; |
| 764 | } __packed; |
| 765 | |
| 766 | /** |
| 767 | * union dwc3_event - representation of Event Buffer contents |
| 768 | * @raw: raw 32-bit event |
| 769 | * @type: the type of the event |
| 770 | * @depevt: Device Endpoint Event |
| 771 | * @devt: Device Event |
| 772 | * @gevt: Global Event |
| 773 | */ |
| 774 | union dwc3_event { |
| 775 | u32 raw; |
| 776 | struct dwc3_event_type type; |
| 777 | struct dwc3_event_depevt depevt; |
| 778 | struct dwc3_event_devt devt; |
| 779 | struct dwc3_event_gevt gevt; |
| 780 | }; |
| 781 | |
| 782 | /* |
| 783 | * DWC3 Features to be used as Driver Data |
| 784 | */ |
| 785 | |
| 786 | #define DWC3_HAS_PERIPHERAL BIT(0) |
| 787 | #define DWC3_HAS_XHCI BIT(1) |
| 788 | #define DWC3_HAS_OTG BIT(3) |
| 789 | |
Felipe Balbi | d07e881 | 2011-10-12 14:08:26 +0300 | [diff] [blame] | 790 | /* prototypes */ |
| 791 | int dwc3_host_init(struct dwc3 *dwc); |
| 792 | void dwc3_host_exit(struct dwc3 *dwc); |
| 793 | |
Felipe Balbi | f80b45e | 2011-10-12 14:15:49 +0300 | [diff] [blame^] | 794 | int dwc3_gadget_init(struct dwc3 *dwc); |
| 795 | void dwc3_gadget_exit(struct dwc3 *dwc); |
| 796 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 797 | #endif /* __DRIVERS_USB_DWC3_CORE_H */ |