blob: 7817836bff5546dd0ab6362f7e7e4a35530306a5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Vlad Drukker0e94f2e2007-03-25 17:34:39 +02002 * w83627hf/thf WDT driver
3 *
Guenter Roeck30a836952013-10-28 19:43:57 -07004 * (c) Copyright 2013 Guenter Roeck
5 * converted to watchdog infrastructure
6 *
Vlad Drukker0e94f2e2007-03-25 17:34:39 +02007 * (c) Copyright 2007 Vlad Drukker <vlad@storewiz.com>
8 * added support for W83627THF.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Al Virod36b6912011-12-29 17:09:01 -050010 * (c) Copyright 2003,2007 Pádraig Brady <P@draigBrady.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
12 * Based on advantechwdt.c which is based on wdt.c.
13 * Original copyright messages:
14 *
15 * (c) Copyright 2000-2001 Marek Michalkiewicz <marekm@linux.org.pl>
16 *
Alan Cox29fa0582008-10-27 15:17:56 +000017 * (c) Copyright 1996 Alan Cox <alan@lxorguk.ukuu.org.uk>,
18 * All Rights Reserved.
Linus Torvalds1da177e2005-04-16 15:20:36 -070019 *
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License
22 * as published by the Free Software Foundation; either version
23 * 2 of the License, or (at your option) any later version.
24 *
25 * Neither Alan Cox nor CymruNet Ltd. admit liability nor provide
26 * warranty for any of this software. This material is provided
27 * "AS-IS" and at no charge.
28 *
Alan Cox29fa0582008-10-27 15:17:56 +000029 * (c) Copyright 1995 Alan Cox <alan@lxorguk.ukuu.org.uk>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 */
31
Joe Perches27c766a2012-02-15 15:06:19 -080032#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/module.h>
35#include <linux/moduleparam.h>
36#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/watchdog.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/init.h>
Alan Cox46a39492008-05-19 14:09:18 +010040#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Benny Loenstrup Ammitzboell9c67bea2010-11-11 16:08:41 +010042#define WATCHDOG_NAME "w83627hf/thf/hg/dhg WDT"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#define WATCHDOG_TIMEOUT 60 /* 60 sec default timeout */
44
Guenter Roeck962c04f2013-08-17 13:58:43 -070045static int wdt_io;
Guenter Roeck7b6d0b62013-08-17 13:58:44 -070046static int cr_wdt_timeout; /* WDT timeout register */
47static int cr_wdt_control; /* WDT control register */
Rob Kramer33f74b82016-02-08 18:09:49 +080048static int cr_wdt_csr; /* WDT control & status register */
Guenter Roeck962c04f2013-08-17 13:58:43 -070049
Guenter Roeck7b6d0b62013-08-17 13:58:44 -070050enum chips { w83627hf, w83627s, w83697hf, w83697ug, w83637hf, w83627thf,
51 w83687thf, w83627ehf, w83627dhg, w83627uhg, w83667hg, w83627dhg_p,
Guenter Roeck3a9aedb2017-05-29 16:21:31 -070052 w83667hg_b, nct6775, nct6776, nct6779, nct6791, nct6792, nct6793,
53 nct6795, nct6102 };
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Guenter Roeck30a836952013-10-28 19:43:57 -070055static int timeout; /* in seconds */
Linus Torvalds1da177e2005-04-16 15:20:36 -070056module_param(timeout, int, 0);
Alan Cox46a39492008-05-19 14:09:18 +010057MODULE_PARM_DESC(timeout,
58 "Watchdog timeout in seconds. 1 <= timeout <= 255, default="
59 __MODULE_STRING(WATCHDOG_TIMEOUT) ".");
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +010061static bool nowayout = WATCHDOG_NOWAYOUT;
62module_param(nowayout, bool, 0);
Alan Cox46a39492008-05-19 14:09:18 +010063MODULE_PARM_DESC(nowayout,
64 "Watchdog cannot be stopped once started (default="
65 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Guenter Roeckbe281582014-04-05 11:27:36 -070067static int early_disable;
68module_param(early_disable, int, 0);
69MODULE_PARM_DESC(early_disable, "Disable watchdog at boot time (default=0)");
70
Linus Torvalds1da177e2005-04-16 15:20:36 -070071/*
72 * Kernel methods.
73 */
74
75#define WDT_EFER (wdt_io+0) /* Extended Function Enable Registers */
Alan Cox46a39492008-05-19 14:09:18 +010076#define WDT_EFIR (wdt_io+0) /* Extended Function Index Register
77 (same as EFER) */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#define WDT_EFDR (WDT_EFIR+1) /* Extended Function Data Register */
79
Guenter Roeckef0c1a62013-08-17 13:58:42 -070080#define W83627HF_LD_WDT 0x08
81
Guenter Roeck962c04f2013-08-17 13:58:43 -070082#define W83627HF_ID 0x52
83#define W83627S_ID 0x59
Guenter Roeck7b6d0b62013-08-17 13:58:44 -070084#define W83697HF_ID 0x60
85#define W83697UG_ID 0x68
Guenter Roeck962c04f2013-08-17 13:58:43 -070086#define W83637HF_ID 0x70
87#define W83627THF_ID 0x82
88#define W83687THF_ID 0x85
89#define W83627EHF_ID 0x88
90#define W83627DHG_ID 0xa0
91#define W83627UHG_ID 0xa2
92#define W83667HG_ID 0xa5
93#define W83627DHG_P_ID 0xb0
94#define W83667HG_B_ID 0xb3
95#define NCT6775_ID 0xb4
96#define NCT6776_ID 0xc3
Rob Kramer33f74b82016-02-08 18:09:49 +080097#define NCT6102_ID 0xc4
Guenter Roeck962c04f2013-08-17 13:58:43 -070098#define NCT6779_ID 0xc5
Guenter Roecka77841d2015-01-26 08:53:56 -080099#define NCT6791_ID 0xc8
100#define NCT6792_ID 0xc9
Guenter Roeck3a9aedb2017-05-29 16:21:31 -0700101#define NCT6793_ID 0xd1
102#define NCT6795_ID 0xd3
Guenter Roeck962c04f2013-08-17 13:58:43 -0700103
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700104#define W83627HF_WDT_TIMEOUT 0xf6
105#define W83697HF_WDT_TIMEOUT 0xf4
Rob Kramer33f74b82016-02-08 18:09:49 +0800106#define NCT6102D_WDT_TIMEOUT 0xf1
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700107
108#define W83627HF_WDT_CONTROL 0xf5
109#define W83697HF_WDT_CONTROL 0xf3
Rob Kramer33f74b82016-02-08 18:09:49 +0800110#define NCT6102D_WDT_CONTROL 0xf0
111
112#define W836X7HF_WDT_CSR 0xf7
113#define NCT6102D_WDT_CSR 0xf2
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700114
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700115static void superio_outb(int reg, int val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116{
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700117 outb(reg, WDT_EFER);
118 outb(val, WDT_EFDR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119}
120
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700121static inline int superio_inb(int reg)
122{
123 outb(reg, WDT_EFER);
124 return inb(WDT_EFDR);
125}
126
127static int superio_enter(void)
128{
129 if (!request_muxed_region(wdt_io, 2, WATCHDOG_NAME))
130 return -EBUSY;
131
132 outb_p(0x87, WDT_EFER); /* Enter extended function mode */
133 outb_p(0x87, WDT_EFER); /* Again according to manual */
134
135 return 0;
136}
137
138static void superio_select(int ld)
139{
140 superio_outb(0x07, ld);
141}
142
143static void superio_exit(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144{
145 outb_p(0xAA, WDT_EFER); /* Leave extended function mode */
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700146 release_region(wdt_io, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147}
148
Guenter Roeck962c04f2013-08-17 13:58:43 -0700149static int w83627hf_init(struct watchdog_device *wdog, enum chips chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150{
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700151 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 unsigned char t;
153
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700154 ret = superio_enter();
155 if (ret)
156 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700158 superio_select(W83627HF_LD_WDT);
Guenter Roeck8f526382013-08-17 13:58:40 -0700159
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700160 /* set CR30 bit 0 to activate GPIO2 */
161 t = superio_inb(0x30);
Guenter Roeckac461102013-08-17 13:58:41 -0700162 if (!(t & 0x01))
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700163 superio_outb(0x30, t | 0x01);
Guenter Roeck8f526382013-08-17 13:58:40 -0700164
Guenter Roeck962c04f2013-08-17 13:58:43 -0700165 switch (chip) {
166 case w83627hf:
167 case w83627s:
168 t = superio_inb(0x2B) & ~0x10;
169 superio_outb(0x2B, t); /* set GPIO24 to WDT0 */
170 break;
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700171 case w83697hf:
172 /* Set pin 119 to WDTO# mode (= CR29, WDT0) */
173 t = superio_inb(0x29) & ~0x60;
174 t |= 0x20;
175 superio_outb(0x29, t);
176 break;
177 case w83697ug:
178 /* Set pin 118 to WDTO# mode */
179 t = superio_inb(0x2b) & ~0x04;
180 superio_outb(0x2b, t);
181 break;
Guenter Roeck962c04f2013-08-17 13:58:43 -0700182 case w83627thf:
183 t = (superio_inb(0x2B) & ~0x08) | 0x04;
184 superio_outb(0x2B, t); /* set GPIO3 to WDT0 */
185 break;
186 case w83627dhg:
187 case w83627dhg_p:
188 t = superio_inb(0x2D) & ~0x01; /* PIN77 -> WDT0# */
189 superio_outb(0x2D, t); /* set GPIO5 to WDT0 */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700190 t = superio_inb(cr_wdt_control);
Guenter Roeck962c04f2013-08-17 13:58:43 -0700191 t |= 0x02; /* enable the WDTO# output low pulse
192 * to the KBRST# pin */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700193 superio_outb(cr_wdt_control, t);
Guenter Roeck962c04f2013-08-17 13:58:43 -0700194 break;
195 case w83637hf:
196 break;
197 case w83687thf:
198 t = superio_inb(0x2C) & ~0x80; /* PIN47 -> WDT0# */
199 superio_outb(0x2C, t);
200 break;
201 case w83627ehf:
202 case w83627uhg:
203 case w83667hg:
204 case w83667hg_b:
205 case nct6775:
206 case nct6776:
207 case nct6779:
Guenter Roecka77841d2015-01-26 08:53:56 -0800208 case nct6791:
209 case nct6792:
Guenter Roeck3a9aedb2017-05-29 16:21:31 -0700210 case nct6793:
211 case nct6795:
Rob Kramer33f74b82016-02-08 18:09:49 +0800212 case nct6102:
Guenter Roeck962c04f2013-08-17 13:58:43 -0700213 /*
214 * These chips have a fixed WDTO# output pin (W83627UHG),
215 * or support more than one WDTO# output pin.
216 * Don't touch its configuration, and hope the BIOS
217 * does the right thing.
218 */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700219 t = superio_inb(cr_wdt_control);
Guenter Roeck962c04f2013-08-17 13:58:43 -0700220 t |= 0x02; /* enable the WDTO# output low pulse
221 * to the KBRST# pin */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700222 superio_outb(cr_wdt_control, t);
Guenter Roeck962c04f2013-08-17 13:58:43 -0700223 break;
224 default:
225 break;
226 }
227
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700228 t = superio_inb(cr_wdt_timeout);
P@Draig Brady93642ec2005-08-17 09:06:07 +0200229 if (t != 0) {
Guenter Roeckbe281582014-04-05 11:27:36 -0700230 if (early_disable) {
231 pr_warn("Stopping previously enabled watchdog until userland kicks in\n");
232 superio_outb(cr_wdt_timeout, 0);
233 } else {
234 pr_info("Watchdog already running. Resetting timeout to %d sec\n",
235 wdog->timeout);
236 superio_outb(cr_wdt_timeout, wdog->timeout);
237 }
P@Draig Brady93642ec2005-08-17 09:06:07 +0200238 }
Pádraig Brady28dd1b02007-07-24 11:49:27 +0100239
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700240 /* set second mode & disable keyboard turning off watchdog */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700241 t = superio_inb(cr_wdt_control) & ~0x0C;
242 superio_outb(cr_wdt_control, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Guenter Roeckea3d4012013-08-17 13:58:46 -0700244 /* reset trigger, disable keyboard & mouse turning off watchdog */
Rob Kramer33f74b82016-02-08 18:09:49 +0800245 t = superio_inb(cr_wdt_csr) & ~0xD0;
246 superio_outb(cr_wdt_csr, t);
Pádraig Brady28dd1b02007-07-24 11:49:27 +0100247
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700248 superio_exit();
249
250 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251}
252
Guenter Roeck30a836952013-10-28 19:43:57 -0700253static int wdt_set_time(unsigned int timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254{
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700255 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700257 ret = superio_enter();
258 if (ret)
259 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700261 superio_select(W83627HF_LD_WDT);
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700262 superio_outb(cr_wdt_timeout, timeout);
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700263 superio_exit();
Wim Van Sebroeckab9d4412006-09-02 18:50:20 +0200264
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 return 0;
266}
267
Guenter Roeck30a836952013-10-28 19:43:57 -0700268static int wdt_start(struct watchdog_device *wdog)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269{
Guenter Roeck30a836952013-10-28 19:43:57 -0700270 return wdt_set_time(wdog->timeout);
271}
272
273static int wdt_stop(struct watchdog_device *wdog)
274{
275 return wdt_set_time(0);
276}
277
278static int wdt_set_timeout(struct watchdog_device *wdog, unsigned int timeout)
279{
280 wdog->timeout = timeout;
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 return 0;
283}
284
Guenter Roeck30a836952013-10-28 19:43:57 -0700285static unsigned int wdt_get_time(struct watchdog_device *wdog)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286{
Guenter Roeck30a836952013-10-28 19:43:57 -0700287 unsigned int timeleft;
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700288 int ret;
Greg Leec63b6d02011-09-12 20:28:46 -0400289
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700290 ret = superio_enter();
291 if (ret)
292 return 0;
Greg Leec63b6d02011-09-12 20:28:46 -0400293
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700294 superio_select(W83627HF_LD_WDT);
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700295 timeleft = superio_inb(cr_wdt_timeout);
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700296 superio_exit();
Greg Leec63b6d02011-09-12 20:28:46 -0400297
Greg Leec63b6d02011-09-12 20:28:46 -0400298 return timeleft;
299}
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 * Kernel Interfaces
303 */
304
Bhumika Goyal6c368932016-12-26 22:35:11 +0530305static const struct watchdog_info wdt_info = {
Guenter Roeck30a836952013-10-28 19:43:57 -0700306 .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
307 .identity = "W83627HF Watchdog",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308};
309
Julia Lawall85f15cf2016-09-01 19:35:26 +0200310static const struct watchdog_ops wdt_ops = {
Guenter Roeck30a836952013-10-28 19:43:57 -0700311 .owner = THIS_MODULE,
312 .start = wdt_start,
313 .stop = wdt_stop,
314 .set_timeout = wdt_set_timeout,
315 .get_timeleft = wdt_get_time,
316};
317
318static struct watchdog_device wdt_dev = {
319 .info = &wdt_info,
320 .ops = &wdt_ops,
321 .timeout = WATCHDOG_TIMEOUT,
322 .min_timeout = 1,
323 .max_timeout = 255,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324};
325
326/*
327 * The WDT needs to learn about soft shutdowns in order to
328 * turn the timebomb registers off.
329 */
330
Guenter Roeck962c04f2013-08-17 13:58:43 -0700331static int wdt_find(int addr)
332{
333 u8 val;
334 int ret;
335
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700336 cr_wdt_timeout = W83627HF_WDT_TIMEOUT;
337 cr_wdt_control = W83627HF_WDT_CONTROL;
Rob Kramer33f74b82016-02-08 18:09:49 +0800338 cr_wdt_csr = W836X7HF_WDT_CSR;
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700339
Guenter Roeck962c04f2013-08-17 13:58:43 -0700340 ret = superio_enter();
341 if (ret)
342 return ret;
343 superio_select(W83627HF_LD_WDT);
344 val = superio_inb(0x20);
345 switch (val) {
346 case W83627HF_ID:
347 ret = w83627hf;
348 break;
349 case W83627S_ID:
350 ret = w83627s;
351 break;
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700352 case W83697HF_ID:
353 ret = w83697hf;
354 cr_wdt_timeout = W83697HF_WDT_TIMEOUT;
355 cr_wdt_control = W83697HF_WDT_CONTROL;
356 break;
357 case W83697UG_ID:
358 ret = w83697ug;
359 cr_wdt_timeout = W83697HF_WDT_TIMEOUT;
360 cr_wdt_control = W83697HF_WDT_CONTROL;
361 break;
Guenter Roeck962c04f2013-08-17 13:58:43 -0700362 case W83637HF_ID:
363 ret = w83637hf;
364 break;
365 case W83627THF_ID:
366 ret = w83627thf;
367 break;
368 case W83687THF_ID:
369 ret = w83687thf;
370 break;
371 case W83627EHF_ID:
372 ret = w83627ehf;
373 break;
374 case W83627DHG_ID:
375 ret = w83627dhg;
376 break;
377 case W83627DHG_P_ID:
378 ret = w83627dhg_p;
379 break;
380 case W83627UHG_ID:
381 ret = w83627uhg;
382 break;
383 case W83667HG_ID:
384 ret = w83667hg;
385 break;
386 case W83667HG_B_ID:
387 ret = w83667hg_b;
388 break;
389 case NCT6775_ID:
390 ret = nct6775;
391 break;
392 case NCT6776_ID:
393 ret = nct6776;
394 break;
395 case NCT6779_ID:
396 ret = nct6779;
397 break;
Guenter Roecka77841d2015-01-26 08:53:56 -0800398 case NCT6791_ID:
399 ret = nct6791;
400 break;
401 case NCT6792_ID:
402 ret = nct6792;
403 break;
Guenter Roeck3a9aedb2017-05-29 16:21:31 -0700404 case NCT6793_ID:
405 ret = nct6793;
406 break;
407 case NCT6795_ID:
408 ret = nct6795;
409 break;
Rob Kramer33f74b82016-02-08 18:09:49 +0800410 case NCT6102_ID:
411 ret = nct6102;
412 cr_wdt_timeout = NCT6102D_WDT_TIMEOUT;
413 cr_wdt_control = NCT6102D_WDT_CONTROL;
414 cr_wdt_csr = NCT6102D_WDT_CSR;
415 break;
Guenter Roeck962c04f2013-08-17 13:58:43 -0700416 case 0xff:
417 ret = -ENODEV;
418 break;
419 default:
420 ret = -ENODEV;
421 pr_err("Unsupported chip ID: 0x%02x\n", val);
422 break;
423 }
424 superio_exit();
425 return ret;
426}
427
Alan Cox46a39492008-05-19 14:09:18 +0100428static int __init wdt_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429{
430 int ret;
Guenter Roeck962c04f2013-08-17 13:58:43 -0700431 int chip;
Colin Ian King08b10b52017-07-11 16:23:34 +0100432 static const char * const chip_name[] = {
Guenter Roeck962c04f2013-08-17 13:58:43 -0700433 "W83627HF",
434 "W83627S",
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700435 "W83697HF",
436 "W83697UG",
Guenter Roeck962c04f2013-08-17 13:58:43 -0700437 "W83637HF",
438 "W83627THF",
439 "W83687THF",
440 "W83627EHF",
441 "W83627DHG",
442 "W83627UHG",
443 "W83667HG",
444 "W83667DHG-P",
445 "W83667HG-B",
446 "NCT6775",
447 "NCT6776",
448 "NCT6779",
Guenter Roecka77841d2015-01-26 08:53:56 -0800449 "NCT6791",
450 "NCT6792",
Guenter Roeck3a9aedb2017-05-29 16:21:31 -0700451 "NCT6793",
452 "NCT6795",
Rob Kramer33f74b82016-02-08 18:09:49 +0800453 "NCT6102",
Guenter Roeck962c04f2013-08-17 13:58:43 -0700454 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Guenter Roeck962c04f2013-08-17 13:58:43 -0700456 wdt_io = 0x2e;
457 chip = wdt_find(0x2e);
458 if (chip < 0) {
459 wdt_io = 0x4e;
460 chip = wdt_find(0x4e);
461 if (chip < 0)
462 return chip;
463 }
464
465 pr_info("WDT driver for %s Super I/O chip initialising\n",
466 chip_name[chip]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Guenter Roeck30a836952013-10-28 19:43:57 -0700468 watchdog_init_timeout(&wdt_dev, timeout, NULL);
469 watchdog_set_nowayout(&wdt_dev, nowayout);
Damien Riegeld68106b2015-11-20 16:54:56 -0500470 watchdog_stop_on_reboot(&wdt_dev);
Guenter Roeck30a836952013-10-28 19:43:57 -0700471
Guenter Roeck962c04f2013-08-17 13:58:43 -0700472 ret = w83627hf_init(&wdt_dev, chip);
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700473 if (ret) {
474 pr_err("failed to initialize watchdog (err=%d)\n", ret);
475 return ret;
476 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
Guenter Roeck30a836952013-10-28 19:43:57 -0700478 ret = watchdog_register_device(&wdt_dev);
479 if (ret)
Damien Riegeld68106b2015-11-20 16:54:56 -0500480 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
Joe Perches27c766a2012-02-15 15:06:19 -0800482 pr_info("initialized. timeout=%d sec (nowayout=%d)\n",
Guenter Roeck30a836952013-10-28 19:43:57 -0700483 wdt_dev.timeout, nowayout);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486}
487
Alan Cox46a39492008-05-19 14:09:18 +0100488static void __exit wdt_exit(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489{
Guenter Roeck30a836952013-10-28 19:43:57 -0700490 watchdog_unregister_device(&wdt_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491}
492
493module_init(wdt_init);
494module_exit(wdt_exit);
495
496MODULE_LICENSE("GPL");
Al Virod36b6912011-12-29 17:09:01 -0500497MODULE_AUTHOR("Pádraig Brady <P@draigBrady.com>");
Vlad Drukker0e94f2e2007-03-25 17:34:39 +0200498MODULE_DESCRIPTION("w83627hf/thf WDT driver");