blob: 5245a2fe62aeebe6fdd0d4f68ccaea2c22b6ddcc [file] [log] [blame]
Juergen Beisert07bd1a62008-07-05 10:02:49 +02001/*
2 * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
Paul Gortmaker2c8d6c82016-08-22 12:48:31 -04005 * Based on code from Freescale Semiconductor,
6 * Authors: Daniel Mack, Juergen Beisert.
Dinh Nguyene24798e2010-04-22 16:28:42 +03007 * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
Juergen Beisert07bd1a62008-07-05 10:02:49 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
21 */
22
Fabio Estevam18f92b12013-07-22 18:17:52 -030023#include <linux/err.h>
Juergen Beisert07bd1a62008-07-05 10:02:49 +020024#include <linux/init.h>
Dinh Nguyena3484ff2010-10-23 09:12:48 -050025#include <linux/interrupt.h>
Juergen Beisert07bd1a62008-07-05 10:02:49 +020026#include <linux/io.h>
27#include <linux/irq.h>
Shawn Guo1ab7ef12012-06-13 09:04:03 +080028#include <linux/irqdomain.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000029#include <linux/irqchip/chained_irq.h>
Shawn Guob78d8e52011-06-06 00:07:55 +080030#include <linux/platform_device.h>
31#include <linux/slab.h>
Linus Walleij0f4630f2015-12-04 14:02:58 +010032#include <linux/gpio/driver.h>
33/* FIXME: for gpio_get_value() replace this with direct register read */
34#include <linux/gpio.h>
Shawn Guo8937cb62011-07-07 00:37:43 +080035#include <linux/of.h>
36#include <linux/of_device.h>
Christoph Hellwig16c3bd32015-08-28 09:27:22 +020037#include <linux/bug.h>
Juergen Beisert07bd1a62008-07-05 10:02:49 +020038
Shawn Guoe7fc6ae2011-07-07 00:37:41 +080039enum mxc_gpio_hwtype {
40 IMX1_GPIO, /* runs on i.mx1 */
41 IMX21_GPIO, /* runs on i.mx21 and i.mx27 */
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +020042 IMX31_GPIO, /* runs on i.mx31 */
43 IMX35_GPIO, /* runs on all other i.mx */
Shawn Guoe7fc6ae2011-07-07 00:37:41 +080044};
45
46/* device type dependent stuff */
47struct mxc_gpio_hwdata {
48 unsigned dr_reg;
49 unsigned gdir_reg;
50 unsigned psr_reg;
51 unsigned icr1_reg;
52 unsigned icr2_reg;
53 unsigned imr_reg;
54 unsigned isr_reg;
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +020055 int edge_sel_reg;
Shawn Guoe7fc6ae2011-07-07 00:37:41 +080056 unsigned low_level;
57 unsigned high_level;
58 unsigned rise_edge;
59 unsigned fall_edge;
60};
61
Shawn Guob78d8e52011-06-06 00:07:55 +080062struct mxc_gpio_port {
63 struct list_head node;
64 void __iomem *base;
65 int irq;
66 int irq_high;
Shawn Guo1ab7ef12012-06-13 09:04:03 +080067 struct irq_domain *domain;
Linus Walleij0f4630f2015-12-04 14:02:58 +010068 struct gpio_chip gc;
Bartosz Golaszewskidb5270a2017-08-09 14:25:06 +020069 struct device *dev;
Shawn Guob78d8e52011-06-06 00:07:55 +080070 u32 both_edges;
Shawn Guob78d8e52011-06-06 00:07:55 +080071};
72
Shawn Guoe7fc6ae2011-07-07 00:37:41 +080073static struct mxc_gpio_hwdata imx1_imx21_gpio_hwdata = {
74 .dr_reg = 0x1c,
75 .gdir_reg = 0x00,
76 .psr_reg = 0x24,
77 .icr1_reg = 0x28,
78 .icr2_reg = 0x2c,
79 .imr_reg = 0x30,
80 .isr_reg = 0x34,
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +020081 .edge_sel_reg = -EINVAL,
Shawn Guoe7fc6ae2011-07-07 00:37:41 +080082 .low_level = 0x03,
83 .high_level = 0x02,
84 .rise_edge = 0x00,
85 .fall_edge = 0x01,
86};
87
88static struct mxc_gpio_hwdata imx31_gpio_hwdata = {
89 .dr_reg = 0x00,
90 .gdir_reg = 0x04,
91 .psr_reg = 0x08,
92 .icr1_reg = 0x0c,
93 .icr2_reg = 0x10,
94 .imr_reg = 0x14,
95 .isr_reg = 0x18,
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +020096 .edge_sel_reg = -EINVAL,
97 .low_level = 0x00,
98 .high_level = 0x01,
99 .rise_edge = 0x02,
100 .fall_edge = 0x03,
101};
102
103static struct mxc_gpio_hwdata imx35_gpio_hwdata = {
104 .dr_reg = 0x00,
105 .gdir_reg = 0x04,
106 .psr_reg = 0x08,
107 .icr1_reg = 0x0c,
108 .icr2_reg = 0x10,
109 .imr_reg = 0x14,
110 .isr_reg = 0x18,
111 .edge_sel_reg = 0x1c,
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800112 .low_level = 0x00,
113 .high_level = 0x01,
114 .rise_edge = 0x02,
115 .fall_edge = 0x03,
116};
117
118static enum mxc_gpio_hwtype mxc_gpio_hwtype;
119static struct mxc_gpio_hwdata *mxc_gpio_hwdata;
120
121#define GPIO_DR (mxc_gpio_hwdata->dr_reg)
122#define GPIO_GDIR (mxc_gpio_hwdata->gdir_reg)
123#define GPIO_PSR (mxc_gpio_hwdata->psr_reg)
124#define GPIO_ICR1 (mxc_gpio_hwdata->icr1_reg)
125#define GPIO_ICR2 (mxc_gpio_hwdata->icr2_reg)
126#define GPIO_IMR (mxc_gpio_hwdata->imr_reg)
127#define GPIO_ISR (mxc_gpio_hwdata->isr_reg)
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200128#define GPIO_EDGE_SEL (mxc_gpio_hwdata->edge_sel_reg)
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800129
130#define GPIO_INT_LOW_LEV (mxc_gpio_hwdata->low_level)
131#define GPIO_INT_HIGH_LEV (mxc_gpio_hwdata->high_level)
132#define GPIO_INT_RISE_EDGE (mxc_gpio_hwdata->rise_edge)
133#define GPIO_INT_FALL_EDGE (mxc_gpio_hwdata->fall_edge)
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200134#define GPIO_INT_BOTH_EDGES 0x4
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800135
Krzysztof Kozlowskif4f79d42015-05-02 00:56:47 +0900136static const struct platform_device_id mxc_gpio_devtype[] = {
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800137 {
138 .name = "imx1-gpio",
139 .driver_data = IMX1_GPIO,
140 }, {
141 .name = "imx21-gpio",
142 .driver_data = IMX21_GPIO,
143 }, {
144 .name = "imx31-gpio",
145 .driver_data = IMX31_GPIO,
146 }, {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200147 .name = "imx35-gpio",
148 .driver_data = IMX35_GPIO,
149 }, {
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800150 /* sentinel */
151 }
152};
153
Shawn Guo8937cb62011-07-07 00:37:43 +0800154static const struct of_device_id mxc_gpio_dt_ids[] = {
155 { .compatible = "fsl,imx1-gpio", .data = &mxc_gpio_devtype[IMX1_GPIO], },
156 { .compatible = "fsl,imx21-gpio", .data = &mxc_gpio_devtype[IMX21_GPIO], },
157 { .compatible = "fsl,imx31-gpio", .data = &mxc_gpio_devtype[IMX31_GPIO], },
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200158 { .compatible = "fsl,imx35-gpio", .data = &mxc_gpio_devtype[IMX35_GPIO], },
Shawn Guo8937cb62011-07-07 00:37:43 +0800159 { /* sentinel */ }
160};
161
Shawn Guob78d8e52011-06-06 00:07:55 +0800162/*
163 * MX2 has one interrupt *for all* gpio ports. The list is used
164 * to save the references to all ports, so that mx2_gpio_irq_handler
165 * can walk through all interrupt status registers.
166 */
167static LIST_HEAD(mxc_gpio_ports);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200168
169/* Note: This driver assumes 32 GPIOs are handled in one register */
170
Lennert Buytenhek4d935792010-11-29 11:16:23 +0100171static int gpio_set_irq_type(struct irq_data *d, u32 type)
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200172{
Shawn Guoe4ea9332011-06-07 16:25:37 +0800173 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
174 struct mxc_gpio_port *port = gc->private;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200175 u32 bit, val;
Shawn Guo1ab7ef12012-06-13 09:04:03 +0800176 u32 gpio_idx = d->hwirq;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100177 u32 gpio = port->gc.base + gpio_idx;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200178 int edge;
179 void __iomem *reg = port->base;
180
Shawn Guo1ab7ef12012-06-13 09:04:03 +0800181 port->both_edges &= ~(1 << gpio_idx);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200182 switch (type) {
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100183 case IRQ_TYPE_EDGE_RISING:
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200184 edge = GPIO_INT_RISE_EDGE;
185 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100186 case IRQ_TYPE_EDGE_FALLING:
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200187 edge = GPIO_INT_FALL_EDGE;
188 break;
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100189 case IRQ_TYPE_EDGE_BOTH:
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200190 if (GPIO_EDGE_SEL >= 0) {
191 edge = GPIO_INT_BOTH_EDGES;
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100192 } else {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200193 val = gpio_get_value(gpio);
194 if (val) {
195 edge = GPIO_INT_LOW_LEV;
196 pr_debug("mxc: set GPIO %d to low trigger\n", gpio);
197 } else {
198 edge = GPIO_INT_HIGH_LEV;
199 pr_debug("mxc: set GPIO %d to high trigger\n", gpio);
200 }
Linus Torvaldsf948ad02012-07-26 13:56:38 -0700201 port->both_edges |= 1 << gpio_idx;
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100202 }
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100203 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100204 case IRQ_TYPE_LEVEL_LOW:
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200205 edge = GPIO_INT_LOW_LEV;
206 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100207 case IRQ_TYPE_LEVEL_HIGH:
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200208 edge = GPIO_INT_HIGH_LEV;
209 break;
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100210 default:
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200211 return -EINVAL;
212 }
213
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200214 if (GPIO_EDGE_SEL >= 0) {
215 val = readl(port->base + GPIO_EDGE_SEL);
216 if (edge == GPIO_INT_BOTH_EDGES)
Linus Torvaldsf948ad02012-07-26 13:56:38 -0700217 writel(val | (1 << gpio_idx),
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200218 port->base + GPIO_EDGE_SEL);
219 else
Linus Torvaldsf948ad02012-07-26 13:56:38 -0700220 writel(val & ~(1 << gpio_idx),
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200221 port->base + GPIO_EDGE_SEL);
222 }
223
224 if (edge != GPIO_INT_BOTH_EDGES) {
Linus Torvaldsf948ad02012-07-26 13:56:38 -0700225 reg += GPIO_ICR1 + ((gpio_idx & 0x10) >> 2); /* lower or upper register */
226 bit = gpio_idx & 0xf;
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200227 val = readl(reg) & ~(0x3 << (bit << 1));
228 writel(val | (edge << (bit << 1)), reg);
229 }
230
Shawn Guo1ab7ef12012-06-13 09:04:03 +0800231 writel(1 << gpio_idx, port->base + GPIO_ISR);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200232
233 return 0;
234}
235
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100236static void mxc_flip_edge(struct mxc_gpio_port *port, u32 gpio)
237{
238 void __iomem *reg = port->base;
239 u32 bit, val;
240 int edge;
241
242 reg += GPIO_ICR1 + ((gpio & 0x10) >> 2); /* lower or upper register */
243 bit = gpio & 0xf;
Shawn Guob78d8e52011-06-06 00:07:55 +0800244 val = readl(reg);
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100245 edge = (val >> (bit << 1)) & 3;
246 val &= ~(0x3 << (bit << 1));
Uwe Kleine-König3d40f7f2010-02-05 22:14:37 +0100247 if (edge == GPIO_INT_HIGH_LEV) {
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100248 edge = GPIO_INT_LOW_LEV;
249 pr_debug("mxc: switch GPIO %d to low trigger\n", gpio);
Uwe Kleine-König3d40f7f2010-02-05 22:14:37 +0100250 } else if (edge == GPIO_INT_LOW_LEV) {
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100251 edge = GPIO_INT_HIGH_LEV;
252 pr_debug("mxc: switch GPIO %d to high trigger\n", gpio);
Uwe Kleine-König3d40f7f2010-02-05 22:14:37 +0100253 } else {
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100254 pr_err("mxc: invalid configuration for GPIO %d: %x\n",
255 gpio, edge);
256 return;
257 }
Shawn Guob78d8e52011-06-06 00:07:55 +0800258 writel(val | (edge << (bit << 1)), reg);
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100259}
260
Uwe Kleine-König3621f182010-02-08 21:02:30 +0100261/* handle 32 interrupts in one status register */
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200262static void mxc_gpio_irq_handler(struct mxc_gpio_port *port, u32 irq_stat)
263{
Uwe Kleine-König3621f182010-02-08 21:02:30 +0100264 while (irq_stat != 0) {
265 int irqoffset = fls(irq_stat) - 1;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200266
Uwe Kleine-König3621f182010-02-08 21:02:30 +0100267 if (port->both_edges & (1 << irqoffset))
268 mxc_flip_edge(port, irqoffset);
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100269
Shawn Guo1ab7ef12012-06-13 09:04:03 +0800270 generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100271
Uwe Kleine-König3621f182010-02-08 21:02:30 +0100272 irq_stat &= ~(1 << irqoffset);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200273 }
274}
275
Paulius Zaleckascfca8b52008-11-14 11:01:38 +0100276/* MX1 and MX3 has one interrupt *per* gpio port */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200277static void mx3_gpio_irq_handler(struct irq_desc *desc)
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200278{
279 u32 irq_stat;
Jiang Liu476f8b42015-06-04 12:13:15 +0800280 struct mxc_gpio_port *port = irq_desc_get_handler_data(desc);
281 struct irq_chip *chip = irq_desc_get_chip(desc);
Shawn Guo0e44b6e2011-09-21 21:24:04 +0800282
283 chained_irq_enter(chip, desc);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200284
Shawn Guob78d8e52011-06-06 00:07:55 +0800285 irq_stat = readl(port->base + GPIO_ISR) & readl(port->base + GPIO_IMR);
Sascha Hauere2c97e72009-04-21 12:39:59 +0200286
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200287 mxc_gpio_irq_handler(port, irq_stat);
Shawn Guo0e44b6e2011-09-21 21:24:04 +0800288
289 chained_irq_exit(chip, desc);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200290}
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200291
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200292/* MX2 has one interrupt *for all* gpio ports */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200293static void mx2_gpio_irq_handler(struct irq_desc *desc)
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200294{
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200295 u32 irq_msk, irq_stat;
Shawn Guob78d8e52011-06-06 00:07:55 +0800296 struct mxc_gpio_port *port;
Jiang Liu476f8b42015-06-04 12:13:15 +0800297 struct irq_chip *chip = irq_desc_get_chip(desc);
Uwe Kleine-Königc0e811d2013-07-18 14:58:06 +0200298
299 chained_irq_enter(chip, desc);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200300
301 /* walk through all interrupt status registers */
Shawn Guob78d8e52011-06-06 00:07:55 +0800302 list_for_each_entry(port, &mxc_gpio_ports, node) {
303 irq_msk = readl(port->base + GPIO_IMR);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200304 if (!irq_msk)
305 continue;
306
Shawn Guob78d8e52011-06-06 00:07:55 +0800307 irq_stat = readl(port->base + GPIO_ISR) & irq_msk;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200308 if (irq_stat)
Shawn Guob78d8e52011-06-06 00:07:55 +0800309 mxc_gpio_irq_handler(port, irq_stat);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200310 }
Uwe Kleine-Königc0e811d2013-07-18 14:58:06 +0200311 chained_irq_exit(chip, desc);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200312}
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200313
Dinh Nguyena3484ff2010-10-23 09:12:48 -0500314/*
315 * Set interrupt number "irq" in the GPIO as a wake-up source.
316 * While system is running, all registered GPIO interrupts need to have
317 * wake-up enabled. When system is suspended, only selected GPIO interrupts
318 * need to have wake-up enabled.
319 * @param irq interrupt source number
320 * @param enable enable as wake-up if equal to non-zero
321 * @return This function returns 0 on success.
322 */
Lennert Buytenhek4d935792010-11-29 11:16:23 +0100323static int gpio_set_wake_irq(struct irq_data *d, u32 enable)
Dinh Nguyena3484ff2010-10-23 09:12:48 -0500324{
Shawn Guoe4ea9332011-06-07 16:25:37 +0800325 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
326 struct mxc_gpio_port *port = gc->private;
Shawn Guo1ab7ef12012-06-13 09:04:03 +0800327 u32 gpio_idx = d->hwirq;
Philipp Rosenberger77a4d752017-07-12 10:36:40 +0200328 int ret;
Dinh Nguyena3484ff2010-10-23 09:12:48 -0500329
330 if (enable) {
331 if (port->irq_high && (gpio_idx >= 16))
Philipp Rosenberger77a4d752017-07-12 10:36:40 +0200332 ret = enable_irq_wake(port->irq_high);
Dinh Nguyena3484ff2010-10-23 09:12:48 -0500333 else
Philipp Rosenberger77a4d752017-07-12 10:36:40 +0200334 ret = enable_irq_wake(port->irq);
Dinh Nguyena3484ff2010-10-23 09:12:48 -0500335 } else {
336 if (port->irq_high && (gpio_idx >= 16))
Philipp Rosenberger77a4d752017-07-12 10:36:40 +0200337 ret = disable_irq_wake(port->irq_high);
Dinh Nguyena3484ff2010-10-23 09:12:48 -0500338 else
Philipp Rosenberger77a4d752017-07-12 10:36:40 +0200339 ret = disable_irq_wake(port->irq);
Dinh Nguyena3484ff2010-10-23 09:12:48 -0500340 }
341
Philipp Rosenberger77a4d752017-07-12 10:36:40 +0200342 return ret;
Dinh Nguyena3484ff2010-10-23 09:12:48 -0500343}
344
Peng Fan9e26b0b2015-08-23 21:11:52 +0800345static int mxc_gpio_init_gc(struct mxc_gpio_port *port, int irq_base)
Shawn Guoe4ea9332011-06-07 16:25:37 +0800346{
347 struct irq_chip_generic *gc;
348 struct irq_chip_type *ct;
Bartosz Golaszewskidb5270a2017-08-09 14:25:06 +0200349 int rv;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200350
Bartosz Golaszewskidb5270a2017-08-09 14:25:06 +0200351 gc = devm_irq_alloc_generic_chip(port->dev, "gpio-mxc", 1, irq_base,
352 port->base, handle_level_irq);
Peng Fan9e26b0b2015-08-23 21:11:52 +0800353 if (!gc)
354 return -ENOMEM;
Shawn Guoe4ea9332011-06-07 16:25:37 +0800355 gc->private = port;
356
357 ct = gc->chip_types;
Shawn Guo591567a2011-07-19 21:16:56 +0800358 ct->chip.irq_ack = irq_gc_ack_set_bit;
Shawn Guoe4ea9332011-06-07 16:25:37 +0800359 ct->chip.irq_mask = irq_gc_mask_clr_bit;
360 ct->chip.irq_unmask = irq_gc_mask_set_bit;
361 ct->chip.irq_set_type = gpio_set_irq_type;
Shawn Guo591567a2011-07-19 21:16:56 +0800362 ct->chip.irq_set_wake = gpio_set_wake_irq;
Ulises Brindis952cfbd2015-08-05 10:23:07 -0700363 ct->chip.flags = IRQCHIP_MASK_ON_SUSPEND;
Shawn Guoe4ea9332011-06-07 16:25:37 +0800364 ct->regs.ack = GPIO_ISR;
365 ct->regs.mask = GPIO_IMR;
366
Bartosz Golaszewskidb5270a2017-08-09 14:25:06 +0200367 rv = devm_irq_setup_generic_chip(port->dev, gc, IRQ_MSK(32),
368 IRQ_GC_INIT_NESTED_LOCK,
369 IRQ_NOREQUEST, 0);
Peng Fan9e26b0b2015-08-23 21:11:52 +0800370
Bartosz Golaszewskidb5270a2017-08-09 14:25:06 +0200371 return rv;
Shawn Guoe4ea9332011-06-07 16:25:37 +0800372}
Thomas Gleixnerb5eee2f2011-04-04 14:29:58 +0200373
Bill Pemberton38363092012-11-19 13:22:34 -0500374static void mxc_gpio_get_hw(struct platform_device *pdev)
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800375{
Shawn Guo8937cb62011-07-07 00:37:43 +0800376 const struct of_device_id *of_id =
377 of_match_device(mxc_gpio_dt_ids, &pdev->dev);
378 enum mxc_gpio_hwtype hwtype;
379
380 if (of_id)
381 pdev->id_entry = of_id->data;
382 hwtype = pdev->id_entry->driver_data;
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800383
384 if (mxc_gpio_hwtype) {
385 /*
386 * The driver works with a reasonable presupposition,
387 * that is all gpio ports must be the same type when
388 * running on one soc.
389 */
390 BUG_ON(mxc_gpio_hwtype != hwtype);
391 return;
392 }
393
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200394 if (hwtype == IMX35_GPIO)
395 mxc_gpio_hwdata = &imx35_gpio_hwdata;
396 else if (hwtype == IMX31_GPIO)
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800397 mxc_gpio_hwdata = &imx31_gpio_hwdata;
398 else
399 mxc_gpio_hwdata = &imx1_imx21_gpio_hwdata;
400
401 mxc_gpio_hwtype = hwtype;
402}
403
Shawn Guo09ad8032011-08-14 00:14:02 +0800404static int mxc_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
405{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100406 struct mxc_gpio_port *port = gpiochip_get_data(gc);
Shawn Guo09ad8032011-08-14 00:14:02 +0800407
Shawn Guo1ab7ef12012-06-13 09:04:03 +0800408 return irq_find_mapping(port->domain, offset);
Shawn Guo09ad8032011-08-14 00:14:02 +0800409}
410
Bill Pemberton38363092012-11-19 13:22:34 -0500411static int mxc_gpio_probe(struct platform_device *pdev)
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200412{
Shawn Guo8937cb62011-07-07 00:37:43 +0800413 struct device_node *np = pdev->dev.of_node;
Shawn Guob78d8e52011-06-06 00:07:55 +0800414 struct mxc_gpio_port *port;
415 struct resource *iores;
Shawn Guo1ab7ef12012-06-13 09:04:03 +0800416 int irq_base;
Shawn Guoe4ea9332011-06-07 16:25:37 +0800417 int err;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200418
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800419 mxc_gpio_get_hw(pdev);
420
Fabio Estevam8cd73e42013-07-08 17:14:39 -0300421 port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
Shawn Guob78d8e52011-06-06 00:07:55 +0800422 if (!port)
423 return -ENOMEM;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200424
Bartosz Golaszewskidb5270a2017-08-09 14:25:06 +0200425 port->dev = &pdev->dev;
426
Shawn Guob78d8e52011-06-06 00:07:55 +0800427 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam8cd73e42013-07-08 17:14:39 -0300428 port->base = devm_ioremap_resource(&pdev->dev, iores);
429 if (IS_ERR(port->base))
430 return PTR_ERR(port->base);
Baruch Siach14cb0de2010-07-06 14:03:22 +0300431
Shawn Guob78d8e52011-06-06 00:07:55 +0800432 port->irq_high = platform_get_irq(pdev, 1);
Philipp Rosenbergercc9269f2017-07-12 10:36:39 +0200433 if (port->irq_high < 0)
434 port->irq_high = 0;
435
Shawn Guob78d8e52011-06-06 00:07:55 +0800436 port->irq = platform_get_irq(pdev, 0);
Fabio Estevam8cd73e42013-07-08 17:14:39 -0300437 if (port->irq < 0)
Sachin Kamat5ea80e42013-12-21 13:05:57 +0530438 return port->irq;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200439
Shawn Guob78d8e52011-06-06 00:07:55 +0800440 /* disable the interrupt and clear the status */
441 writel(0, port->base + GPIO_IMR);
442 writel(~0, port->base + GPIO_ISR);
443
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800444 if (mxc_gpio_hwtype == IMX21_GPIO) {
Uwe Kleine-König33a4e982012-06-06 11:49:23 +0200445 /*
446 * Setup one handler for all GPIO interrupts. Actually setting
447 * the handler is needed only once, but doing it for every port
448 * is more robust and easier.
449 */
450 irq_set_chained_handler(port->irq, mx2_gpio_irq_handler);
Shawn Guob78d8e52011-06-06 00:07:55 +0800451 } else {
452 /* setup one handler for each entry */
Russell Kinge65eea52015-06-16 23:06:40 +0100453 irq_set_chained_handler_and_data(port->irq,
454 mx3_gpio_irq_handler, port);
455 if (port->irq_high > 0)
Shawn Guob78d8e52011-06-06 00:07:55 +0800456 /* setup handler for GPIO 16 to 31 */
Russell Kinge65eea52015-06-16 23:06:40 +0100457 irq_set_chained_handler_and_data(port->irq_high,
458 mx3_gpio_irq_handler,
459 port);
Sascha Hauer8afaada2009-06-15 12:36:25 +0200460 }
461
Linus Walleij0f4630f2015-12-04 14:02:58 +0100462 err = bgpio_init(&port->gc, &pdev->dev, 4,
Shawn Guo2ce420d2011-06-06 13:22:41 +0800463 port->base + GPIO_PSR,
464 port->base + GPIO_DR, NULL,
Vladimir Zapolskiy442b2492015-04-29 18:35:01 +0300465 port->base + GPIO_GDIR, NULL,
466 BGPIOF_READ_OUTPUT_REG_SET);
Shawn Guob78d8e52011-06-06 00:07:55 +0800467 if (err)
Fabio Estevam8cd73e42013-07-08 17:14:39 -0300468 goto out_bgio;
Shawn Guob78d8e52011-06-06 00:07:55 +0800469
Vladimir Zapolskiy4c806c92016-09-08 04:48:16 +0300470 if (of_property_read_bool(np, "gpio-ranges")) {
471 port->gc.request = gpiochip_generic_request;
472 port->gc.free = gpiochip_generic_free;
473 }
474
Linus Walleij0f4630f2015-12-04 14:02:58 +0100475 port->gc.to_irq = mxc_gpio_to_irq;
476 port->gc.base = (pdev->id < 0) ? of_alias_get_id(np, "gpio") * 32 :
Shawn Guo7e6086d2012-08-05 14:01:26 +0800477 pdev->id * 32;
Shawn Guo2ce420d2011-06-06 13:22:41 +0800478
Laxman Dewanganffc56632016-02-22 17:43:28 +0530479 err = devm_gpiochip_add_data(&pdev->dev, &port->gc, port);
Shawn Guo2ce420d2011-06-06 13:22:41 +0800480 if (err)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100481 goto out_bgio;
Shawn Guo2ce420d2011-06-06 13:22:41 +0800482
Bartosz Golaszewskic553c3c2017-03-04 17:23:38 +0100483 irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, 32, numa_node_id());
Shawn Guo1ab7ef12012-06-13 09:04:03 +0800484 if (irq_base < 0) {
485 err = irq_base;
Laxman Dewanganffc56632016-02-22 17:43:28 +0530486 goto out_bgio;
Shawn Guo1ab7ef12012-06-13 09:04:03 +0800487 }
488
489 port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
490 &irq_domain_simple_ops, NULL);
491 if (!port->domain) {
492 err = -ENODEV;
Bartosz Golaszewskic553c3c2017-03-04 17:23:38 +0100493 goto out_bgio;
Shawn Guo1ab7ef12012-06-13 09:04:03 +0800494 }
Shawn Guo8937cb62011-07-07 00:37:43 +0800495
496 /* gpio-mxc can be a generic irq chip */
Peng Fan9e26b0b2015-08-23 21:11:52 +0800497 err = mxc_gpio_init_gc(port, irq_base);
498 if (err < 0)
499 goto out_irqdomain_remove;
Shawn Guo8937cb62011-07-07 00:37:43 +0800500
Shawn Guob78d8e52011-06-06 00:07:55 +0800501 list_add_tail(&port->node, &mxc_gpio_ports);
502
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200503 return 0;
Shawn Guob78d8e52011-06-06 00:07:55 +0800504
Peng Fan9e26b0b2015-08-23 21:11:52 +0800505out_irqdomain_remove:
506 irq_domain_remove(port->domain);
Fabio Estevam8cd73e42013-07-08 17:14:39 -0300507out_bgio:
Shawn Guob78d8e52011-06-06 00:07:55 +0800508 dev_info(&pdev->dev, "%s failed with errno %d\n", __func__, err);
509 return err;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200510}
Shawn Guob78d8e52011-06-06 00:07:55 +0800511
512static struct platform_driver mxc_gpio_driver = {
513 .driver = {
514 .name = "gpio-mxc",
Shawn Guo8937cb62011-07-07 00:37:43 +0800515 .of_match_table = mxc_gpio_dt_ids,
Bartosz Golaszewski90e1fc42017-08-09 14:25:00 +0200516 .suppress_bind_attrs = true,
Shawn Guob78d8e52011-06-06 00:07:55 +0800517 },
518 .probe = mxc_gpio_probe,
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800519 .id_table = mxc_gpio_devtype,
Shawn Guob78d8e52011-06-06 00:07:55 +0800520};
521
522static int __init gpio_mxc_init(void)
523{
524 return platform_driver_register(&mxc_gpio_driver);
525}
Vladimir Zapolskiye188cbf2016-09-08 04:48:15 +0300526subsys_initcall(gpio_mxc_init);