Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-versatile/core.c |
| 3 | * |
| 4 | * Copyright (C) 1999 - 2003 ARM Limited |
| 5 | * Copyright (C) 2000 Deep Blue Solutions Ltd |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; either version 2 of the License, or |
| 10 | * (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 20 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <linux/init.h> |
| 22 | #include <linux/device.h> |
| 23 | #include <linux/dma-mapping.h> |
Russell King | d052d1b | 2005-10-29 19:07:23 +0100 | [diff] [blame] | 24 | #include <linux/platform_device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | #include <linux/sysdev.h> |
| 26 | #include <linux/interrupt.h> |
Russell King | a62c80e | 2006-01-07 13:52:45 +0000 | [diff] [blame] | 27 | #include <linux/amba/bus.h> |
| 28 | #include <linux/amba/clcd.h> |
Russell King | bbeddc4 | 2009-07-05 22:43:01 +0100 | [diff] [blame] | 29 | #include <linux/amba/pl061.h> |
Linus Walleij | 6ef297f | 2009-09-22 14:29:36 +0100 | [diff] [blame] | 30 | #include <linux/amba/mmci.h> |
Linus Walleij | ef6f4b1 | 2010-07-14 23:59:27 +0100 | [diff] [blame] | 31 | #include <linux/amba/pl022.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 32 | #include <linux/io.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 33 | #include <linux/gfp.h> |
Jean-Christop PLAGNIOL-VILLARD | 6d803ba | 2010-11-17 10:04:33 +0100 | [diff] [blame] | 34 | #include <linux/clkdev.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | |
| 36 | #include <asm/system.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | #include <asm/irq.h> |
| 38 | #include <asm/leds.h> |
Russell King | b720f73 | 2005-06-29 15:15:54 +0100 | [diff] [blame] | 39 | #include <asm/hardware/arm_timer.h> |
Russell King | c5a0adb | 2010-01-16 20:16:10 +0000 | [diff] [blame] | 40 | #include <asm/hardware/icst.h> |
Russell King | fa0fe48 | 2006-01-13 21:30:48 +0000 | [diff] [blame] | 41 | #include <asm/hardware/vic.h> |
Russell King | dc5bc8f | 2006-07-10 16:33:54 +0100 | [diff] [blame] | 42 | #include <asm/mach-types.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | |
| 44 | #include <asm/mach/arch.h> |
| 45 | #include <asm/mach/flash.h> |
| 46 | #include <asm/mach/irq.h> |
| 47 | #include <asm/mach/time.h> |
| 48 | #include <asm/mach/map.h> |
Russell King | a285edc | 2010-01-14 19:59:37 +0000 | [diff] [blame] | 49 | #include <mach/hardware.h> |
| 50 | #include <mach/platform.h> |
Rob Herring | 8a9618f | 2010-10-06 16:18:08 +0100 | [diff] [blame] | 51 | #include <asm/hardware/timer-sp.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | |
Russell King | 3414ba8 | 2011-01-18 20:12:10 +0000 | [diff] [blame] | 53 | #include <plat/clcd.h> |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 54 | #include <plat/fpga-irq.h> |
Russell King | 1da0c89 | 2010-12-15 21:56:47 +0000 | [diff] [blame] | 55 | #include <plat/sched_clock.h> |
| 56 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | #include "core.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | |
| 59 | /* |
| 60 | * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx |
| 61 | * is the (PA >> 12). |
| 62 | * |
| 63 | * Setup a VA for the Versatile Vectored Interrupt Controller. |
| 64 | */ |
Al Viro | 2ad4f86 | 2005-09-29 00:09:02 +0100 | [diff] [blame] | 65 | #define VA_VIC_BASE __io_address(VERSATILE_VIC_BASE) |
| 66 | #define VA_SIC_BASE __io_address(VERSATILE_SIC_BASE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 68 | static struct fpga_irq_data sic_irq = { |
| 69 | .base = VA_SIC_BASE, |
| 70 | .irq_start = IRQ_SIC_START, |
| 71 | .chip.name = "SIC", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | }; |
| 73 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | #if 1 |
| 75 | #define IRQ_MMCI0A IRQ_VICSOURCE22 |
| 76 | #define IRQ_AACI IRQ_VICSOURCE24 |
| 77 | #define IRQ_ETH IRQ_VICSOURCE25 |
| 78 | #define PIC_MASK 0xFFD00000 |
| 79 | #else |
| 80 | #define IRQ_MMCI0A IRQ_SIC_MMCI0A |
| 81 | #define IRQ_AACI IRQ_SIC_AACI |
| 82 | #define IRQ_ETH IRQ_SIC_ETH |
| 83 | #define PIC_MASK 0 |
| 84 | #endif |
| 85 | |
| 86 | void __init versatile_init_irq(void) |
| 87 | { |
Ben Dooks | c07f87f | 2009-03-24 15:30:07 +0000 | [diff] [blame] | 88 | vic_init(VA_VIC_BASE, IRQ_VIC_START, ~0, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | writel(~0, VA_SIC_BASE + SIC_IRQ_ENABLE_CLEAR); |
| 91 | |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 92 | fpga_irq_init(IRQ_VICSOURCE31, ~PIC_MASK, &sic_irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 | |
| 94 | /* |
| 95 | * Interrupts on secondary controller from 0 to 8 are routed to |
| 96 | * source 31 on PIC. |
| 97 | * Interrupts from 21 to 31 are routed directly to the VIC on |
| 98 | * the corresponding number on primary controller. This is controlled |
| 99 | * by setting PIC_ENABLEx. |
| 100 | */ |
| 101 | writel(PIC_MASK, VA_SIC_BASE + SIC_INT_PIC_ENABLE); |
| 102 | } |
| 103 | |
| 104 | static struct map_desc versatile_io_desc[] __initdata = { |
Deepak Saxena | 1311521 | 2005-10-28 15:19:06 +0100 | [diff] [blame] | 105 | { |
| 106 | .virtual = IO_ADDRESS(VERSATILE_SYS_BASE), |
| 107 | .pfn = __phys_to_pfn(VERSATILE_SYS_BASE), |
| 108 | .length = SZ_4K, |
| 109 | .type = MT_DEVICE |
| 110 | }, { |
| 111 | .virtual = IO_ADDRESS(VERSATILE_SIC_BASE), |
| 112 | .pfn = __phys_to_pfn(VERSATILE_SIC_BASE), |
| 113 | .length = SZ_4K, |
| 114 | .type = MT_DEVICE |
| 115 | }, { |
| 116 | .virtual = IO_ADDRESS(VERSATILE_VIC_BASE), |
| 117 | .pfn = __phys_to_pfn(VERSATILE_VIC_BASE), |
| 118 | .length = SZ_4K, |
| 119 | .type = MT_DEVICE |
| 120 | }, { |
| 121 | .virtual = IO_ADDRESS(VERSATILE_SCTL_BASE), |
| 122 | .pfn = __phys_to_pfn(VERSATILE_SCTL_BASE), |
| 123 | .length = SZ_4K * 9, |
| 124 | .type = MT_DEVICE |
| 125 | }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 126 | #ifdef CONFIG_MACH_VERSATILE_AB |
Deepak Saxena | 1311521 | 2005-10-28 15:19:06 +0100 | [diff] [blame] | 127 | { |
| 128 | .virtual = IO_ADDRESS(VERSATILE_GPIO0_BASE), |
| 129 | .pfn = __phys_to_pfn(VERSATILE_GPIO0_BASE), |
| 130 | .length = SZ_4K, |
| 131 | .type = MT_DEVICE |
| 132 | }, { |
| 133 | .virtual = IO_ADDRESS(VERSATILE_IB2_BASE), |
| 134 | .pfn = __phys_to_pfn(VERSATILE_IB2_BASE), |
| 135 | .length = SZ_64M, |
| 136 | .type = MT_DEVICE |
| 137 | }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | #endif |
| 139 | #ifdef CONFIG_DEBUG_LL |
Deepak Saxena | 1311521 | 2005-10-28 15:19:06 +0100 | [diff] [blame] | 140 | { |
| 141 | .virtual = IO_ADDRESS(VERSATILE_UART0_BASE), |
| 142 | .pfn = __phys_to_pfn(VERSATILE_UART0_BASE), |
| 143 | .length = SZ_4K, |
| 144 | .type = MT_DEVICE |
| 145 | }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | #endif |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 147 | #ifdef CONFIG_PCI |
Deepak Saxena | 1311521 | 2005-10-28 15:19:06 +0100 | [diff] [blame] | 148 | { |
| 149 | .virtual = IO_ADDRESS(VERSATILE_PCI_CORE_BASE), |
| 150 | .pfn = __phys_to_pfn(VERSATILE_PCI_CORE_BASE), |
| 151 | .length = SZ_4K, |
| 152 | .type = MT_DEVICE |
| 153 | }, { |
Al Viro | 399ad77 | 2006-10-11 17:22:34 +0100 | [diff] [blame] | 154 | .virtual = (unsigned long)VERSATILE_PCI_VIRT_BASE, |
Deepak Saxena | 1311521 | 2005-10-28 15:19:06 +0100 | [diff] [blame] | 155 | .pfn = __phys_to_pfn(VERSATILE_PCI_BASE), |
| 156 | .length = VERSATILE_PCI_BASE_SIZE, |
| 157 | .type = MT_DEVICE |
| 158 | }, { |
Al Viro | 399ad77 | 2006-10-11 17:22:34 +0100 | [diff] [blame] | 159 | .virtual = (unsigned long)VERSATILE_PCI_CFG_VIRT_BASE, |
Deepak Saxena | 1311521 | 2005-10-28 15:19:06 +0100 | [diff] [blame] | 160 | .pfn = __phys_to_pfn(VERSATILE_PCI_CFG_BASE), |
| 161 | .length = VERSATILE_PCI_CFG_BASE_SIZE, |
| 162 | .type = MT_DEVICE |
| 163 | }, |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 164 | #if 0 |
Deepak Saxena | 1311521 | 2005-10-28 15:19:06 +0100 | [diff] [blame] | 165 | { |
| 166 | .virtual = VERSATILE_PCI_VIRT_MEM_BASE0, |
| 167 | .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE0), |
| 168 | .length = SZ_16M, |
| 169 | .type = MT_DEVICE |
| 170 | }, { |
| 171 | .virtual = VERSATILE_PCI_VIRT_MEM_BASE1, |
| 172 | .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE1), |
| 173 | .length = SZ_16M, |
| 174 | .type = MT_DEVICE |
| 175 | }, { |
| 176 | .virtual = VERSATILE_PCI_VIRT_MEM_BASE2, |
| 177 | .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE2), |
| 178 | .length = SZ_16M, |
| 179 | .type = MT_DEVICE |
| 180 | }, |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 181 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | #endif |
| 183 | }; |
| 184 | |
| 185 | void __init versatile_map_io(void) |
| 186 | { |
| 187 | iotable_init(versatile_io_desc, ARRAY_SIZE(versatile_io_desc)); |
| 188 | } |
| 189 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | |
Al Viro | 2ad4f86 | 2005-09-29 00:09:02 +0100 | [diff] [blame] | 191 | #define VERSATILE_FLASHCTRL (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_FLASH_OFFSET) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | |
| 193 | static int versatile_flash_init(void) |
| 194 | { |
| 195 | u32 val; |
| 196 | |
| 197 | val = __raw_readl(VERSATILE_FLASHCTRL); |
| 198 | val &= ~VERSATILE_FLASHPROG_FLVPPEN; |
| 199 | __raw_writel(val, VERSATILE_FLASHCTRL); |
| 200 | |
| 201 | return 0; |
| 202 | } |
| 203 | |
| 204 | static void versatile_flash_exit(void) |
| 205 | { |
| 206 | u32 val; |
| 207 | |
| 208 | val = __raw_readl(VERSATILE_FLASHCTRL); |
| 209 | val &= ~VERSATILE_FLASHPROG_FLVPPEN; |
| 210 | __raw_writel(val, VERSATILE_FLASHCTRL); |
| 211 | } |
| 212 | |
| 213 | static void versatile_flash_set_vpp(int on) |
| 214 | { |
| 215 | u32 val; |
| 216 | |
| 217 | val = __raw_readl(VERSATILE_FLASHCTRL); |
| 218 | if (on) |
| 219 | val |= VERSATILE_FLASHPROG_FLVPPEN; |
| 220 | else |
| 221 | val &= ~VERSATILE_FLASHPROG_FLVPPEN; |
| 222 | __raw_writel(val, VERSATILE_FLASHCTRL); |
| 223 | } |
| 224 | |
| 225 | static struct flash_platform_data versatile_flash_data = { |
| 226 | .map_name = "cfi_probe", |
| 227 | .width = 4, |
| 228 | .init = versatile_flash_init, |
| 229 | .exit = versatile_flash_exit, |
| 230 | .set_vpp = versatile_flash_set_vpp, |
| 231 | }; |
| 232 | |
| 233 | static struct resource versatile_flash_resource = { |
| 234 | .start = VERSATILE_FLASH_BASE, |
Yoav Steinberg | a0c5a64 | 2006-08-13 14:17:12 +0100 | [diff] [blame] | 235 | .end = VERSATILE_FLASH_BASE + VERSATILE_FLASH_SIZE - 1, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | .flags = IORESOURCE_MEM, |
| 237 | }; |
| 238 | |
| 239 | static struct platform_device versatile_flash_device = { |
| 240 | .name = "armflash", |
| 241 | .id = 0, |
| 242 | .dev = { |
| 243 | .platform_data = &versatile_flash_data, |
| 244 | }, |
| 245 | .num_resources = 1, |
| 246 | .resource = &versatile_flash_resource, |
| 247 | }; |
| 248 | |
| 249 | static struct resource smc91x_resources[] = { |
| 250 | [0] = { |
| 251 | .start = VERSATILE_ETH_BASE, |
| 252 | .end = VERSATILE_ETH_BASE + SZ_64K - 1, |
| 253 | .flags = IORESOURCE_MEM, |
| 254 | }, |
| 255 | [1] = { |
| 256 | .start = IRQ_ETH, |
| 257 | .end = IRQ_ETH, |
| 258 | .flags = IORESOURCE_IRQ, |
| 259 | }, |
| 260 | }; |
| 261 | |
| 262 | static struct platform_device smc91x_device = { |
| 263 | .name = "smc91x", |
| 264 | .id = 0, |
| 265 | .num_resources = ARRAY_SIZE(smc91x_resources), |
| 266 | .resource = smc91x_resources, |
| 267 | }; |
| 268 | |
Russell King | 6b65cd7 | 2006-12-10 21:21:32 +0100 | [diff] [blame] | 269 | static struct resource versatile_i2c_resource = { |
| 270 | .start = VERSATILE_I2C_BASE, |
| 271 | .end = VERSATILE_I2C_BASE + SZ_4K - 1, |
| 272 | .flags = IORESOURCE_MEM, |
| 273 | }; |
| 274 | |
| 275 | static struct platform_device versatile_i2c_device = { |
| 276 | .name = "versatile-i2c", |
Catalin Marinas | 533ad5e | 2009-02-12 15:58:20 +0100 | [diff] [blame] | 277 | .id = 0, |
Russell King | 6b65cd7 | 2006-12-10 21:21:32 +0100 | [diff] [blame] | 278 | .num_resources = 1, |
| 279 | .resource = &versatile_i2c_resource, |
| 280 | }; |
| 281 | |
Catalin Marinas | 533ad5e | 2009-02-12 15:58:20 +0100 | [diff] [blame] | 282 | static struct i2c_board_info versatile_i2c_board_info[] = { |
| 283 | { |
Russell King | 64e8be6 | 2009-07-18 15:51:55 +0100 | [diff] [blame] | 284 | I2C_BOARD_INFO("ds1338", 0xd0 >> 1), |
Catalin Marinas | 533ad5e | 2009-02-12 15:58:20 +0100 | [diff] [blame] | 285 | }, |
| 286 | }; |
| 287 | |
| 288 | static int __init versatile_i2c_init(void) |
| 289 | { |
| 290 | return i2c_register_board_info(0, versatile_i2c_board_info, |
| 291 | ARRAY_SIZE(versatile_i2c_board_info)); |
| 292 | } |
| 293 | arch_initcall(versatile_i2c_init); |
| 294 | |
Al Viro | 2ad4f86 | 2005-09-29 00:09:02 +0100 | [diff] [blame] | 295 | #define VERSATILE_SYSMCI (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_MCI_OFFSET) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | |
| 297 | unsigned int mmc_status(struct device *dev) |
| 298 | { |
| 299 | struct amba_device *adev = container_of(dev, struct amba_device, dev); |
| 300 | u32 mask; |
| 301 | |
| 302 | if (adev->res.start == VERSATILE_MMCI0_BASE) |
| 303 | mask = 1; |
| 304 | else |
| 305 | mask = 2; |
| 306 | |
| 307 | return readl(VERSATILE_SYSMCI) & mask; |
| 308 | } |
| 309 | |
Linus Walleij | 6ef297f | 2009-09-22 14:29:36 +0100 | [diff] [blame] | 310 | static struct mmci_platform_data mmc0_plat_data = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 311 | .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34, |
| 312 | .status = mmc_status, |
Russell King | 7fb2bbf | 2009-07-09 15:15:12 +0100 | [diff] [blame] | 313 | .gpio_wp = -1, |
| 314 | .gpio_cd = -1, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | }; |
| 316 | |
Grant Likely | e282326 | 2011-03-30 00:02:29 -0600 | [diff] [blame] | 317 | static struct resource char_lcd_resources[] = { |
Linus Walleij | d161edf | 2010-07-17 12:34:25 +0100 | [diff] [blame] | 318 | { |
| 319 | .start = VERSATILE_CHAR_LCD_BASE, |
| 320 | .end = (VERSATILE_CHAR_LCD_BASE + SZ_4K - 1), |
| 321 | .flags = IORESOURCE_MEM, |
| 322 | }, |
| 323 | }; |
| 324 | |
| 325 | static struct platform_device char_lcd_device = { |
| 326 | .name = "arm-charlcd", |
| 327 | .id = -1, |
| 328 | .num_resources = ARRAY_SIZE(char_lcd_resources), |
| 329 | .resource = char_lcd_resources, |
| 330 | }; |
| 331 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 332 | /* |
| 333 | * Clock handling |
| 334 | */ |
Russell King | 39c0cb0 | 2010-01-16 16:27:28 +0000 | [diff] [blame] | 335 | static const struct icst_params versatile_oscvco_params = { |
Russell King | 64fceb1 | 2010-01-16 17:28:44 +0000 | [diff] [blame] | 336 | .ref = 24000000, |
Russell King | 4de2edb | 2010-01-16 18:08:47 +0000 | [diff] [blame] | 337 | .vco_max = ICST307_VCO_MAX, |
Russell King | e73a46a | 2010-01-16 19:49:39 +0000 | [diff] [blame] | 338 | .vco_min = ICST307_VCO_MIN, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 339 | .vd_min = 4 + 8, |
| 340 | .vd_max = 511 + 8, |
| 341 | .rd_min = 1 + 2, |
| 342 | .rd_max = 127 + 2, |
Russell King | 232eaf7 | 2010-01-16 19:46:19 +0000 | [diff] [blame] | 343 | .s2div = icst307_s2div, |
| 344 | .idx2s = icst307_idx2s, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 345 | }; |
| 346 | |
Russell King | 39c0cb0 | 2010-01-16 16:27:28 +0000 | [diff] [blame] | 347 | static void versatile_oscvco_set(struct clk *clk, struct icst_vco vco) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 348 | { |
Russell King | d1914c7 | 2010-01-14 20:09:34 +0000 | [diff] [blame] | 349 | void __iomem *sys_lock = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_LOCK_OFFSET; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | u32 val; |
| 351 | |
Russell King | d1914c7 | 2010-01-14 20:09:34 +0000 | [diff] [blame] | 352 | val = readl(clk->vcoreg) & ~0x7ffff; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 353 | val |= vco.v | (vco.r << 9) | (vco.s << 16); |
| 354 | |
| 355 | writel(0xa05f, sys_lock); |
Russell King | d1914c7 | 2010-01-14 20:09:34 +0000 | [diff] [blame] | 356 | writel(val, clk->vcoreg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 357 | writel(0, sys_lock); |
| 358 | } |
| 359 | |
Russell King | 9bf5b2e | 2010-03-01 16:18:39 +0000 | [diff] [blame] | 360 | static const struct clk_ops osc4_clk_ops = { |
| 361 | .round = icst_clk_round, |
| 362 | .set = icst_clk_set, |
Russell King | 71a06da | 2008-11-08 20:13:53 +0000 | [diff] [blame] | 363 | .setvco = versatile_oscvco_set, |
| 364 | }; |
| 365 | |
Russell King | 9bf5b2e | 2010-03-01 16:18:39 +0000 | [diff] [blame] | 366 | static struct clk osc4_clk = { |
| 367 | .ops = &osc4_clk_ops, |
| 368 | .params = &versatile_oscvco_params, |
| 369 | }; |
| 370 | |
Russell King | 71a06da | 2008-11-08 20:13:53 +0000 | [diff] [blame] | 371 | /* |
| 372 | * These are fixed clocks. |
| 373 | */ |
| 374 | static struct clk ref24_clk = { |
| 375 | .rate = 24000000, |
| 376 | }; |
| 377 | |
Russell King | 3126c7b | 2010-07-15 11:01:17 +0100 | [diff] [blame] | 378 | static struct clk dummy_apb_pclk; |
| 379 | |
Rabin Vincent | 982db66 | 2009-05-18 17:29:30 +0100 | [diff] [blame] | 380 | static struct clk_lookup lookups[] = { |
Russell King | 3126c7b | 2010-07-15 11:01:17 +0100 | [diff] [blame] | 381 | { /* AMBA bus clock */ |
| 382 | .con_id = "apb_pclk", |
| 383 | .clk = &dummy_apb_pclk, |
| 384 | }, { /* UART0 */ |
Russell King | 71a06da | 2008-11-08 20:13:53 +0000 | [diff] [blame] | 385 | .dev_id = "dev:f1", |
| 386 | .clk = &ref24_clk, |
| 387 | }, { /* UART1 */ |
| 388 | .dev_id = "dev:f2", |
| 389 | .clk = &ref24_clk, |
| 390 | }, { /* UART2 */ |
| 391 | .dev_id = "dev:f3", |
| 392 | .clk = &ref24_clk, |
| 393 | }, { /* UART3 */ |
| 394 | .dev_id = "fpga:09", |
| 395 | .clk = &ref24_clk, |
| 396 | }, { /* KMI0 */ |
| 397 | .dev_id = "fpga:06", |
| 398 | .clk = &ref24_clk, |
| 399 | }, { /* KMI1 */ |
| 400 | .dev_id = "fpga:07", |
| 401 | .clk = &ref24_clk, |
| 402 | }, { /* MMC0 */ |
| 403 | .dev_id = "fpga:05", |
| 404 | .clk = &ref24_clk, |
| 405 | }, { /* MMC1 */ |
| 406 | .dev_id = "fpga:0b", |
| 407 | .clk = &ref24_clk, |
Linus Walleij | ef6f4b1 | 2010-07-14 23:59:27 +0100 | [diff] [blame] | 408 | }, { /* SSP */ |
| 409 | .dev_id = "dev:f4", |
| 410 | .clk = &ref24_clk, |
Russell King | 71a06da | 2008-11-08 20:13:53 +0000 | [diff] [blame] | 411 | }, { /* CLCD */ |
| 412 | .dev_id = "dev:20", |
| 413 | .clk = &osc4_clk, |
| 414 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 415 | }; |
| 416 | |
| 417 | /* |
| 418 | * CLCD support. |
| 419 | */ |
| 420 | #define SYS_CLCD_MODE_MASK (3 << 0) |
| 421 | #define SYS_CLCD_MODE_888 (0 << 0) |
| 422 | #define SYS_CLCD_MODE_5551 (1 << 0) |
| 423 | #define SYS_CLCD_MODE_565_RLSB (2 << 0) |
| 424 | #define SYS_CLCD_MODE_565_BLSB (3 << 0) |
| 425 | #define SYS_CLCD_NLCDIOON (1 << 2) |
| 426 | #define SYS_CLCD_VDDPOSSWITCH (1 << 3) |
| 427 | #define SYS_CLCD_PWR3V5SWITCH (1 << 4) |
| 428 | #define SYS_CLCD_ID_MASK (0x1f << 8) |
| 429 | #define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8) |
| 430 | #define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8) |
| 431 | #define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8) |
| 432 | #define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8) |
| 433 | #define SYS_CLCD_ID_VGA (0x1f << 8) |
| 434 | |
Russell King | 3414ba8 | 2011-01-18 20:12:10 +0000 | [diff] [blame] | 435 | static bool is_sanyo_2_5_lcd; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | |
| 437 | /* |
| 438 | * Disable all display connectors on the interface module. |
| 439 | */ |
| 440 | static void versatile_clcd_disable(struct clcd_fb *fb) |
| 441 | { |
Al Viro | 2ad4f86 | 2005-09-29 00:09:02 +0100 | [diff] [blame] | 442 | void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 443 | u32 val; |
| 444 | |
| 445 | val = readl(sys_clcd); |
| 446 | val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH; |
| 447 | writel(val, sys_clcd); |
| 448 | |
| 449 | #ifdef CONFIG_MACH_VERSATILE_AB |
| 450 | /* |
| 451 | * If the LCD is Sanyo 2x5 in on the IB2 board, turn the back-light off |
| 452 | */ |
Russell King | 3414ba8 | 2011-01-18 20:12:10 +0000 | [diff] [blame] | 453 | if (machine_is_versatile_ab() && is_sanyo_2_5_lcd) { |
Al Viro | 2ad4f86 | 2005-09-29 00:09:02 +0100 | [diff] [blame] | 454 | void __iomem *versatile_ib2_ctrl = __io_address(VERSATILE_IB2_CTRL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 455 | unsigned long ctrl; |
| 456 | |
| 457 | ctrl = readl(versatile_ib2_ctrl); |
| 458 | ctrl &= ~0x01; |
| 459 | writel(ctrl, versatile_ib2_ctrl); |
| 460 | } |
| 461 | #endif |
| 462 | } |
| 463 | |
| 464 | /* |
| 465 | * Enable the relevant connector on the interface module. |
| 466 | */ |
| 467 | static void versatile_clcd_enable(struct clcd_fb *fb) |
| 468 | { |
Russell King | 9728c1b | 2011-01-19 23:29:12 +0000 | [diff] [blame] | 469 | struct fb_var_screeninfo *var = &fb->fb.var; |
Al Viro | 2ad4f86 | 2005-09-29 00:09:02 +0100 | [diff] [blame] | 470 | void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | u32 val; |
| 472 | |
| 473 | val = readl(sys_clcd); |
| 474 | val &= ~SYS_CLCD_MODE_MASK; |
| 475 | |
Russell King | 9728c1b | 2011-01-19 23:29:12 +0000 | [diff] [blame] | 476 | switch (var->green.length) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 477 | case 5: |
| 478 | val |= SYS_CLCD_MODE_5551; |
| 479 | break; |
| 480 | case 6: |
Russell King | 9728c1b | 2011-01-19 23:29:12 +0000 | [diff] [blame] | 481 | if (var->red.offset == 0) |
| 482 | val |= SYS_CLCD_MODE_565_RLSB; |
| 483 | else |
| 484 | val |= SYS_CLCD_MODE_565_BLSB; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 485 | break; |
| 486 | case 8: |
| 487 | val |= SYS_CLCD_MODE_888; |
| 488 | break; |
| 489 | } |
| 490 | |
| 491 | /* |
| 492 | * Set the MUX |
| 493 | */ |
| 494 | writel(val, sys_clcd); |
| 495 | |
| 496 | /* |
| 497 | * And now enable the PSUs |
| 498 | */ |
| 499 | val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH; |
| 500 | writel(val, sys_clcd); |
| 501 | |
| 502 | #ifdef CONFIG_MACH_VERSATILE_AB |
| 503 | /* |
| 504 | * If the LCD is Sanyo 2x5 in on the IB2 board, turn the back-light on |
| 505 | */ |
Russell King | 3414ba8 | 2011-01-18 20:12:10 +0000 | [diff] [blame] | 506 | if (machine_is_versatile_ab() && is_sanyo_2_5_lcd) { |
Al Viro | 2ad4f86 | 2005-09-29 00:09:02 +0100 | [diff] [blame] | 507 | void __iomem *versatile_ib2_ctrl = __io_address(VERSATILE_IB2_CTRL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 508 | unsigned long ctrl; |
| 509 | |
| 510 | ctrl = readl(versatile_ib2_ctrl); |
| 511 | ctrl |= 0x01; |
| 512 | writel(ctrl, versatile_ib2_ctrl); |
| 513 | } |
| 514 | #endif |
| 515 | } |
| 516 | |
Russell King | 3414ba8 | 2011-01-18 20:12:10 +0000 | [diff] [blame] | 517 | /* |
| 518 | * Detect which LCD panel is connected, and return the appropriate |
| 519 | * clcd_panel structure. Note: we do not have any information on |
| 520 | * the required timings for the 8.4in panel, so we presently assume |
| 521 | * VGA timings. |
| 522 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 523 | static int versatile_clcd_setup(struct clcd_fb *fb) |
| 524 | { |
Russell King | 3414ba8 | 2011-01-18 20:12:10 +0000 | [diff] [blame] | 525 | void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET; |
| 526 | const char *panel_name; |
| 527 | u32 val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 528 | |
Russell King | 3414ba8 | 2011-01-18 20:12:10 +0000 | [diff] [blame] | 529 | is_sanyo_2_5_lcd = false; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 530 | |
Russell King | 3414ba8 | 2011-01-18 20:12:10 +0000 | [diff] [blame] | 531 | val = readl(sys_clcd) & SYS_CLCD_ID_MASK; |
| 532 | if (val == SYS_CLCD_ID_SANYO_3_8) |
| 533 | panel_name = "Sanyo TM38QV67A02A"; |
| 534 | else if (val == SYS_CLCD_ID_SANYO_2_5) { |
| 535 | panel_name = "Sanyo QVGA Portrait"; |
| 536 | is_sanyo_2_5_lcd = true; |
| 537 | } else if (val == SYS_CLCD_ID_EPSON_2_2) |
| 538 | panel_name = "Epson L2F50113T00"; |
| 539 | else if (val == SYS_CLCD_ID_VGA) |
| 540 | panel_name = "VGA"; |
| 541 | else { |
| 542 | printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n", |
| 543 | val); |
| 544 | panel_name = "VGA"; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 545 | } |
| 546 | |
Russell King | 3414ba8 | 2011-01-18 20:12:10 +0000 | [diff] [blame] | 547 | fb->panel = versatile_clcd_get_panel(panel_name); |
| 548 | if (!fb->panel) |
| 549 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 550 | |
Russell King | 3414ba8 | 2011-01-18 20:12:10 +0000 | [diff] [blame] | 551 | return versatile_clcd_setup_dma(fb, SZ_1M); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 552 | } |
| 553 | |
Russell King | 9728c1b | 2011-01-19 23:29:12 +0000 | [diff] [blame] | 554 | static void versatile_clcd_decode(struct clcd_fb *fb, struct clcd_regs *regs) |
| 555 | { |
| 556 | clcdfb_decode(fb, regs); |
| 557 | |
| 558 | /* Always clear BGR for RGB565: we do the routing externally */ |
| 559 | if (fb->fb.var.green.length == 6) |
| 560 | regs->cntl &= ~CNTL_BGR; |
| 561 | } |
| 562 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 563 | static struct clcd_board clcd_plat_data = { |
| 564 | .name = "Versatile", |
Russell King | 3414ba8 | 2011-01-18 20:12:10 +0000 | [diff] [blame] | 565 | .caps = CLCD_CAP_5551 | CLCD_CAP_565 | CLCD_CAP_888, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 566 | .check = clcdfb_check, |
Russell King | 9728c1b | 2011-01-19 23:29:12 +0000 | [diff] [blame] | 567 | .decode = versatile_clcd_decode, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 568 | .disable = versatile_clcd_disable, |
| 569 | .enable = versatile_clcd_enable, |
| 570 | .setup = versatile_clcd_setup, |
Russell King | 3414ba8 | 2011-01-18 20:12:10 +0000 | [diff] [blame] | 571 | .mmap = versatile_clcd_mmap_dma, |
| 572 | .remove = versatile_clcd_remove_dma, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 573 | }; |
| 574 | |
Russell King | bbeddc4 | 2009-07-05 22:43:01 +0100 | [diff] [blame] | 575 | static struct pl061_platform_data gpio0_plat_data = { |
| 576 | .gpio_base = 0, |
| 577 | .irq_base = IRQ_GPIO0_START, |
| 578 | }; |
| 579 | |
| 580 | static struct pl061_platform_data gpio1_plat_data = { |
| 581 | .gpio_base = 8, |
| 582 | .irq_base = IRQ_GPIO1_START, |
| 583 | }; |
| 584 | |
Linus Walleij | ef6f4b1 | 2010-07-14 23:59:27 +0100 | [diff] [blame] | 585 | static struct pl022_ssp_controller ssp0_plat_data = { |
| 586 | .bus_id = 0, |
| 587 | .enable_dma = 0, |
| 588 | .num_chipselect = 1, |
| 589 | }; |
| 590 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 591 | #define AACI_IRQ { IRQ_AACI, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 592 | #define MMCI0_IRQ { IRQ_MMCI0A,IRQ_SIC_MMCI0B } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 593 | #define KMI0_IRQ { IRQ_SIC_KMI0, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 594 | #define KMI1_IRQ { IRQ_SIC_KMI1, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 595 | |
| 596 | /* |
| 597 | * These devices are connected directly to the multi-layer AHB switch |
| 598 | */ |
| 599 | #define SMC_IRQ { NO_IRQ, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 600 | #define MPMC_IRQ { NO_IRQ, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 601 | #define CLCD_IRQ { IRQ_CLCDINT, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 602 | #define DMAC_IRQ { IRQ_DMAINT, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 603 | |
| 604 | /* |
| 605 | * These devices are connected via the core APB bridge |
| 606 | */ |
| 607 | #define SCTL_IRQ { NO_IRQ, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 608 | #define WATCHDOG_IRQ { IRQ_WDOGINT, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 609 | #define GPIO0_IRQ { IRQ_GPIOINT0, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 610 | #define GPIO1_IRQ { IRQ_GPIOINT1, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 611 | #define RTC_IRQ { IRQ_RTCINT, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 612 | |
| 613 | /* |
| 614 | * These devices are connected via the DMA APB bridge |
| 615 | */ |
| 616 | #define SCI_IRQ { IRQ_SCIINT, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 617 | #define UART0_IRQ { IRQ_UARTINT0, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 618 | #define UART1_IRQ { IRQ_UARTINT1, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 619 | #define UART2_IRQ { IRQ_UARTINT2, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 620 | #define SSP_IRQ { IRQ_SSPINT, NO_IRQ } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 621 | |
| 622 | /* FPGA Primecells */ |
| 623 | AMBA_DEVICE(aaci, "fpga:04", AACI, NULL); |
| 624 | AMBA_DEVICE(mmc0, "fpga:05", MMCI0, &mmc0_plat_data); |
| 625 | AMBA_DEVICE(kmi0, "fpga:06", KMI0, NULL); |
| 626 | AMBA_DEVICE(kmi1, "fpga:07", KMI1, NULL); |
| 627 | |
| 628 | /* DevChip Primecells */ |
| 629 | AMBA_DEVICE(smc, "dev:00", SMC, NULL); |
| 630 | AMBA_DEVICE(mpmc, "dev:10", MPMC, NULL); |
| 631 | AMBA_DEVICE(clcd, "dev:20", CLCD, &clcd_plat_data); |
| 632 | AMBA_DEVICE(dmac, "dev:30", DMAC, NULL); |
| 633 | AMBA_DEVICE(sctl, "dev:e0", SCTL, NULL); |
| 634 | AMBA_DEVICE(wdog, "dev:e1", WATCHDOG, NULL); |
Russell King | bbeddc4 | 2009-07-05 22:43:01 +0100 | [diff] [blame] | 635 | AMBA_DEVICE(gpio0, "dev:e4", GPIO0, &gpio0_plat_data); |
| 636 | AMBA_DEVICE(gpio1, "dev:e5", GPIO1, &gpio1_plat_data); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 637 | AMBA_DEVICE(rtc, "dev:e8", RTC, NULL); |
| 638 | AMBA_DEVICE(sci0, "dev:f0", SCI, NULL); |
| 639 | AMBA_DEVICE(uart0, "dev:f1", UART0, NULL); |
| 640 | AMBA_DEVICE(uart1, "dev:f2", UART1, NULL); |
| 641 | AMBA_DEVICE(uart2, "dev:f3", UART2, NULL); |
Linus Walleij | ef6f4b1 | 2010-07-14 23:59:27 +0100 | [diff] [blame] | 642 | AMBA_DEVICE(ssp0, "dev:f4", SSP, &ssp0_plat_data); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 643 | |
| 644 | static struct amba_device *amba_devs[] __initdata = { |
| 645 | &dmac_device, |
| 646 | &uart0_device, |
| 647 | &uart1_device, |
| 648 | &uart2_device, |
| 649 | &smc_device, |
| 650 | &mpmc_device, |
| 651 | &clcd_device, |
| 652 | &sctl_device, |
| 653 | &wdog_device, |
| 654 | &gpio0_device, |
| 655 | &gpio1_device, |
| 656 | &rtc_device, |
| 657 | &sci0_device, |
| 658 | &ssp0_device, |
| 659 | &aaci_device, |
| 660 | &mmc0_device, |
| 661 | &kmi0_device, |
| 662 | &kmi1_device, |
| 663 | }; |
| 664 | |
| 665 | #ifdef CONFIG_LEDS |
Al Viro | 2ad4f86 | 2005-09-29 00:09:02 +0100 | [diff] [blame] | 666 | #define VA_LEDS_BASE (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_LED_OFFSET) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 667 | |
| 668 | static void versatile_leds_event(led_event_t ledevt) |
| 669 | { |
| 670 | unsigned long flags; |
| 671 | u32 val; |
| 672 | |
| 673 | local_irq_save(flags); |
| 674 | val = readl(VA_LEDS_BASE); |
| 675 | |
| 676 | switch (ledevt) { |
| 677 | case led_idle_start: |
| 678 | val = val & ~VERSATILE_SYS_LED0; |
| 679 | break; |
| 680 | |
| 681 | case led_idle_end: |
| 682 | val = val | VERSATILE_SYS_LED0; |
| 683 | break; |
| 684 | |
| 685 | case led_timer: |
| 686 | val = val ^ VERSATILE_SYS_LED1; |
| 687 | break; |
| 688 | |
| 689 | case led_halted: |
| 690 | val = 0; |
| 691 | break; |
| 692 | |
| 693 | default: |
| 694 | break; |
| 695 | } |
| 696 | |
| 697 | writel(val, VA_LEDS_BASE); |
| 698 | local_irq_restore(flags); |
| 699 | } |
| 700 | #endif /* CONFIG_LEDS */ |
| 701 | |
Russell King | ad3bb19 | 2011-01-11 12:55:38 +0000 | [diff] [blame] | 702 | /* Early initializations */ |
| 703 | void __init versatile_init_early(void) |
| 704 | { |
| 705 | void __iomem *sys = __io_address(VERSATILE_SYS_BASE); |
| 706 | |
| 707 | osc4_clk.vcoreg = sys + VERSATILE_SYS_OSCCLCD_OFFSET; |
| 708 | clkdev_add_table(lookups, ARRAY_SIZE(lookups)); |
| 709 | |
| 710 | versatile_sched_clock_init(sys + VERSATILE_SYS_24MHz_OFFSET, 24000000); |
| 711 | } |
| 712 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 713 | void __init versatile_init(void) |
| 714 | { |
| 715 | int i; |
| 716 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 717 | platform_device_register(&versatile_flash_device); |
Russell King | 6b65cd7 | 2006-12-10 21:21:32 +0100 | [diff] [blame] | 718 | platform_device_register(&versatile_i2c_device); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 719 | platform_device_register(&smc91x_device); |
Linus Walleij | d161edf | 2010-07-17 12:34:25 +0100 | [diff] [blame] | 720 | platform_device_register(&char_lcd_device); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 721 | |
| 722 | for (i = 0; i < ARRAY_SIZE(amba_devs); i++) { |
| 723 | struct amba_device *d = amba_devs[i]; |
| 724 | amba_device_register(d, &iomem_resource); |
| 725 | } |
| 726 | |
| 727 | #ifdef CONFIG_LEDS |
| 728 | leds_event = versatile_leds_event; |
| 729 | #endif |
| 730 | } |
| 731 | |
| 732 | /* |
| 733 | * Where is the timer (VA)? |
| 734 | */ |
Al Viro | 2ad4f86 | 2005-09-29 00:09:02 +0100 | [diff] [blame] | 735 | #define TIMER0_VA_BASE __io_address(VERSATILE_TIMER0_1_BASE) |
| 736 | #define TIMER1_VA_BASE (__io_address(VERSATILE_TIMER0_1_BASE) + 0x20) |
| 737 | #define TIMER2_VA_BASE __io_address(VERSATILE_TIMER2_3_BASE) |
| 738 | #define TIMER3_VA_BASE (__io_address(VERSATILE_TIMER2_3_BASE) + 0x20) |
Kevin Hilman | b49c87c | 2007-03-08 20:25:13 +0100 | [diff] [blame] | 739 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 740 | /* |
| 741 | * Set up timer interrupt, and return the current time in seconds. |
| 742 | */ |
| 743 | static void __init versatile_timer_init(void) |
| 744 | { |
Russell King | b720f73 | 2005-06-29 15:15:54 +0100 | [diff] [blame] | 745 | u32 val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 746 | |
| 747 | /* |
| 748 | * set clock frequency: |
| 749 | * VERSATILE_REFCLK is 32KHz |
| 750 | * VERSATILE_TIMCLK is 1MHz |
| 751 | */ |
Al Viro | 2ad4f86 | 2005-09-29 00:09:02 +0100 | [diff] [blame] | 752 | val = readl(__io_address(VERSATILE_SCTL_BASE)); |
Russell King | b720f73 | 2005-06-29 15:15:54 +0100 | [diff] [blame] | 753 | writel((VERSATILE_TIMCLK << VERSATILE_TIMER1_EnSel) | |
| 754 | (VERSATILE_TIMCLK << VERSATILE_TIMER2_EnSel) | |
| 755 | (VERSATILE_TIMCLK << VERSATILE_TIMER3_EnSel) | |
| 756 | (VERSATILE_TIMCLK << VERSATILE_TIMER4_EnSel) | val, |
Al Viro | 2ad4f86 | 2005-09-29 00:09:02 +0100 | [diff] [blame] | 757 | __io_address(VERSATILE_SCTL_BASE)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 758 | |
| 759 | /* |
| 760 | * Initialise to a known state (all timers off) |
| 761 | */ |
Russell King | b720f73 | 2005-06-29 15:15:54 +0100 | [diff] [blame] | 762 | writel(0, TIMER0_VA_BASE + TIMER_CTRL); |
| 763 | writel(0, TIMER1_VA_BASE + TIMER_CTRL); |
| 764 | writel(0, TIMER2_VA_BASE + TIMER_CTRL); |
| 765 | writel(0, TIMER3_VA_BASE + TIMER_CTRL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 766 | |
Russell King | fb593cf | 2011-05-12 12:08:23 +0100 | [diff] [blame^] | 767 | sp804_clocksource_init(TIMER3_VA_BASE, "timer3"); |
Russell King | e388771 | 2010-01-14 13:30:16 +0000 | [diff] [blame] | 768 | sp804_clockevents_init(TIMER0_VA_BASE, IRQ_TIMERINT0_1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 769 | } |
| 770 | |
| 771 | struct sys_timer versatile_timer = { |
| 772 | .init = versatile_timer_init, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 773 | }; |
Kevin Hilman | b49c87c | 2007-03-08 20:25:13 +0100 | [diff] [blame] | 774 | |