blob: 56db9e7474646a4521b4464cf06f174c9521ed82 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä4bca26d2015-05-11 20:49:10 +030082static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Shashank Sharmae0a20ad2015-03-27 14:54:14 +020091/* BXT hpd list */
92static const u32 hpd_bxt[HPD_NUM_PINS] = {
93 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
94 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
95};
96
Paulo Zanoni5c502442014-04-01 15:37:11 -030097/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030098#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030099 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
100 POSTING_READ(GEN8_##type##_IMR(which)); \
101 I915_WRITE(GEN8_##type##_IER(which), 0); \
102 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
103 POSTING_READ(GEN8_##type##_IIR(which)); \
104 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
105 POSTING_READ(GEN8_##type##_IIR(which)); \
106} while (0)
107
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300108#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300109 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300110 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300111 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300112 I915_WRITE(type##IIR, 0xffffffff); \
113 POSTING_READ(type##IIR); \
114 I915_WRITE(type##IIR, 0xffffffff); \
115 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300116} while (0)
117
Paulo Zanoni337ba012014-04-01 15:37:16 -0300118/*
119 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
120 */
121#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
122 u32 val = I915_READ(reg); \
123 if (val) { \
124 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
125 (reg), val); \
126 I915_WRITE((reg), 0xffffffff); \
127 POSTING_READ(reg); \
128 I915_WRITE((reg), 0xffffffff); \
129 POSTING_READ(reg); \
130 } \
131} while (0)
132
Paulo Zanoni35079892014-04-01 15:37:15 -0300133#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300134 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300135 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200136 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
137 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300138} while (0)
139
140#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300141 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300142 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200143 I915_WRITE(type##IMR, (imr_val)); \
144 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300145} while (0)
146
Imre Deakc9a9a262014-11-05 20:48:37 +0200147static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
148
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800149/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200150void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300151ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800152{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200153 assert_spin_locked(&dev_priv->irq_lock);
154
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700155 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300157
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000158 if ((dev_priv->irq_mask & mask) != 0) {
159 dev_priv->irq_mask &= ~mask;
160 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000161 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800162 }
163}
164
Daniel Vetter47339cd2014-09-30 10:56:46 +0200165void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300166ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800167{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300170 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300171 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300172
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000173 if ((dev_priv->irq_mask & mask) != mask) {
174 dev_priv->irq_mask |= mask;
175 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000176 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800177 }
178}
179
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300180/**
181 * ilk_update_gt_irq - update GTIMR
182 * @dev_priv: driver private
183 * @interrupt_mask: mask of interrupt bits to update
184 * @enabled_irq_mask: mask of interrupt bits to enable
185 */
186static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
187 uint32_t interrupt_mask,
188 uint32_t enabled_irq_mask)
189{
190 assert_spin_locked(&dev_priv->irq_lock);
191
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100192 WARN_ON(enabled_irq_mask & ~interrupt_mask);
193
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700194 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300195 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300196
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300197 dev_priv->gt_irq_mask &= ~interrupt_mask;
198 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
199 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
200 POSTING_READ(GTIMR);
201}
202
Daniel Vetter480c8032014-07-16 09:49:40 +0200203void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300204{
205 ilk_update_gt_irq(dev_priv, mask, mask);
206}
207
Daniel Vetter480c8032014-07-16 09:49:40 +0200208void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300209{
210 ilk_update_gt_irq(dev_priv, mask, 0);
211}
212
Imre Deakb900b942014-11-05 20:48:48 +0200213static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
214{
215 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
216}
217
Imre Deaka72fbc32014-11-05 20:48:31 +0200218static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
219{
220 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
221}
222
Imre Deakb900b942014-11-05 20:48:48 +0200223static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
224{
225 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
226}
227
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300228/**
229 * snb_update_pm_irq - update GEN6_PMIMR
230 * @dev_priv: driver private
231 * @interrupt_mask: mask of interrupt bits to update
232 * @enabled_irq_mask: mask of interrupt bits to enable
233 */
234static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
235 uint32_t interrupt_mask,
236 uint32_t enabled_irq_mask)
237{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300239
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100240 WARN_ON(enabled_irq_mask & ~interrupt_mask);
241
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300242 assert_spin_locked(&dev_priv->irq_lock);
243
Paulo Zanoni605cd252013-08-06 18:57:15 -0300244 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300245 new_val &= ~interrupt_mask;
246 new_val |= (~enabled_irq_mask & interrupt_mask);
247
Paulo Zanoni605cd252013-08-06 18:57:15 -0300248 if (new_val != dev_priv->pm_irq_mask) {
249 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200250 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
251 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300252 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300253}
254
Daniel Vetter480c8032014-07-16 09:49:40 +0200255void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300256{
Imre Deak9939fba2014-11-20 23:01:47 +0200257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258 return;
259
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300260 snb_update_pm_irq(dev_priv, mask, mask);
261}
262
Imre Deak9939fba2014-11-20 23:01:47 +0200263static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
264 uint32_t mask)
265{
266 snb_update_pm_irq(dev_priv, mask, 0);
267}
268
Daniel Vetter480c8032014-07-16 09:49:40 +0200269void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300270{
Imre Deak9939fba2014-11-20 23:01:47 +0200271 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
272 return;
273
274 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300275}
276
Imre Deak3cc134e2014-11-19 15:30:03 +0200277void gen6_reset_rps_interrupts(struct drm_device *dev)
278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280 uint32_t reg = gen6_pm_iir(dev_priv);
281
282 spin_lock_irq(&dev_priv->irq_lock);
283 I915_WRITE(reg, dev_priv->pm_rps_events);
284 I915_WRITE(reg, dev_priv->pm_rps_events);
285 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200286 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200287 spin_unlock_irq(&dev_priv->irq_lock);
288}
289
Imre Deakb900b942014-11-05 20:48:48 +0200290void gen6_enable_rps_interrupts(struct drm_device *dev)
291{
292 struct drm_i915_private *dev_priv = dev->dev_private;
293
294 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200297 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200298 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200299 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
300 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200301 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200302
Imre Deakb900b942014-11-05 20:48:48 +0200303 spin_unlock_irq(&dev_priv->irq_lock);
304}
305
Imre Deak59d02a12014-12-19 19:33:26 +0200306u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
307{
308 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200309 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200310 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200311 *
312 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200313 */
314 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
315 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
316
317 if (INTEL_INFO(dev_priv)->gen >= 8)
318 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
319
320 return mask;
321}
322
Imre Deakb900b942014-11-05 20:48:48 +0200323void gen6_disable_rps_interrupts(struct drm_device *dev)
324{
325 struct drm_i915_private *dev_priv = dev->dev_private;
326
Imre Deakd4d70aa2014-11-19 15:30:04 +0200327 spin_lock_irq(&dev_priv->irq_lock);
328 dev_priv->rps.interrupts_enabled = false;
329 spin_unlock_irq(&dev_priv->irq_lock);
330
331 cancel_work_sync(&dev_priv->rps.work);
332
Imre Deak9939fba2014-11-20 23:01:47 +0200333 spin_lock_irq(&dev_priv->irq_lock);
334
Imre Deak59d02a12014-12-19 19:33:26 +0200335 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200336
337 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200338 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
339 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200340
341 spin_unlock_irq(&dev_priv->irq_lock);
342
343 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200344}
345
Ben Widawsky09610212014-05-15 20:58:08 +0300346/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200347 * ibx_display_interrupt_update - update SDEIMR
348 * @dev_priv: driver private
349 * @interrupt_mask: mask of interrupt bits to update
350 * @enabled_irq_mask: mask of interrupt bits to enable
351 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200352void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
353 uint32_t interrupt_mask,
354 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200355{
356 uint32_t sdeimr = I915_READ(SDEIMR);
357 sdeimr &= ~interrupt_mask;
358 sdeimr |= (~enabled_irq_mask & interrupt_mask);
359
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100360 WARN_ON(enabled_irq_mask & ~interrupt_mask);
361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 assert_spin_locked(&dev_priv->irq_lock);
363
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700364 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300365 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300366
Daniel Vetterfee884e2013-07-04 23:35:21 +0200367 I915_WRITE(SDEIMR, sdeimr);
368 POSTING_READ(SDEIMR);
369}
Paulo Zanoni86642812013-04-12 17:57:57 -0300370
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100371static void
Imre Deak755e9012014-02-10 18:42:47 +0200372__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
373 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800374{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200375 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200376 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800377
Daniel Vetterb79480b2013-06-27 17:52:10 +0200378 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200379 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200380
Ville Syrjälä04feced2014-04-03 13:28:33 +0300381 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
382 status_mask & ~PIPESTAT_INT_STATUS_MASK,
383 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
384 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200385 return;
386
387 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200388 return;
389
Imre Deak91d181d2014-02-10 18:42:49 +0200390 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
391
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200392 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200393 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200394 I915_WRITE(reg, pipestat);
395 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800396}
397
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100398static void
Imre Deak755e9012014-02-10 18:42:47 +0200399__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
400 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800401{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200402 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200403 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800404
Daniel Vetterb79480b2013-06-27 17:52:10 +0200405 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200406 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200407
Ville Syrjälä04feced2014-04-03 13:28:33 +0300408 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
409 status_mask & ~PIPESTAT_INT_STATUS_MASK,
410 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
411 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200412 return;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 if ((pipestat & enable_mask) == 0)
415 return;
416
Imre Deak91d181d2014-02-10 18:42:49 +0200417 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
418
Imre Deak755e9012014-02-10 18:42:47 +0200419 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200420 I915_WRITE(reg, pipestat);
421 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800422}
423
Imre Deak10c59c52014-02-10 18:42:48 +0200424static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
425{
426 u32 enable_mask = status_mask << 16;
427
428 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 * On pipe A we don't support the PSR interrupt yet,
430 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200431 */
432 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
433 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300434 /*
435 * On pipe B and C we don't support the PSR interrupt yet, on pipe
436 * A the same bit is for perf counters which we don't use either.
437 */
438 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
439 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200440
441 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
442 SPRITE0_FLIP_DONE_INT_EN_VLV |
443 SPRITE1_FLIP_DONE_INT_EN_VLV);
444 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
445 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
446 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
447 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
448
449 return enable_mask;
450}
451
Imre Deak755e9012014-02-10 18:42:47 +0200452void
453i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
454 u32 status_mask)
455{
456 u32 enable_mask;
457
Imre Deak10c59c52014-02-10 18:42:48 +0200458 if (IS_VALLEYVIEW(dev_priv->dev))
459 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
460 status_mask);
461 else
462 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200463 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
464}
465
466void
467i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
468 u32 status_mask)
469{
470 u32 enable_mask;
471
Imre Deak10c59c52014-02-10 18:42:48 +0200472 if (IS_VALLEYVIEW(dev_priv->dev))
473 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
474 status_mask);
475 else
476 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200477 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
478}
479
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000480/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300481 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000482 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300483static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000484{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300485 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000486
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300487 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
488 return;
489
Daniel Vetter13321782014-09-15 14:55:29 +0200490 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000491
Imre Deak755e9012014-02-10 18:42:47 +0200492 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300493 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200494 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200495 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000496
Daniel Vetter13321782014-09-15 14:55:29 +0200497 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000498}
499
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300500/*
501 * This timing diagram depicts the video signal in and
502 * around the vertical blanking period.
503 *
504 * Assumptions about the fictitious mode used in this example:
505 * vblank_start >= 3
506 * vsync_start = vblank_start + 1
507 * vsync_end = vblank_start + 2
508 * vtotal = vblank_start + 3
509 *
510 * start of vblank:
511 * latch double buffered registers
512 * increment frame counter (ctg+)
513 * generate start of vblank interrupt (gen4+)
514 * |
515 * | frame start:
516 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
517 * | may be shifted forward 1-3 extra lines via PIPECONF
518 * | |
519 * | | start of vsync:
520 * | | generate vsync interrupt
521 * | | |
522 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
523 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
524 * ----va---> <-----------------vb--------------------> <--------va-------------
525 * | | <----vs-----> |
526 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
527 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
528 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
529 * | | |
530 * last visible pixel first visible pixel
531 * | increment frame counter (gen3/4)
532 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
533 *
534 * x = horizontal active
535 * _ = horizontal blanking
536 * hs = horizontal sync
537 * va = vertical active
538 * vb = vertical blanking
539 * vs = vertical sync
540 * vbs = vblank_start (number)
541 *
542 * Summary:
543 * - most events happen at the start of horizontal sync
544 * - frame start happens at the start of horizontal blank, 1-4 lines
545 * (depending on PIPECONF settings) after the start of vblank
546 * - gen3/4 pixel and frame counter are synchronized with the start
547 * of horizontal active on the first line of vertical active
548 */
549
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300550static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
551{
552 /* Gen2 doesn't have a hardware frame counter */
553 return 0;
554}
555
Keith Packard42f52ef2008-10-18 19:39:29 -0700556/* Called from drm generic code, passed a 'crtc', which
557 * we use as a pipe index
558 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700559static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700560{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300561 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700562 unsigned long high_frame;
563 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300564 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100565 struct intel_crtc *intel_crtc =
566 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200567 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700568
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100569 htotal = mode->crtc_htotal;
570 hsync_start = mode->crtc_hsync_start;
571 vbl_start = mode->crtc_vblank_start;
572 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
573 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300574
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300575 /* Convert to pixel count */
576 vbl_start *= htotal;
577
578 /* Start of vblank event occurs at start of hsync */
579 vbl_start -= htotal - hsync_start;
580
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800581 high_frame = PIPEFRAME(pipe);
582 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100583
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700584 /*
585 * High & low register fields aren't synchronized, so make sure
586 * we get a low value that's stable across two reads of the high
587 * register.
588 */
589 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100590 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300591 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100592 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700593 } while (high1 != high2);
594
Chris Wilson5eddb702010-09-11 13:48:45 +0100595 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300596 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100597 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300598
599 /*
600 * The frame counter increments at beginning of active.
601 * Cook up a vblank counter by also checking the pixel
602 * counter against vblank start.
603 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200604 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700605}
606
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700607static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800608{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300609 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800610 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800611
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800612 return I915_READ(reg);
613}
614
Mario Kleinerad3543e2013-10-30 05:13:08 +0100615/* raw reads, only for fast reads of display block, no need for forcewake etc. */
616#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100617
Ville Syrjäläa225f072014-04-29 13:35:45 +0300618static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
619{
620 struct drm_device *dev = crtc->base.dev;
621 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200622 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300623 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300624 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300625
Ville Syrjälä80715b22014-05-15 20:23:23 +0300626 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300627 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
628 vtotal /= 2;
629
630 if (IS_GEN2(dev))
631 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
632 else
633 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
634
635 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300636 * See update_scanline_offset() for the details on the
637 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300638 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300639 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300640}
641
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700642static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200643 unsigned int flags, int *vpos, int *hpos,
644 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100645{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300646 struct drm_i915_private *dev_priv = dev->dev_private;
647 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200649 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300650 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300651 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100652 bool in_vbl = true;
653 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100654 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100655
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200656 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100657 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800658 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100659 return 0;
660 }
661
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300662 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300663 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300664 vtotal = mode->crtc_vtotal;
665 vbl_start = mode->crtc_vblank_start;
666 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100667
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200668 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
669 vbl_start = DIV_ROUND_UP(vbl_start, 2);
670 vbl_end /= 2;
671 vtotal /= 2;
672 }
673
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300674 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
675
Mario Kleinerad3543e2013-10-30 05:13:08 +0100676 /*
677 * Lock uncore.lock, as we will do multiple timing critical raw
678 * register reads, potentially with preemption disabled, so the
679 * following code must not block on uncore.lock.
680 */
681 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300682
Mario Kleinerad3543e2013-10-30 05:13:08 +0100683 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
684
685 /* Get optional system timestamp before query. */
686 if (stime)
687 *stime = ktime_get();
688
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300689 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100690 /* No obvious pixelcount register. Only query vertical
691 * scanout position from Display scan line register.
692 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300693 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100694 } else {
695 /* Have access to pixelcount since start of frame.
696 * We can split this into vertical and horizontal
697 * scanout position.
698 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100699 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100700
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300701 /* convert to pixel counts */
702 vbl_start *= htotal;
703 vbl_end *= htotal;
704 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300705
706 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300707 * In interlaced modes, the pixel counter counts all pixels,
708 * so one field will have htotal more pixels. In order to avoid
709 * the reported position from jumping backwards when the pixel
710 * counter is beyond the length of the shorter field, just
711 * clamp the position the length of the shorter field. This
712 * matches how the scanline counter based position works since
713 * the scanline counter doesn't count the two half lines.
714 */
715 if (position >= vtotal)
716 position = vtotal - 1;
717
718 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300719 * Start of vblank interrupt is triggered at start of hsync,
720 * just prior to the first active line of vblank. However we
721 * consider lines to start at the leading edge of horizontal
722 * active. So, should we get here before we've crossed into
723 * the horizontal active of the first line in vblank, we would
724 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
725 * always add htotal-hsync_start to the current pixel position.
726 */
727 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300728 }
729
Mario Kleinerad3543e2013-10-30 05:13:08 +0100730 /* Get optional system timestamp after query. */
731 if (etime)
732 *etime = ktime_get();
733
734 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
735
736 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
737
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300738 in_vbl = position >= vbl_start && position < vbl_end;
739
740 /*
741 * While in vblank, position will be negative
742 * counting up towards 0 at vbl_end. And outside
743 * vblank, position will be positive counting
744 * up since vbl_end.
745 */
746 if (position >= vbl_start)
747 position -= vbl_end;
748 else
749 position += vtotal - vbl_end;
750
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300751 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300752 *vpos = position;
753 *hpos = 0;
754 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100755 *vpos = position / htotal;
756 *hpos = position - (*vpos * htotal);
757 }
758
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100759 /* In vblank? */
760 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200761 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100762
763 return ret;
764}
765
Ville Syrjäläa225f072014-04-29 13:35:45 +0300766int intel_get_crtc_scanline(struct intel_crtc *crtc)
767{
768 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
769 unsigned long irqflags;
770 int position;
771
772 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
773 position = __intel_get_crtc_scanline(crtc);
774 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
775
776 return position;
777}
778
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700779static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100780 int *max_error,
781 struct timeval *vblank_time,
782 unsigned flags)
783{
Chris Wilson4041b852011-01-22 10:07:56 +0000784 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100785
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700786 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000787 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100788 return -EINVAL;
789 }
790
791 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000792 crtc = intel_get_crtc_for_pipe(dev, pipe);
793 if (crtc == NULL) {
794 DRM_ERROR("Invalid crtc %d\n", pipe);
795 return -EINVAL;
796 }
797
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200798 if (!crtc->hwmode.crtc_clock) {
Chris Wilson4041b852011-01-22 10:07:56 +0000799 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
800 return -EBUSY;
801 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100802
803 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000804 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
805 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300806 crtc,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200807 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100808}
809
Jani Nikula67c347f2013-09-17 14:26:34 +0300810static bool intel_hpd_irq_event(struct drm_device *dev,
811 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200812{
813 enum drm_connector_status old_status;
814
815 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
816 old_status = connector->status;
817
818 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300819 if (old_status == connector->status)
820 return false;
821
822 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200823 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300824 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300825 drm_get_connector_status_name(old_status),
826 drm_get_connector_status_name(connector->status));
827
828 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200829}
830
Dave Airlie13cf5502014-06-18 11:29:35 +1000831static void i915_digport_work_func(struct work_struct *work)
832{
833 struct drm_i915_private *dev_priv =
Jani Nikula5fcece82015-05-27 15:03:42 +0300834 container_of(work, struct drm_i915_private, hotplug.dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000835 u32 long_port_mask, short_port_mask;
836 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100837 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000838 u32 old_bits = 0;
839
Daniel Vetter4cb21832014-09-15 14:55:26 +0200840 spin_lock_irq(&dev_priv->irq_lock);
Jani Nikula5fcece82015-05-27 15:03:42 +0300841 long_port_mask = dev_priv->hotplug.long_port_mask;
842 dev_priv->hotplug.long_port_mask = 0;
843 short_port_mask = dev_priv->hotplug.short_port_mask;
844 dev_priv->hotplug.short_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200845 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000846
847 for (i = 0; i < I915_MAX_PORTS; i++) {
848 bool valid = false;
849 bool long_hpd = false;
Jani Nikula5fcece82015-05-27 15:03:42 +0300850 intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie13cf5502014-06-18 11:29:35 +1000851 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
852 continue;
853
854 if (long_port_mask & (1 << i)) {
855 valid = true;
856 long_hpd = true;
857 } else if (short_port_mask & (1 << i))
858 valid = true;
859
860 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100861 enum irqreturn ret;
862
Dave Airlie13cf5502014-06-18 11:29:35 +1000863 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100864 if (ret == IRQ_NONE) {
865 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000866 old_bits |= (1 << intel_dig_port->base.hpd_pin);
867 }
868 }
869 }
870
871 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200872 spin_lock_irq(&dev_priv->irq_lock);
Jani Nikula5fcece82015-05-27 15:03:42 +0300873 dev_priv->hotplug.event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200874 spin_unlock_irq(&dev_priv->irq_lock);
Jani Nikula5fcece82015-05-27 15:03:42 +0300875 schedule_work(&dev_priv->hotplug.hotplug_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000876 }
877}
878
Jesse Barnes5ca58282009-03-31 14:11:15 -0700879/*
880 * Handle hotplug events outside the interrupt handler proper.
881 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200882#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
883
Jesse Barnes5ca58282009-03-31 14:11:15 -0700884static void i915_hotplug_work_func(struct work_struct *work)
885{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300886 struct drm_i915_private *dev_priv =
Jani Nikula5fcece82015-05-27 15:03:42 +0300887 container_of(work, struct drm_i915_private, hotplug.hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700888 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700889 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200890 struct intel_connector *intel_connector;
891 struct intel_encoder *intel_encoder;
892 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200893 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200894 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200895 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700896
Keith Packarda65e34c2011-07-25 10:04:56 -0700897 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800898 DRM_DEBUG_KMS("running encoder hotplug functions\n");
899
Daniel Vetter4cb21832014-09-15 14:55:26 +0200900 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200901
Jani Nikula5fcece82015-05-27 15:03:42 +0300902 hpd_event_bits = dev_priv->hotplug.event_bits;
903 dev_priv->hotplug.event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200904 list_for_each_entry(connector, &mode_config->connector_list, head) {
905 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000906 if (!intel_connector->encoder)
907 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200908 intel_encoder = intel_connector->encoder;
909 if (intel_encoder->hpd_pin > HPD_NONE &&
Jani Nikula5fcece82015-05-27 15:03:42 +0300910 dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_MARK_DISABLED &&
Egbert Eichcd569ae2013-04-16 13:36:57 +0200911 connector->polled == DRM_CONNECTOR_POLL_HPD) {
912 DRM_INFO("HPD interrupt storm detected on connector %s: "
913 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300914 connector->name);
Jani Nikula5fcece82015-05-27 15:03:42 +0300915 dev_priv->hotplug.stats[intel_encoder->hpd_pin].state = HPD_DISABLED;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200916 connector->polled = DRM_CONNECTOR_POLL_CONNECT
917 | DRM_CONNECTOR_POLL_DISCONNECT;
918 hpd_disabled = true;
919 }
Egbert Eich142e2392013-04-11 15:57:57 +0200920 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
921 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300922 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200923 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200924 }
925 /* if there were no outputs to poll, poll was disabled,
926 * therefore make sure it's enabled when disabling HPD on
927 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200928 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200929 drm_kms_helper_poll_enable(dev);
Jani Nikula5fcece82015-05-27 15:03:42 +0300930 mod_delayed_work(system_wq, &dev_priv->hotplug.reenable_work,
Imre Deak63237512014-08-18 15:37:02 +0300931 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200932 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200933
Daniel Vetter4cb21832014-09-15 14:55:26 +0200934 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200935
Egbert Eich321a1b32013-04-11 16:00:26 +0200936 list_for_each_entry(connector, &mode_config->connector_list, head) {
937 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000938 if (!intel_connector->encoder)
939 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200940 intel_encoder = intel_connector->encoder;
941 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
942 if (intel_encoder->hot_plug)
943 intel_encoder->hot_plug(intel_encoder);
944 if (intel_hpd_irq_event(dev, connector))
945 changed = true;
946 }
947 }
Keith Packard40ee3382011-07-28 15:31:19 -0700948 mutex_unlock(&mode_config->mutex);
949
Egbert Eich321a1b32013-04-11 16:00:26 +0200950 if (changed)
951 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700952}
953
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200954static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800955{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300956 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000957 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200958 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200959
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200960 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800961
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200962 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
963
Daniel Vetter20e4d402012-08-08 23:35:39 +0200964 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200965
Jesse Barnes7648fa92010-05-20 14:28:11 -0700966 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000967 busy_up = I915_READ(RCPREVBSYTUPAVG);
968 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800969 max_avg = I915_READ(RCBMAXAVG);
970 min_avg = I915_READ(RCBMINAVG);
971
972 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000973 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200974 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
975 new_delay = dev_priv->ips.cur_delay - 1;
976 if (new_delay < dev_priv->ips.max_delay)
977 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000978 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200979 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
980 new_delay = dev_priv->ips.cur_delay + 1;
981 if (new_delay > dev_priv->ips.min_delay)
982 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800983 }
984
Jesse Barnes7648fa92010-05-20 14:28:11 -0700985 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200986 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800987
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200988 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200989
Jesse Barnesf97108d2010-01-29 11:27:07 -0800990 return;
991}
992
Chris Wilson74cdb332015-04-07 16:21:05 +0100993static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100994{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100995 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000996 return;
997
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000998 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000999
Chris Wilson549f7362010-10-19 11:19:32 +01001000 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001001}
1002
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001003static void vlv_c0_read(struct drm_i915_private *dev_priv,
1004 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001005{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001006 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1007 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1008 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001009}
1010
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001011static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1012 const struct intel_rps_ei *old,
1013 const struct intel_rps_ei *now,
1014 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001015{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001016 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -04001017
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001018 if (old->cz_clock == 0)
1019 return false;
Deepak S31685c22014-07-03 17:33:01 -04001020
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001021 time = now->cz_clock - old->cz_clock;
1022 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -04001023
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001024 /* Workload can be split between render + media, e.g. SwapBuffers
1025 * being blitted in X after being rendered in mesa. To account for
1026 * this we need to combine both engines into our activity counter.
1027 */
1028 c0 = now->render_c0 - old->render_c0;
1029 c0 += now->media_c0 - old->media_c0;
1030 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -04001031
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001032 return c0 >= time;
1033}
Deepak S31685c22014-07-03 17:33:01 -04001034
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001035void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1036{
1037 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1038 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001039}
1040
1041static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1042{
1043 struct intel_rps_ei now;
1044 u32 events = 0;
1045
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001046 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001047 return 0;
1048
1049 vlv_c0_read(dev_priv, &now);
1050 if (now.cz_clock == 0)
1051 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001052
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001053 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1054 if (!vlv_c0_above(dev_priv,
1055 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001056 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001057 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1058 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001059 }
1060
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001061 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1062 if (vlv_c0_above(dev_priv,
1063 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001064 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001065 events |= GEN6_PM_RP_UP_THRESHOLD;
1066 dev_priv->rps.up_ei = now;
1067 }
1068
1069 return events;
Deepak S31685c22014-07-03 17:33:01 -04001070}
1071
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001072static bool any_waiters(struct drm_i915_private *dev_priv)
1073{
1074 struct intel_engine_cs *ring;
1075 int i;
1076
1077 for_each_ring(ring, dev_priv, i)
1078 if (ring->irq_refcount)
1079 return true;
1080
1081 return false;
1082}
1083
Ben Widawsky4912d042011-04-25 11:25:20 -07001084static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001085{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001086 struct drm_i915_private *dev_priv =
1087 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001088 bool client_boost;
1089 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001090 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001091
Daniel Vetter59cdb632013-07-04 23:35:28 +02001092 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001093 /* Speed up work cancelation during disabling rps interrupts. */
1094 if (!dev_priv->rps.interrupts_enabled) {
1095 spin_unlock_irq(&dev_priv->irq_lock);
1096 return;
1097 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001098 pm_iir = dev_priv->rps.pm_iir;
1099 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001100 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1101 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001102 client_boost = dev_priv->rps.client_boost;
1103 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001104 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001105
Paulo Zanoni60611c12013-08-15 11:50:01 -03001106 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301107 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001108
Chris Wilson8d3afd72015-05-21 21:01:47 +01001109 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001110 return;
1111
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001112 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001113
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001114 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1115
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001116 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001117 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001118 min = dev_priv->rps.min_freq_softlimit;
1119 max = dev_priv->rps.max_freq_softlimit;
1120
1121 if (client_boost) {
1122 new_delay = dev_priv->rps.max_freq_softlimit;
1123 adj = 0;
1124 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001125 if (adj > 0)
1126 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001127 else /* CHV needs even encode values */
1128 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001129 /*
1130 * For better performance, jump directly
1131 * to RPe if we're below it.
1132 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001133 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001134 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001135 adj = 0;
1136 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001137 } else if (any_waiters(dev_priv)) {
1138 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001139 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001140 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1141 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001142 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001143 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001144 adj = 0;
1145 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1146 if (adj < 0)
1147 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001148 else /* CHV needs even encode values */
1149 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001150 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001151 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001152 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001153
Chris Wilsonedcf2842015-04-07 16:20:29 +01001154 dev_priv->rps.last_adj = adj;
1155
Ben Widawsky79249632012-09-07 19:43:42 -07001156 /* sysfs frequency interfaces may have snuck in while servicing the
1157 * interrupt
1158 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001159 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001160 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301161
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001162 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001163
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001164 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001165}
1166
Ben Widawskye3689192012-05-25 16:56:22 -07001167
1168/**
1169 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1170 * occurred.
1171 * @work: workqueue struct
1172 *
1173 * Doesn't actually do anything except notify userspace. As a consequence of
1174 * this event, userspace should try to remap the bad rows since statistically
1175 * it is likely the same row is more likely to go bad again.
1176 */
1177static void ivybridge_parity_work(struct work_struct *work)
1178{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001179 struct drm_i915_private *dev_priv =
1180 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001181 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001182 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001183 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001184 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001185
1186 /* We must turn off DOP level clock gating to access the L3 registers.
1187 * In order to prevent a get/put style interface, acquire struct mutex
1188 * any time we access those registers.
1189 */
1190 mutex_lock(&dev_priv->dev->struct_mutex);
1191
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001192 /* If we've screwed up tracking, just let the interrupt fire again */
1193 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1194 goto out;
1195
Ben Widawskye3689192012-05-25 16:56:22 -07001196 misccpctl = I915_READ(GEN7_MISCCPCTL);
1197 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1198 POSTING_READ(GEN7_MISCCPCTL);
1199
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001200 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1201 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001202
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001203 slice--;
1204 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1205 break;
1206
1207 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1208
1209 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1210
1211 error_status = I915_READ(reg);
1212 row = GEN7_PARITY_ERROR_ROW(error_status);
1213 bank = GEN7_PARITY_ERROR_BANK(error_status);
1214 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1215
1216 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1217 POSTING_READ(reg);
1218
1219 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1220 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1221 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1222 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1223 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1224 parity_event[5] = NULL;
1225
Dave Airlie5bdebb12013-10-11 14:07:25 +10001226 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001227 KOBJ_CHANGE, parity_event);
1228
1229 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1230 slice, row, bank, subbank);
1231
1232 kfree(parity_event[4]);
1233 kfree(parity_event[3]);
1234 kfree(parity_event[2]);
1235 kfree(parity_event[1]);
1236 }
Ben Widawskye3689192012-05-25 16:56:22 -07001237
1238 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1239
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001240out:
1241 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001242 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001243 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001244 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001245
1246 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001247}
1248
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001249static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001250{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001251 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001252
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001253 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001254 return;
1255
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001256 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001257 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001258 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001259
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001260 iir &= GT_PARITY_ERROR(dev);
1261 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1262 dev_priv->l3_parity.which_slice |= 1 << 1;
1263
1264 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1265 dev_priv->l3_parity.which_slice |= 1 << 0;
1266
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001267 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001268}
1269
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001270static void ilk_gt_irq_handler(struct drm_device *dev,
1271 struct drm_i915_private *dev_priv,
1272 u32 gt_iir)
1273{
1274 if (gt_iir &
1275 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001276 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001277 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001278 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001279}
1280
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001281static void snb_gt_irq_handler(struct drm_device *dev,
1282 struct drm_i915_private *dev_priv,
1283 u32 gt_iir)
1284{
1285
Ben Widawskycc609d52013-05-28 19:22:29 -07001286 if (gt_iir &
1287 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001288 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001289 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001290 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001291 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001292 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001293
Ben Widawskycc609d52013-05-28 19:22:29 -07001294 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1295 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001296 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1297 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001298
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001299 if (gt_iir & GT_PARITY_ERROR(dev))
1300 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001301}
1302
Chris Wilson74cdb332015-04-07 16:21:05 +01001303static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001304 u32 master_ctl)
1305{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001306 irqreturn_t ret = IRQ_NONE;
1307
1308 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001309 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001310 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001311 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001312 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001313
Chris Wilson74cdb332015-04-07 16:21:05 +01001314 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1315 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1316 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1317 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001318
Chris Wilson74cdb332015-04-07 16:21:05 +01001319 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1320 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1321 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1322 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001323 } else
1324 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1325 }
1326
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001327 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001328 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001329 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001330 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001331 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001332
Chris Wilson74cdb332015-04-07 16:21:05 +01001333 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1334 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1335 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1336 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001337
Chris Wilson74cdb332015-04-07 16:21:05 +01001338 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1339 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1340 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1341 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001342 } else
1343 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1344 }
1345
Chris Wilson74cdb332015-04-07 16:21:05 +01001346 if (master_ctl & GEN8_GT_VECS_IRQ) {
1347 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1348 if (tmp) {
1349 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1350 ret = IRQ_HANDLED;
1351
1352 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1353 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1354 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1355 notify_ring(&dev_priv->ring[VECS]);
1356 } else
1357 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1358 }
1359
Ben Widawsky09610212014-05-15 20:58:08 +03001360 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001361 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001362 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001363 I915_WRITE_FW(GEN8_GT_IIR(2),
1364 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001365 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001366 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001367 } else
1368 DRM_ERROR("The master control interrupt lied (PM)!\n");
1369 }
1370
Ben Widawskyabd58f02013-11-02 21:07:09 -07001371 return ret;
1372}
1373
Egbert Eichb543fb02013-04-16 13:36:54 +02001374#define HPD_STORM_DETECT_PERIOD 1000
1375#define HPD_STORM_THRESHOLD 5
1376
Jani Nikulaa2ee48d2015-05-29 16:14:37 +03001377/**
1378 * intel_hpd_irq_storm - gather stats and detect HPD irq storm on a pin
1379 * @dev_priv: private driver data pointer
1380 * @pin: the pin to gather stats on
1381 *
1382 * Gather stats about HPD irqs from the specified @pin, and detect irq
1383 * storms. Only the pin specific stats and state are changed, the caller is
1384 * responsible for further action.
1385 *
1386 * @HPD_STORM_THRESHOLD irqs are allowed within @HPD_STORM_DETECT_PERIOD ms,
1387 * otherwise it's considered an irq storm, and the irq state is set to
1388 * @HPD_MARK_DISABLED.
1389 *
1390 * Return true if an irq storm was detected on @pin.
1391 */
1392static bool intel_hpd_irq_storm(struct drm_i915_private *dev_priv,
1393 enum hpd_pin pin)
1394{
1395 unsigned long start = dev_priv->hotplug.stats[pin].last_jiffies;
1396 unsigned long end = start + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD);
1397 bool storm = false;
1398
1399 if (!time_in_range(jiffies, start, end)) {
1400 dev_priv->hotplug.stats[pin].last_jiffies = jiffies;
1401 dev_priv->hotplug.stats[pin].count = 0;
1402 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", pin);
1403 } else if (dev_priv->hotplug.stats[pin].count > HPD_STORM_THRESHOLD) {
1404 dev_priv->hotplug.stats[pin].state = HPD_MARK_DISABLED;
1405 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", pin);
1406 storm = true;
1407 } else {
1408 dev_priv->hotplug.stats[pin].count++;
1409 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", pin,
1410 dev_priv->hotplug.stats[pin].count);
1411 }
1412
1413 return storm;
1414}
1415
Jani Nikula676574d2015-05-28 15:43:53 +03001416static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001417{
1418 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001419 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001420 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001421 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001422 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001423 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001424 return val & PORTD_HOTPLUG_LONG_DETECT;
1425 default:
1426 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001427 }
1428}
1429
Jani Nikula676574d2015-05-28 15:43:53 +03001430static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001431{
1432 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001433 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001434 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001435 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001436 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001437 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001438 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1439 default:
1440 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001441 }
1442}
1443
Ville Syrjälä8fc3b422015-05-11 20:49:09 +03001444static enum port get_port_from_pin(enum hpd_pin pin)
Dave Airlie13cf5502014-06-18 11:29:35 +10001445{
1446 switch (pin) {
1447 case HPD_PORT_B:
1448 return PORT_B;
1449 case HPD_PORT_C:
1450 return PORT_C;
1451 case HPD_PORT_D:
1452 return PORT_D;
1453 default:
1454 return PORT_A; /* no hpd */
1455 }
1456}
1457
Jani Nikula676574d2015-05-28 15:43:53 +03001458/* Get a bit mask of pins that have triggered, and which ones may be long. */
1459static void pch_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1460 u32 hotplug_trigger, u32 dig_hotplug_reg, const u32 hpd[HPD_NUM_PINS])
1461{
1462 int i;
1463
1464 *pin_mask = 0;
1465 *long_mask = 0;
1466
1467 if (!hotplug_trigger)
1468 return;
1469
1470 for_each_hpd_pin(i) {
1471 if (hpd[i] & hotplug_trigger) {
1472 *pin_mask |= BIT(i);
1473
1474 if (pch_port_hotplug_long_detect(get_port_from_pin(i), dig_hotplug_reg))
1475 *long_mask |= BIT(i);
1476 }
1477 }
1478
1479 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1480 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1481
1482}
1483
1484/* Get a bit mask of pins that have triggered, and which ones may be long. */
1485static void i9xx_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1486 u32 hotplug_trigger, const u32 hpd[HPD_NUM_PINS])
1487{
1488 int i;
1489
1490 *pin_mask = 0;
1491 *long_mask = 0;
1492
1493 if (!hotplug_trigger)
1494 return;
1495
1496 for_each_hpd_pin(i) {
1497 if (hpd[i] & hotplug_trigger) {
1498 *pin_mask |= BIT(i);
1499
1500 if (i9xx_port_hotplug_long_detect(get_port_from_pin(i), hotplug_trigger))
1501 *long_mask |= BIT(i);
1502 }
1503 }
1504
1505 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, pins 0x%08x\n",
1506 hotplug_trigger, *pin_mask);
1507}
1508
1509/**
1510 * intel_hpd_irq_handler - main hotplug irq handler
1511 * @dev: drm device
1512 * @pin_mask: a mask of hpd pins that have triggered the irq
1513 * @long_mask: a mask of hpd pins that may be long hpd pulses
1514 *
1515 * This is the main hotplug irq handler for all platforms. The platform specific
1516 * irq handlers call the platform specific hotplug irq handlers, which read and
1517 * decode the appropriate registers into bitmasks about hpd pins that have
1518 * triggered (@pin_mask), and which of those pins may be long pulses
1519 * (@long_mask). The @long_mask is ignored if the port corresponding to the pin
1520 * is not a digital port.
1521 *
1522 * Here, we do hotplug irq storm detection and mitigation, and pass further
1523 * processing to appropriate bottom halves.
1524 */
Ville Syrjälä8fc3b422015-05-11 20:49:09 +03001525static void intel_hpd_irq_handler(struct drm_device *dev,
Jani Nikula676574d2015-05-28 15:43:53 +03001526 u32 pin_mask, u32 long_mask)
Egbert Eichb543fb02013-04-16 13:36:54 +02001527{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001528 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001529 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001530 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001531 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001532 bool queue_dig = false, queue_hp = false;
Jani Nikulac8727232015-05-28 15:43:52 +03001533 bool is_dig_port;
Egbert Eichb543fb02013-04-16 13:36:54 +02001534
Jani Nikula676574d2015-05-28 15:43:53 +03001535 if (!pin_mask)
Daniel Vetter91d131d2013-06-27 17:52:14 +02001536 return;
1537
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001538 spin_lock(&dev_priv->irq_lock);
Jani Nikulac91711f2015-05-28 15:43:48 +03001539 for_each_hpd_pin(i) {
Jani Nikula676574d2015-05-28 15:43:53 +03001540 if (!(BIT(i) & pin_mask))
Dave Airlie13cf5502014-06-18 11:29:35 +10001541 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001542
Dave Airlie13cf5502014-06-18 11:29:35 +10001543 port = get_port_from_pin(i);
Jani Nikulac8727232015-05-28 15:43:52 +03001544 is_dig_port = port && dev_priv->hotplug.irq_port[port];
1545
1546 if (is_dig_port) {
Jani Nikula676574d2015-05-28 15:43:53 +03001547 bool long_hpd = long_mask & BIT(i);
Jani Nikulaab68d5b2015-05-28 15:43:50 +03001548
1549 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", port_name(port),
1550 long_hpd ? "long" : "short");
1551 /*
1552 * For long HPD pulses we want to have the digital queue happen,
1553 * but we still want HPD storm detection to function.
1554 */
Jani Nikula9ace0432015-05-28 15:43:51 +03001555 queue_dig = true;
Jani Nikulaab68d5b2015-05-28 15:43:50 +03001556 if (long_hpd) {
1557 dev_priv->hotplug.long_port_mask |= (1 << port);
Jani Nikulaab68d5b2015-05-28 15:43:50 +03001558 } else {
1559 /* for short HPD just trigger the digital queue */
1560 dev_priv->hotplug.short_port_mask |= (1 << port);
Jani Nikula9ace0432015-05-28 15:43:51 +03001561 continue;
Jani Nikulaab68d5b2015-05-28 15:43:50 +03001562 }
Dave Airlie13cf5502014-06-18 11:29:35 +10001563 }
Jani Nikula641a9692015-05-28 15:43:49 +03001564
1565 if (dev_priv->hotplug.stats[i].state == HPD_DISABLED) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001566 /*
1567 * On GMCH platforms the interrupt mask bits only
1568 * prevent irq generation, not the setting of the
1569 * hotplug bits itself. So only WARN about unexpected
1570 * interrupts on saner platforms.
1571 */
1572 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
Jani Nikula676574d2015-05-28 15:43:53 +03001573 "Received HPD interrupt on pin %d although disabled\n", i);
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001574 continue;
1575 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001576
Jani Nikula641a9692015-05-28 15:43:49 +03001577 if (dev_priv->hotplug.stats[i].state != HPD_ENABLED)
Egbert Eichb543fb02013-04-16 13:36:54 +02001578 continue;
1579
Jani Nikulac8727232015-05-28 15:43:52 +03001580 if (!is_dig_port) {
Jani Nikula676574d2015-05-28 15:43:53 +03001581 dev_priv->hotplug.event_bits |= BIT(i);
Dave Airlie13cf5502014-06-18 11:29:35 +10001582 queue_hp = true;
1583 }
1584
Jani Nikulaa2ee48d2015-05-29 16:14:37 +03001585 if (intel_hpd_irq_storm(dev_priv, i)) {
Jani Nikula676574d2015-05-28 15:43:53 +03001586 dev_priv->hotplug.event_bits &= ~BIT(i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001587 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001588 }
1589 }
1590
Daniel Vetter10a504d2013-06-27 17:52:12 +02001591 if (storm_detected)
1592 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001593 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001594
Daniel Vetter645416f2013-09-02 16:22:25 +02001595 /*
1596 * Our hotplug handler can grab modeset locks (by calling down into the
1597 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1598 * queue for otherwise the flush_work in the pageflip code will
1599 * deadlock.
1600 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001601 if (queue_dig)
Jani Nikula5fcece82015-05-27 15:03:42 +03001602 queue_work(dev_priv->hotplug.dp_wq, &dev_priv->hotplug.dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001603 if (queue_hp)
Jani Nikula5fcece82015-05-27 15:03:42 +03001604 schedule_work(&dev_priv->hotplug.hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001605}
1606
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001607static void gmbus_irq_handler(struct drm_device *dev)
1608{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001609 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001610
Daniel Vetter28c70f12012-12-01 13:53:45 +01001611 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001612}
1613
Daniel Vetterce99c252012-12-01 13:53:47 +01001614static void dp_aux_irq_handler(struct drm_device *dev)
1615{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001616 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001617
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001618 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001619}
1620
Shuang He8bf1e9f2013-10-15 18:55:27 +01001621#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001622static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1623 uint32_t crc0, uint32_t crc1,
1624 uint32_t crc2, uint32_t crc3,
1625 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001626{
1627 struct drm_i915_private *dev_priv = dev->dev_private;
1628 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1629 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001630 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001631
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001632 spin_lock(&pipe_crc->lock);
1633
Damien Lespiau0c912c72013-10-15 18:55:37 +01001634 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001635 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001636 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001637 return;
1638 }
1639
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001640 head = pipe_crc->head;
1641 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001642
1643 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001644 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001645 DRM_ERROR("CRC buffer overflowing\n");
1646 return;
1647 }
1648
1649 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001650
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001651 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001652 entry->crc[0] = crc0;
1653 entry->crc[1] = crc1;
1654 entry->crc[2] = crc2;
1655 entry->crc[3] = crc3;
1656 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001657
1658 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001659 pipe_crc->head = head;
1660
1661 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001662
1663 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001664}
Daniel Vetter277de952013-10-18 16:37:07 +02001665#else
1666static inline void
1667display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1668 uint32_t crc0, uint32_t crc1,
1669 uint32_t crc2, uint32_t crc3,
1670 uint32_t crc4) {}
1671#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001672
Daniel Vetter277de952013-10-18 16:37:07 +02001673
1674static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001675{
1676 struct drm_i915_private *dev_priv = dev->dev_private;
1677
Daniel Vetter277de952013-10-18 16:37:07 +02001678 display_pipe_crc_irq_handler(dev, pipe,
1679 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1680 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001681}
1682
Daniel Vetter277de952013-10-18 16:37:07 +02001683static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001684{
1685 struct drm_i915_private *dev_priv = dev->dev_private;
1686
Daniel Vetter277de952013-10-18 16:37:07 +02001687 display_pipe_crc_irq_handler(dev, pipe,
1688 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1689 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1690 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1691 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1692 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001693}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001694
Daniel Vetter277de952013-10-18 16:37:07 +02001695static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001696{
1697 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001698 uint32_t res1, res2;
1699
1700 if (INTEL_INFO(dev)->gen >= 3)
1701 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1702 else
1703 res1 = 0;
1704
1705 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1706 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1707 else
1708 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001709
Daniel Vetter277de952013-10-18 16:37:07 +02001710 display_pipe_crc_irq_handler(dev, pipe,
1711 I915_READ(PIPE_CRC_RES_RED(pipe)),
1712 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1713 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1714 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001715}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001716
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001717/* The RPS events need forcewake, so we add them to a work queue and mask their
1718 * IMR bits until the work is done. Other interrupts can be processed without
1719 * the work queue. */
1720static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001721{
Deepak Sa6706b42014-03-15 20:23:22 +05301722 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001723 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001724 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001725 if (dev_priv->rps.interrupts_enabled) {
1726 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1727 queue_work(dev_priv->wq, &dev_priv->rps.work);
1728 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001729 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001730 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001731
Imre Deakc9a9a262014-11-05 20:48:37 +02001732 if (INTEL_INFO(dev_priv)->gen >= 8)
1733 return;
1734
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001735 if (HAS_VEBOX(dev_priv->dev)) {
1736 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001737 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001738
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001739 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1740 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001741 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001742}
1743
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001744static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1745{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001746 if (!drm_handle_vblank(dev, pipe))
1747 return false;
1748
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001749 return true;
1750}
1751
Imre Deakc1874ed2014-02-04 21:35:46 +02001752static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1753{
1754 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001755 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001756 int pipe;
1757
Imre Deak58ead0d2014-02-04 21:35:47 +02001758 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001759 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001760 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001761 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001762
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001763 /*
1764 * PIPESTAT bits get signalled even when the interrupt is
1765 * disabled with the mask bits, and some of the status bits do
1766 * not generate interrupts at all (like the underrun bit). Hence
1767 * we need to be careful that we only handle what we want to
1768 * handle.
1769 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001770
1771 /* fifo underruns are filterered in the underrun handler. */
1772 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001773
1774 switch (pipe) {
1775 case PIPE_A:
1776 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1777 break;
1778 case PIPE_B:
1779 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1780 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001781 case PIPE_C:
1782 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1783 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001784 }
1785 if (iir & iir_bit)
1786 mask |= dev_priv->pipestat_irq_mask[pipe];
1787
1788 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001789 continue;
1790
1791 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001792 mask |= PIPESTAT_INT_ENABLE_MASK;
1793 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001794
1795 /*
1796 * Clear the PIPE*STAT regs before the IIR
1797 */
Imre Deak91d181d2014-02-10 18:42:49 +02001798 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1799 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001800 I915_WRITE(reg, pipe_stats[pipe]);
1801 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001802 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001803
Damien Lespiau055e3932014-08-18 13:49:10 +01001804 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001805 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1806 intel_pipe_handle_vblank(dev, pipe))
1807 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001808
Imre Deak579a9b02014-02-04 21:35:48 +02001809 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001810 intel_prepare_page_flip(dev, pipe);
1811 intel_finish_page_flip(dev, pipe);
1812 }
1813
1814 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1815 i9xx_pipe_crc_irq_handler(dev, pipe);
1816
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001817 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1818 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001819 }
1820
1821 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1822 gmbus_irq_handler(dev);
1823}
1824
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001825static void i9xx_hpd_irq_handler(struct drm_device *dev)
1826{
1827 struct drm_i915_private *dev_priv = dev->dev_private;
1828 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Jani Nikula676574d2015-05-28 15:43:53 +03001829 u32 pin_mask, long_mask;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001830
Jani Nikula0d2e4292015-05-27 15:03:39 +03001831 if (!hotplug_status)
1832 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001833
Jani Nikula0d2e4292015-05-27 15:03:39 +03001834 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1835 /*
1836 * Make sure hotplug status is cleared before we clear IIR, or else we
1837 * may miss hotplug events.
1838 */
1839 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001840
Jani Nikula0d2e4292015-05-27 15:03:39 +03001841 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1842 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001843
Jani Nikula676574d2015-05-28 15:43:53 +03001844 i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_g4x);
1845 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Jani Nikula369712e2015-05-27 15:03:40 +03001846
1847 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1848 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001849 } else {
1850 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001851
Jani Nikula676574d2015-05-28 15:43:53 +03001852 i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_i915);
1853 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001854 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001855}
1856
Daniel Vetterff1f5252012-10-02 15:10:55 +02001857static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001858{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001859 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001860 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001861 u32 iir, gt_iir, pm_iir;
1862 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001863
Imre Deak2dd2a882015-02-24 11:14:30 +02001864 if (!intel_irqs_enabled(dev_priv))
1865 return IRQ_NONE;
1866
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001867 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001868 /* Find, clear, then process each source of interrupt */
1869
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001870 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001871 if (gt_iir)
1872 I915_WRITE(GTIIR, gt_iir);
1873
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001874 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001875 if (pm_iir)
1876 I915_WRITE(GEN6_PMIIR, pm_iir);
1877
1878 iir = I915_READ(VLV_IIR);
1879 if (iir) {
1880 /* Consume port before clearing IIR or we'll miss events */
1881 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1882 i9xx_hpd_irq_handler(dev);
1883 I915_WRITE(VLV_IIR, iir);
1884 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001885
1886 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1887 goto out;
1888
1889 ret = IRQ_HANDLED;
1890
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001891 if (gt_iir)
1892 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001893 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001894 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001895 /* Call regardless, as some status bits might not be
1896 * signalled in iir */
1897 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001898 }
1899
1900out:
1901 return ret;
1902}
1903
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001904static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1905{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001906 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001907 struct drm_i915_private *dev_priv = dev->dev_private;
1908 u32 master_ctl, iir;
1909 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001910
Imre Deak2dd2a882015-02-24 11:14:30 +02001911 if (!intel_irqs_enabled(dev_priv))
1912 return IRQ_NONE;
1913
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001914 for (;;) {
1915 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1916 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001917
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001918 if (master_ctl == 0 && iir == 0)
1919 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001920
Oscar Mateo27b6c122014-06-16 16:11:00 +01001921 ret = IRQ_HANDLED;
1922
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001923 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001924
Oscar Mateo27b6c122014-06-16 16:11:00 +01001925 /* Find, clear, then process each source of interrupt */
1926
1927 if (iir) {
1928 /* Consume port before clearing IIR or we'll miss events */
1929 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1930 i9xx_hpd_irq_handler(dev);
1931 I915_WRITE(VLV_IIR, iir);
1932 }
1933
Chris Wilson74cdb332015-04-07 16:21:05 +01001934 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001935
Oscar Mateo27b6c122014-06-16 16:11:00 +01001936 /* Call regardless, as some status bits might not be
1937 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001938 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001939
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001940 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1941 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001942 }
1943
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001944 return ret;
1945}
1946
Adam Jackson23e81d62012-06-06 15:45:44 -04001947static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001948{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001949 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001950 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001951 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001952 u32 dig_hotplug_reg;
Jani Nikula676574d2015-05-28 15:43:53 +03001953 u32 pin_mask, long_mask;
Jesse Barnes776ad802011-01-04 15:09:39 -08001954
Dave Airlie13cf5502014-06-18 11:29:35 +10001955 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1956 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1957
Jani Nikula676574d2015-05-28 15:43:53 +03001958 pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
1959 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001960
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001961 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1962 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1963 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001964 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001965 port_name(port));
1966 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001967
Daniel Vetterce99c252012-12-01 13:53:47 +01001968 if (pch_iir & SDE_AUX_MASK)
1969 dp_aux_irq_handler(dev);
1970
Jesse Barnes776ad802011-01-04 15:09:39 -08001971 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001972 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001973
1974 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1975 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1976
1977 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1978 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1979
1980 if (pch_iir & SDE_POISON)
1981 DRM_ERROR("PCH poison interrupt\n");
1982
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001983 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001984 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001985 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1986 pipe_name(pipe),
1987 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001988
1989 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1990 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1991
1992 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1993 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1994
Jesse Barnes776ad802011-01-04 15:09:39 -08001995 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001996 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001997
1998 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001999 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002000}
2001
2002static void ivb_err_int_handler(struct drm_device *dev)
2003{
2004 struct drm_i915_private *dev_priv = dev->dev_private;
2005 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002006 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002007
Paulo Zanonide032bf2013-04-12 17:57:58 -03002008 if (err_int & ERR_INT_POISON)
2009 DRM_ERROR("Poison interrupt\n");
2010
Damien Lespiau055e3932014-08-18 13:49:10 +01002011 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002012 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2013 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002014
Daniel Vetter5a69b892013-10-16 22:55:52 +02002015 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2016 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002017 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002018 else
Daniel Vetter277de952013-10-18 16:37:07 +02002019 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002020 }
2021 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002022
Paulo Zanoni86642812013-04-12 17:57:57 -03002023 I915_WRITE(GEN7_ERR_INT, err_int);
2024}
2025
2026static void cpt_serr_int_handler(struct drm_device *dev)
2027{
2028 struct drm_i915_private *dev_priv = dev->dev_private;
2029 u32 serr_int = I915_READ(SERR_INT);
2030
Paulo Zanonide032bf2013-04-12 17:57:58 -03002031 if (serr_int & SERR_INT_POISON)
2032 DRM_ERROR("PCH poison interrupt\n");
2033
Paulo Zanoni86642812013-04-12 17:57:57 -03002034 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002035 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002036
2037 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002038 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002039
2040 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002041 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002042
2043 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002044}
2045
Adam Jackson23e81d62012-06-06 15:45:44 -04002046static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2047{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002048 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002049 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002050 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002051 u32 dig_hotplug_reg;
Jani Nikula676574d2015-05-28 15:43:53 +03002052 u32 pin_mask, long_mask;
Adam Jackson23e81d62012-06-06 15:45:44 -04002053
Dave Airlie13cf5502014-06-18 11:29:35 +10002054 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2055 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2056
Jani Nikula676574d2015-05-28 15:43:53 +03002057 pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
2058 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002059
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002060 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2061 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2062 SDE_AUDIO_POWER_SHIFT_CPT);
2063 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2064 port_name(port));
2065 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002066
2067 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002068 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002069
2070 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002071 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002072
2073 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2074 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2075
2076 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2077 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2078
2079 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002080 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002081 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2082 pipe_name(pipe),
2083 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002084
2085 if (pch_iir & SDE_ERROR_CPT)
2086 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002087}
2088
Paulo Zanonic008bc62013-07-12 16:35:10 -03002089static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2090{
2091 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002092 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002093
2094 if (de_iir & DE_AUX_CHANNEL_A)
2095 dp_aux_irq_handler(dev);
2096
2097 if (de_iir & DE_GSE)
2098 intel_opregion_asle_intr(dev);
2099
Paulo Zanonic008bc62013-07-12 16:35:10 -03002100 if (de_iir & DE_POISON)
2101 DRM_ERROR("Poison interrupt\n");
2102
Damien Lespiau055e3932014-08-18 13:49:10 +01002103 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002104 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2105 intel_pipe_handle_vblank(dev, pipe))
2106 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002107
Daniel Vetter40da17c2013-10-21 18:04:36 +02002108 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002109 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002110
Daniel Vetter40da17c2013-10-21 18:04:36 +02002111 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2112 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002113
Daniel Vetter40da17c2013-10-21 18:04:36 +02002114 /* plane/pipes map 1:1 on ilk+ */
2115 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2116 intel_prepare_page_flip(dev, pipe);
2117 intel_finish_page_flip_plane(dev, pipe);
2118 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002119 }
2120
2121 /* check event from PCH */
2122 if (de_iir & DE_PCH_EVENT) {
2123 u32 pch_iir = I915_READ(SDEIIR);
2124
2125 if (HAS_PCH_CPT(dev))
2126 cpt_irq_handler(dev, pch_iir);
2127 else
2128 ibx_irq_handler(dev, pch_iir);
2129
2130 /* should clear PCH hotplug event before clear CPU irq */
2131 I915_WRITE(SDEIIR, pch_iir);
2132 }
2133
2134 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2135 ironlake_rps_change_irq_handler(dev);
2136}
2137
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002138static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2139{
2140 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002141 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002142
2143 if (de_iir & DE_ERR_INT_IVB)
2144 ivb_err_int_handler(dev);
2145
2146 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2147 dp_aux_irq_handler(dev);
2148
2149 if (de_iir & DE_GSE_IVB)
2150 intel_opregion_asle_intr(dev);
2151
Damien Lespiau055e3932014-08-18 13:49:10 +01002152 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002153 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2154 intel_pipe_handle_vblank(dev, pipe))
2155 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002156
2157 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002158 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2159 intel_prepare_page_flip(dev, pipe);
2160 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002161 }
2162 }
2163
2164 /* check event from PCH */
2165 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2166 u32 pch_iir = I915_READ(SDEIIR);
2167
2168 cpt_irq_handler(dev, pch_iir);
2169
2170 /* clear PCH hotplug event before clear CPU irq */
2171 I915_WRITE(SDEIIR, pch_iir);
2172 }
2173}
2174
Oscar Mateo72c90f62014-06-16 16:10:57 +01002175/*
2176 * To handle irqs with the minimum potential races with fresh interrupts, we:
2177 * 1 - Disable Master Interrupt Control.
2178 * 2 - Find the source(s) of the interrupt.
2179 * 3 - Clear the Interrupt Identity bits (IIR).
2180 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2181 * 5 - Re-enable Master Interrupt Control.
2182 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002183static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002184{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002185 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002186 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002187 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002188 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002189
Imre Deak2dd2a882015-02-24 11:14:30 +02002190 if (!intel_irqs_enabled(dev_priv))
2191 return IRQ_NONE;
2192
Paulo Zanoni86642812013-04-12 17:57:57 -03002193 /* We get interrupts on unclaimed registers, so check for this before we
2194 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002195 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002196
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002197 /* disable master interrupt before clearing iir */
2198 de_ier = I915_READ(DEIER);
2199 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002200 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002201
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002202 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2203 * interrupts will will be stored on its back queue, and then we'll be
2204 * able to process them after we restore SDEIER (as soon as we restore
2205 * it, we'll get an interrupt if SDEIIR still has something to process
2206 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002207 if (!HAS_PCH_NOP(dev)) {
2208 sde_ier = I915_READ(SDEIER);
2209 I915_WRITE(SDEIER, 0);
2210 POSTING_READ(SDEIER);
2211 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002212
Oscar Mateo72c90f62014-06-16 16:10:57 +01002213 /* Find, clear, then process each source of interrupt */
2214
Chris Wilson0e434062012-05-09 21:45:44 +01002215 gt_iir = I915_READ(GTIIR);
2216 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002217 I915_WRITE(GTIIR, gt_iir);
2218 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002219 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002220 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002221 else
2222 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002223 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002224
2225 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002226 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002227 I915_WRITE(DEIIR, de_iir);
2228 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002229 if (INTEL_INFO(dev)->gen >= 7)
2230 ivb_display_irq_handler(dev, de_iir);
2231 else
2232 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002233 }
2234
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002235 if (INTEL_INFO(dev)->gen >= 6) {
2236 u32 pm_iir = I915_READ(GEN6_PMIIR);
2237 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002238 I915_WRITE(GEN6_PMIIR, pm_iir);
2239 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002240 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002241 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002242 }
2243
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002244 I915_WRITE(DEIER, de_ier);
2245 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002246 if (!HAS_PCH_NOP(dev)) {
2247 I915_WRITE(SDEIER, sde_ier);
2248 POSTING_READ(SDEIER);
2249 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002250
2251 return ret;
2252}
2253
Shashank Sharmad04a4922014-08-22 17:40:41 +05302254static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
2255{
2256 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula676574d2015-05-28 15:43:53 +03002257 u32 hp_control, hp_trigger;
2258 u32 pin_mask, long_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302259
2260 /* Get the status */
2261 hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
2262 hp_control = I915_READ(BXT_HOTPLUG_CTL);
2263
2264 /* Hotplug not enabled ? */
2265 if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2266 DRM_ERROR("Interrupt when HPD disabled\n");
2267 return;
2268 }
2269
Shashank Sharmad04a4922014-08-22 17:40:41 +05302270 /* Clear sticky bits in hpd status */
2271 I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
Jani Nikula475c2e32015-05-28 15:43:54 +03002272
2273 pch_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control, hpd_bxt);
2274 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302275}
2276
Ben Widawskyabd58f02013-11-02 21:07:09 -07002277static irqreturn_t gen8_irq_handler(int irq, void *arg)
2278{
2279 struct drm_device *dev = arg;
2280 struct drm_i915_private *dev_priv = dev->dev_private;
2281 u32 master_ctl;
2282 irqreturn_t ret = IRQ_NONE;
2283 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002284 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002285 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2286
Imre Deak2dd2a882015-02-24 11:14:30 +02002287 if (!intel_irqs_enabled(dev_priv))
2288 return IRQ_NONE;
2289
Jesse Barnes88e04702014-11-13 17:51:48 +00002290 if (IS_GEN9(dev))
2291 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2292 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002293
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002294 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002295 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2296 if (!master_ctl)
2297 return IRQ_NONE;
2298
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002299 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002300
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002301 /* Find, clear, then process each source of interrupt */
2302
Chris Wilson74cdb332015-04-07 16:21:05 +01002303 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002304
2305 if (master_ctl & GEN8_DE_MISC_IRQ) {
2306 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002307 if (tmp) {
2308 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2309 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002310 if (tmp & GEN8_DE_MISC_GSE)
2311 intel_opregion_asle_intr(dev);
2312 else
2313 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002314 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002315 else
2316 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002317 }
2318
Daniel Vetter6d766f02013-11-07 14:49:55 +01002319 if (master_ctl & GEN8_DE_PORT_IRQ) {
2320 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002321 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302322 bool found = false;
2323
Daniel Vetter6d766f02013-11-07 14:49:55 +01002324 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2325 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002326
Shashank Sharmad04a4922014-08-22 17:40:41 +05302327 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002328 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302329 found = true;
2330 }
2331
2332 if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2333 bxt_hpd_handler(dev, tmp);
2334 found = true;
2335 }
2336
Shashank Sharma9e637432014-08-22 17:40:43 +05302337 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2338 gmbus_irq_handler(dev);
2339 found = true;
2340 }
2341
Shashank Sharmad04a4922014-08-22 17:40:41 +05302342 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002343 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002344 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002345 else
2346 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002347 }
2348
Damien Lespiau055e3932014-08-18 13:49:10 +01002349 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002350 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002351
Daniel Vetterc42664c2013-11-07 11:05:40 +01002352 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2353 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002354
Daniel Vetterc42664c2013-11-07 11:05:40 +01002355 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002356 if (pipe_iir) {
2357 ret = IRQ_HANDLED;
2358 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002359
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002360 if (pipe_iir & GEN8_PIPE_VBLANK &&
2361 intel_pipe_handle_vblank(dev, pipe))
2362 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002363
Damien Lespiau770de832014-03-20 20:45:01 +00002364 if (IS_GEN9(dev))
2365 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2366 else
2367 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2368
2369 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002370 intel_prepare_page_flip(dev, pipe);
2371 intel_finish_page_flip_plane(dev, pipe);
2372 }
2373
2374 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2375 hsw_pipe_crc_irq_handler(dev, pipe);
2376
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002377 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2378 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2379 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002380
Damien Lespiau770de832014-03-20 20:45:01 +00002381
2382 if (IS_GEN9(dev))
2383 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2384 else
2385 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2386
2387 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002388 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2389 pipe_name(pipe),
2390 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002391 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002392 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2393 }
2394
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302395 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2396 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002397 /*
2398 * FIXME(BDW): Assume for now that the new interrupt handling
2399 * scheme also closed the SDE interrupt handling race we've seen
2400 * on older pch-split platforms. But this needs testing.
2401 */
2402 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002403 if (pch_iir) {
2404 I915_WRITE(SDEIIR, pch_iir);
2405 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002406 cpt_irq_handler(dev, pch_iir);
2407 } else
2408 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2409
Daniel Vetter92d03a82013-11-07 11:05:43 +01002410 }
2411
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002412 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2413 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002414
2415 return ret;
2416}
2417
Daniel Vetter17e1df02013-09-08 21:57:13 +02002418static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2419 bool reset_completed)
2420{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002421 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002422 int i;
2423
2424 /*
2425 * Notify all waiters for GPU completion events that reset state has
2426 * been changed, and that they need to restart their wait after
2427 * checking for potential errors (and bail out to drop locks if there is
2428 * a gpu reset pending so that i915_error_work_func can acquire them).
2429 */
2430
2431 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2432 for_each_ring(ring, dev_priv, i)
2433 wake_up_all(&ring->irq_queue);
2434
2435 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2436 wake_up_all(&dev_priv->pending_flip_queue);
2437
2438 /*
2439 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2440 * reset state is cleared.
2441 */
2442 if (reset_completed)
2443 wake_up_all(&dev_priv->gpu_error.reset_queue);
2444}
2445
Jesse Barnes8a905232009-07-11 16:48:03 -04002446/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002447 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002448 *
2449 * Fire an error uevent so userspace can see that a hang or error
2450 * was detected.
2451 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002452static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002453{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002454 struct drm_i915_private *dev_priv = to_i915(dev);
2455 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002456 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2457 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2458 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002459 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002460
Dave Airlie5bdebb12013-10-11 14:07:25 +10002461 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002462
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002463 /*
2464 * Note that there's only one work item which does gpu resets, so we
2465 * need not worry about concurrent gpu resets potentially incrementing
2466 * error->reset_counter twice. We only need to take care of another
2467 * racing irq/hangcheck declaring the gpu dead for a second time. A
2468 * quick check for that is good enough: schedule_work ensures the
2469 * correct ordering between hang detection and this work item, and since
2470 * the reset in-progress bit is only ever set by code outside of this
2471 * work we don't need to worry about any other races.
2472 */
2473 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002474 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002475 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002476 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002477
Daniel Vetter17e1df02013-09-08 21:57:13 +02002478 /*
Imre Deakf454c692014-04-23 01:09:04 +03002479 * In most cases it's guaranteed that we get here with an RPM
2480 * reference held, for example because there is a pending GPU
2481 * request that won't finish until the reset is done. This
2482 * isn't the case at least when we get here by doing a
2483 * simulated reset via debugs, so get an RPM reference.
2484 */
2485 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002486
2487 intel_prepare_reset(dev);
2488
Imre Deakf454c692014-04-23 01:09:04 +03002489 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002490 * All state reset _must_ be completed before we update the
2491 * reset counter, for otherwise waiters might miss the reset
2492 * pending state and not properly drop locks, resulting in
2493 * deadlocks with the reset work.
2494 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002495 ret = i915_reset(dev);
2496
Ville Syrjälä75147472014-11-24 18:28:11 +02002497 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002498
Imre Deakf454c692014-04-23 01:09:04 +03002499 intel_runtime_pm_put(dev_priv);
2500
Daniel Vetterf69061b2012-12-06 09:01:42 +01002501 if (ret == 0) {
2502 /*
2503 * After all the gem state is reset, increment the reset
2504 * counter and wake up everyone waiting for the reset to
2505 * complete.
2506 *
2507 * Since unlock operations are a one-sided barrier only,
2508 * we need to insert a barrier here to order any seqno
2509 * updates before
2510 * the counter increment.
2511 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002512 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002513 atomic_inc(&dev_priv->gpu_error.reset_counter);
2514
Dave Airlie5bdebb12013-10-11 14:07:25 +10002515 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002516 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002517 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002518 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002519 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002520
Daniel Vetter17e1df02013-09-08 21:57:13 +02002521 /*
2522 * Note: The wake_up also serves as a memory barrier so that
2523 * waiters see the update value of the reset counter atomic_t.
2524 */
2525 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002526 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002527}
2528
Chris Wilson35aed2e2010-05-27 13:18:12 +01002529static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002530{
2531 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002532 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002533 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002534 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002535
Chris Wilson35aed2e2010-05-27 13:18:12 +01002536 if (!eir)
2537 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002538
Joe Perchesa70491c2012-03-18 13:00:11 -07002539 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002540
Ben Widawskybd9854f2012-08-23 15:18:09 -07002541 i915_get_extra_instdone(dev, instdone);
2542
Jesse Barnes8a905232009-07-11 16:48:03 -04002543 if (IS_G4X(dev)) {
2544 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2545 u32 ipeir = I915_READ(IPEIR_I965);
2546
Joe Perchesa70491c2012-03-18 13:00:11 -07002547 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2548 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002549 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2550 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002551 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002552 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002553 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002554 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002555 }
2556 if (eir & GM45_ERROR_PAGE_TABLE) {
2557 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002558 pr_err("page table error\n");
2559 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002560 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002561 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002562 }
2563 }
2564
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002565 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002566 if (eir & I915_ERROR_PAGE_TABLE) {
2567 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002568 pr_err("page table error\n");
2569 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002570 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002571 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002572 }
2573 }
2574
2575 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002576 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002577 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002578 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002579 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002580 /* pipestat has already been acked */
2581 }
2582 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002583 pr_err("instruction error\n");
2584 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002585 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2586 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002587 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002588 u32 ipeir = I915_READ(IPEIR);
2589
Joe Perchesa70491c2012-03-18 13:00:11 -07002590 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2591 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002592 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002593 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002594 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002595 } else {
2596 u32 ipeir = I915_READ(IPEIR_I965);
2597
Joe Perchesa70491c2012-03-18 13:00:11 -07002598 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2599 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002600 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002601 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002602 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002603 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002604 }
2605 }
2606
2607 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002608 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002609 eir = I915_READ(EIR);
2610 if (eir) {
2611 /*
2612 * some errors might have become stuck,
2613 * mask them.
2614 */
2615 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2616 I915_WRITE(EMR, I915_READ(EMR) | eir);
2617 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2618 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002619}
2620
2621/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002622 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002623 * @dev: drm device
2624 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002625 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002626 * dump it to the syslog. Also call i915_capture_error_state() to make
2627 * sure we get a record and make it available in debugfs. Fire a uevent
2628 * so userspace knows something bad happened (should trigger collection
2629 * of a ring dump etc.).
2630 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002631void i915_handle_error(struct drm_device *dev, bool wedged,
2632 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002633{
2634 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002635 va_list args;
2636 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002637
Mika Kuoppala58174462014-02-25 17:11:26 +02002638 va_start(args, fmt);
2639 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2640 va_end(args);
2641
2642 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002643 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002644
Ben Gamariba1234d2009-09-14 17:48:47 -04002645 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002646 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2647 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002648
Ben Gamari11ed50e2009-09-14 17:48:45 -04002649 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002650 * Wakeup waiting processes so that the reset function
2651 * i915_reset_and_wakeup doesn't deadlock trying to grab
2652 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002653 * processes will see a reset in progress and back off,
2654 * releasing their locks and then wait for the reset completion.
2655 * We must do this for _all_ gpu waiters that might hold locks
2656 * that the reset work needs to acquire.
2657 *
2658 * Note: The wake_up serves as the required memory barrier to
2659 * ensure that the waiters see the updated value of the reset
2660 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002661 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002662 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002663 }
2664
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002665 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002666}
2667
Keith Packard42f52ef2008-10-18 19:39:29 -07002668/* Called from drm generic code, passed 'crtc' which
2669 * we use as a pipe index
2670 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002671static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002672{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002673 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002674 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002675
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002676 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002677 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002678 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002679 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002680 else
Keith Packard7c463582008-11-04 02:03:27 -08002681 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002682 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002683 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002684
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002685 return 0;
2686}
2687
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002688static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002689{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002690 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002691 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002692 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002693 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002694
Jesse Barnesf796cf82011-04-07 13:58:17 -07002695 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002696 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002697 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2698
2699 return 0;
2700}
2701
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002702static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2703{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002704 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002705 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002706
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002707 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002708 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002709 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002710 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2711
2712 return 0;
2713}
2714
Ben Widawskyabd58f02013-11-02 21:07:09 -07002715static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2716{
2717 struct drm_i915_private *dev_priv = dev->dev_private;
2718 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002719
Ben Widawskyabd58f02013-11-02 21:07:09 -07002720 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002721 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2722 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2723 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002724 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2725 return 0;
2726}
2727
Keith Packard42f52ef2008-10-18 19:39:29 -07002728/* Called from drm generic code, passed 'crtc' which
2729 * we use as a pipe index
2730 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002731static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002732{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002733 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002734 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002735
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002736 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002737 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002738 PIPE_VBLANK_INTERRUPT_STATUS |
2739 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002740 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2741}
2742
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002743static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002744{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002745 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002746 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002747 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002748 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002749
2750 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002751 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002752 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2753}
2754
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002755static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2756{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002757 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002758 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002759
2760 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002761 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002762 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002763 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2764}
2765
Ben Widawskyabd58f02013-11-02 21:07:09 -07002766static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2767{
2768 struct drm_i915_private *dev_priv = dev->dev_private;
2769 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002770
Ben Widawskyabd58f02013-11-02 21:07:09 -07002771 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002772 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2773 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2774 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002775 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2776}
2777
John Harrison44cdd6d2014-11-24 18:49:40 +00002778static struct drm_i915_gem_request *
2779ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002780{
Chris Wilson893eead2010-10-27 14:44:35 +01002781 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002782 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002783}
2784
Chris Wilson9107e9d2013-06-10 11:20:20 +01002785static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002786ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002787{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002788 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002789 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002790}
2791
Daniel Vettera028c4b2014-03-15 00:08:56 +01002792static bool
2793ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2794{
2795 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002796 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002797 } else {
2798 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2799 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2800 MI_SEMAPHORE_REGISTER);
2801 }
2802}
2803
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002804static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002805semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002806{
2807 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002808 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002809 int i;
2810
2811 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002812 for_each_ring(signaller, dev_priv, i) {
2813 if (ring == signaller)
2814 continue;
2815
2816 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2817 return signaller;
2818 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002819 } else {
2820 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2821
2822 for_each_ring(signaller, dev_priv, i) {
2823 if(ring == signaller)
2824 continue;
2825
Ben Widawskyebc348b2014-04-29 14:52:28 -07002826 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002827 return signaller;
2828 }
2829 }
2830
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002831 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2832 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002833
2834 return NULL;
2835}
2836
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002837static struct intel_engine_cs *
2838semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002839{
2840 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002841 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002842 u64 offset = 0;
2843 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002844
2845 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002846 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002847 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002848
Daniel Vetter88fe4292014-03-15 00:08:55 +01002849 /*
2850 * HEAD is likely pointing to the dword after the actual command,
2851 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002852 * or 4 dwords depending on the semaphore wait command size.
2853 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002854 * point at at batch, and semaphores are always emitted into the
2855 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002856 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002857 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002858 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002859
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002860 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002861 /*
2862 * Be paranoid and presume the hw has gone off into the wild -
2863 * our ring is smaller than what the hardware (and hence
2864 * HEAD_ADDR) allows. Also handles wrap-around.
2865 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002866 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002867
2868 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002869 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002870 if (cmd == ipehr)
2871 break;
2872
Daniel Vetter88fe4292014-03-15 00:08:55 +01002873 head -= 4;
2874 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002875
Daniel Vetter88fe4292014-03-15 00:08:55 +01002876 if (!i)
2877 return NULL;
2878
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002879 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002880 if (INTEL_INFO(ring->dev)->gen >= 8) {
2881 offset = ioread32(ring->buffer->virtual_start + head + 12);
2882 offset <<= 32;
2883 offset = ioread32(ring->buffer->virtual_start + head + 8);
2884 }
2885 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002886}
2887
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002888static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002889{
2890 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002891 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002892 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002893
Chris Wilson4be17382014-06-06 10:22:29 +01002894 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002895
2896 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002897 if (signaller == NULL)
2898 return -1;
2899
2900 /* Prevent pathological recursion due to driver bugs */
2901 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002902 return -1;
2903
Chris Wilson4be17382014-06-06 10:22:29 +01002904 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2905 return 1;
2906
Chris Wilsona0d036b2014-07-19 12:40:42 +01002907 /* cursory check for an unkickable deadlock */
2908 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2909 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002910 return -1;
2911
2912 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002913}
2914
2915static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2916{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002917 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002918 int i;
2919
2920 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002921 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002922}
2923
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002924static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002925ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002926{
2927 struct drm_device *dev = ring->dev;
2928 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002929 u32 tmp;
2930
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002931 if (acthd != ring->hangcheck.acthd) {
2932 if (acthd > ring->hangcheck.max_acthd) {
2933 ring->hangcheck.max_acthd = acthd;
2934 return HANGCHECK_ACTIVE;
2935 }
2936
2937 return HANGCHECK_ACTIVE_LOOP;
2938 }
Chris Wilson6274f212013-06-10 11:20:21 +01002939
Chris Wilson9107e9d2013-06-10 11:20:20 +01002940 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002941 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002942
2943 /* Is the chip hanging on a WAIT_FOR_EVENT?
2944 * If so we can simply poke the RB_WAIT bit
2945 * and break the hang. This should work on
2946 * all but the second generation chipsets.
2947 */
2948 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002949 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002950 i915_handle_error(dev, false,
2951 "Kicking stuck wait on %s",
2952 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002953 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002954 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002955 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002956
Chris Wilson6274f212013-06-10 11:20:21 +01002957 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2958 switch (semaphore_passed(ring)) {
2959 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002960 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002961 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002962 i915_handle_error(dev, false,
2963 "Kicking stuck semaphore on %s",
2964 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002965 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002966 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002967 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002968 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002969 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002970 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002971
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002972 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002973}
2974
Chris Wilson737b1502015-01-26 18:03:03 +02002975/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002976 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002977 * batchbuffers in a long time. We keep track per ring seqno progress and
2978 * if there are no progress, hangcheck score for that ring is increased.
2979 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2980 * we kick the ring. If we see no progress on three subsequent calls
2981 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002982 */
Chris Wilson737b1502015-01-26 18:03:03 +02002983static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002984{
Chris Wilson737b1502015-01-26 18:03:03 +02002985 struct drm_i915_private *dev_priv =
2986 container_of(work, typeof(*dev_priv),
2987 gpu_error.hangcheck_work.work);
2988 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002989 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002990 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002991 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002992 bool stuck[I915_NUM_RINGS] = { 0 };
2993#define BUSY 1
2994#define KICK 5
2995#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002996
Jani Nikulad330a952014-01-21 11:24:25 +02002997 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002998 return;
2999
Chris Wilsonb4519512012-05-11 14:29:30 +01003000 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00003001 u64 acthd;
3002 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003003 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003004
Chris Wilson6274f212013-06-10 11:20:21 +01003005 semaphore_clear_deadlocks(dev_priv);
3006
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003007 seqno = ring->get_seqno(ring, false);
3008 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003009
Chris Wilson9107e9d2013-06-10 11:20:20 +01003010 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00003011 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003012 ring->hangcheck.action = HANGCHECK_IDLE;
3013
Chris Wilson9107e9d2013-06-10 11:20:20 +01003014 if (waitqueue_active(&ring->irq_queue)) {
3015 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003016 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003017 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3018 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3019 ring->name);
3020 else
3021 DRM_INFO("Fake missed irq on %s\n",
3022 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003023 wake_up_all(&ring->irq_queue);
3024 }
3025 /* Safeguard against driver failure */
3026 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003027 } else
3028 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003029 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003030 /* We always increment the hangcheck score
3031 * if the ring is busy and still processing
3032 * the same request, so that no single request
3033 * can run indefinitely (such as a chain of
3034 * batches). The only time we do not increment
3035 * the hangcheck score on this ring, if this
3036 * ring is in a legitimate wait for another
3037 * ring. In that case the waiting ring is a
3038 * victim and we want to be sure we catch the
3039 * right culprit. Then every time we do kick
3040 * the ring, add a small increment to the
3041 * score so that we can catch a batch that is
3042 * being repeatedly kicked and so responsible
3043 * for stalling the machine.
3044 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003045 ring->hangcheck.action = ring_stuck(ring,
3046 acthd);
3047
3048 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003049 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003050 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003051 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003052 break;
3053 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003054 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003055 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003056 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003057 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003058 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003059 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003060 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003061 stuck[i] = true;
3062 break;
3063 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003064 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003065 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003066 ring->hangcheck.action = HANGCHECK_ACTIVE;
3067
Chris Wilson9107e9d2013-06-10 11:20:20 +01003068 /* Gradually reduce the count so that we catch DoS
3069 * attempts across multiple batches.
3070 */
3071 if (ring->hangcheck.score > 0)
3072 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003073
3074 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003075 }
3076
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003077 ring->hangcheck.seqno = seqno;
3078 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003079 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003080 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003081
Mika Kuoppala92cab732013-05-24 17:16:07 +03003082 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003083 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003084 DRM_INFO("%s on %s\n",
3085 stuck[i] ? "stuck" : "no progress",
3086 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003087 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003088 }
3089 }
3090
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003091 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003092 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003093
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003094 if (busy_count)
3095 /* Reset timer case chip hangs without another request
3096 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003097 i915_queue_hangcheck(dev);
3098}
3099
3100void i915_queue_hangcheck(struct drm_device *dev)
3101{
Chris Wilson737b1502015-01-26 18:03:03 +02003102 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003103
Jani Nikulad330a952014-01-21 11:24:25 +02003104 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003105 return;
3106
Chris Wilson737b1502015-01-26 18:03:03 +02003107 /* Don't continually defer the hangcheck so that it is always run at
3108 * least once after work has been scheduled on any ring. Otherwise,
3109 * we will ignore a hung ring if a second ring is kept busy.
3110 */
3111
3112 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3113 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003114}
3115
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003116static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003117{
3118 struct drm_i915_private *dev_priv = dev->dev_private;
3119
3120 if (HAS_PCH_NOP(dev))
3121 return;
3122
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003123 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003124
3125 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3126 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003127}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003128
Paulo Zanoni622364b2014-04-01 15:37:22 -03003129/*
3130 * SDEIER is also touched by the interrupt handler to work around missed PCH
3131 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3132 * instead we unconditionally enable all PCH interrupt sources here, but then
3133 * only unmask them as needed with SDEIMR.
3134 *
3135 * This function needs to be called before interrupts are enabled.
3136 */
3137static void ibx_irq_pre_postinstall(struct drm_device *dev)
3138{
3139 struct drm_i915_private *dev_priv = dev->dev_private;
3140
3141 if (HAS_PCH_NOP(dev))
3142 return;
3143
3144 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003145 I915_WRITE(SDEIER, 0xffffffff);
3146 POSTING_READ(SDEIER);
3147}
3148
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003149static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003150{
3151 struct drm_i915_private *dev_priv = dev->dev_private;
3152
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003153 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003154 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003155 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003156}
3157
Linus Torvalds1da177e2005-04-16 15:20:36 -07003158/* drm_dma.h hooks
3159*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003160static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003161{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003162 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003163
Paulo Zanoni0c841212014-04-01 15:37:27 -03003164 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003165
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003166 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003167 if (IS_GEN7(dev))
3168 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003169
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003170 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003171
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003172 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003173}
3174
Ville Syrjälä70591a42014-10-30 19:42:58 +02003175static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3176{
3177 enum pipe pipe;
3178
3179 I915_WRITE(PORT_HOTPLUG_EN, 0);
3180 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3181
3182 for_each_pipe(dev_priv, pipe)
3183 I915_WRITE(PIPESTAT(pipe), 0xffff);
3184
3185 GEN5_IRQ_RESET(VLV_);
3186}
3187
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003188static void valleyview_irq_preinstall(struct drm_device *dev)
3189{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003190 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003191
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003192 /* VLV magic */
3193 I915_WRITE(VLV_IMR, 0);
3194 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3195 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3196 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3197
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003198 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003199
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003200 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003201
Ville Syrjälä70591a42014-10-30 19:42:58 +02003202 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003203}
3204
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003205static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3206{
3207 GEN8_IRQ_RESET_NDX(GT, 0);
3208 GEN8_IRQ_RESET_NDX(GT, 1);
3209 GEN8_IRQ_RESET_NDX(GT, 2);
3210 GEN8_IRQ_RESET_NDX(GT, 3);
3211}
3212
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003213static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003214{
3215 struct drm_i915_private *dev_priv = dev->dev_private;
3216 int pipe;
3217
Ben Widawskyabd58f02013-11-02 21:07:09 -07003218 I915_WRITE(GEN8_MASTER_IRQ, 0);
3219 POSTING_READ(GEN8_MASTER_IRQ);
3220
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003221 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003222
Damien Lespiau055e3932014-08-18 13:49:10 +01003223 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003224 if (intel_display_power_is_enabled(dev_priv,
3225 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003226 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003227
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003228 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3229 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3230 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003231
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303232 if (HAS_PCH_SPLIT(dev))
3233 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003234}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003235
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003236void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3237 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003238{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003239 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003240
Daniel Vetter13321782014-09-15 14:55:29 +02003241 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003242 if (pipe_mask & 1 << PIPE_A)
3243 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3244 dev_priv->de_irq_mask[PIPE_A],
3245 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003246 if (pipe_mask & 1 << PIPE_B)
3247 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3248 dev_priv->de_irq_mask[PIPE_B],
3249 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3250 if (pipe_mask & 1 << PIPE_C)
3251 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3252 dev_priv->de_irq_mask[PIPE_C],
3253 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003254 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003255}
3256
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003257static void cherryview_irq_preinstall(struct drm_device *dev)
3258{
3259 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003260
3261 I915_WRITE(GEN8_MASTER_IRQ, 0);
3262 POSTING_READ(GEN8_MASTER_IRQ);
3263
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003264 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003265
3266 GEN5_IRQ_RESET(GEN8_PCU_);
3267
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003268 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3269
Ville Syrjälä70591a42014-10-30 19:42:58 +02003270 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003271}
3272
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003273static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003274{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003275 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003276 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003277 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003278
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003279 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003280 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003281 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03003282 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003283 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003284 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003285 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003286 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03003287 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003288 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003289 }
3290
Daniel Vetterfee884e2013-07-04 23:35:21 +02003291 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003292
3293 /*
3294 * Enable digital hotplug on the PCH, and configure the DP short pulse
3295 * duration to 2ms (which is the minimum in the Display Port spec)
3296 *
3297 * This register is the same on all known PCH chips.
3298 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003299 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3300 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3301 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3302 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3303 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3304 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3305}
3306
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003307static void bxt_hpd_irq_setup(struct drm_device *dev)
3308{
3309 struct drm_i915_private *dev_priv = dev->dev_private;
3310 struct intel_encoder *intel_encoder;
3311 u32 hotplug_port = 0;
3312 u32 hotplug_ctrl;
3313
3314 /* Now, enable HPD */
3315 for_each_intel_encoder(dev, intel_encoder) {
Jani Nikula5fcece82015-05-27 15:03:42 +03003316 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003317 == HPD_ENABLED)
3318 hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3319 }
3320
3321 /* Mask all HPD control bits */
3322 hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3323
3324 /* Enable requested port in hotplug control */
3325 /* TODO: implement (short) HPD support on port A */
3326 WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3327 if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3328 hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3329 if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3330 hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3331 I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3332
3333 /* Unmask DDI hotplug in IMR */
3334 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3335 I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3336
3337 /* Enable DDI hotplug in IER */
3338 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3339 I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3340 POSTING_READ(GEN8_DE_PORT_IER);
3341}
3342
Paulo Zanonid46da432013-02-08 17:35:15 -02003343static void ibx_irq_postinstall(struct drm_device *dev)
3344{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003345 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003346 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003347
Daniel Vetter692a04c2013-05-29 21:43:05 +02003348 if (HAS_PCH_NOP(dev))
3349 return;
3350
Paulo Zanoni105b1222014-04-01 15:37:17 -03003351 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003352 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003353 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003354 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003355
Paulo Zanoni337ba012014-04-01 15:37:16 -03003356 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003357 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003358}
3359
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003360static void gen5_gt_irq_postinstall(struct drm_device *dev)
3361{
3362 struct drm_i915_private *dev_priv = dev->dev_private;
3363 u32 pm_irqs, gt_irqs;
3364
3365 pm_irqs = gt_irqs = 0;
3366
3367 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003368 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003369 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003370 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3371 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003372 }
3373
3374 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3375 if (IS_GEN5(dev)) {
3376 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3377 ILK_BSD_USER_INTERRUPT;
3378 } else {
3379 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3380 }
3381
Paulo Zanoni35079892014-04-01 15:37:15 -03003382 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003383
3384 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003385 /*
3386 * RPS interrupts will get enabled/disabled on demand when RPS
3387 * itself is enabled/disabled.
3388 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003389 if (HAS_VEBOX(dev))
3390 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3391
Paulo Zanoni605cd252013-08-06 18:57:15 -03003392 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003393 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003394 }
3395}
3396
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003397static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003398{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003399 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003400 u32 display_mask, extra_mask;
3401
3402 if (INTEL_INFO(dev)->gen >= 7) {
3403 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3404 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3405 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003406 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003407 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003408 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003409 } else {
3410 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3411 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003412 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003413 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3414 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003415 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3416 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003417 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003418
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003419 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003420
Paulo Zanoni0c841212014-04-01 15:37:27 -03003421 I915_WRITE(HWSTAM, 0xeffe);
3422
Paulo Zanoni622364b2014-04-01 15:37:22 -03003423 ibx_irq_pre_postinstall(dev);
3424
Paulo Zanoni35079892014-04-01 15:37:15 -03003425 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003426
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003427 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003428
Paulo Zanonid46da432013-02-08 17:35:15 -02003429 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003430
Jesse Barnesf97108d2010-01-29 11:27:07 -08003431 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003432 /* Enable PCU event interrupts
3433 *
3434 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003435 * setup is guaranteed to run in single-threaded context. But we
3436 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003437 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003438 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003439 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003440 }
3441
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003442 return 0;
3443}
3444
Imre Deakf8b79e52014-03-04 19:23:07 +02003445static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3446{
3447 u32 pipestat_mask;
3448 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003449 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003450
3451 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3452 PIPE_FIFO_UNDERRUN_STATUS;
3453
Ville Syrjälä120dda42014-10-30 19:42:57 +02003454 for_each_pipe(dev_priv, pipe)
3455 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003456 POSTING_READ(PIPESTAT(PIPE_A));
3457
3458 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3459 PIPE_CRC_DONE_INTERRUPT_STATUS;
3460
Ville Syrjälä120dda42014-10-30 19:42:57 +02003461 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3462 for_each_pipe(dev_priv, pipe)
3463 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003464
3465 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3466 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3467 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003468 if (IS_CHERRYVIEW(dev_priv))
3469 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003470 dev_priv->irq_mask &= ~iir_mask;
3471
3472 I915_WRITE(VLV_IIR, iir_mask);
3473 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003474 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003475 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3476 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003477}
3478
3479static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3480{
3481 u32 pipestat_mask;
3482 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003483 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003484
3485 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3486 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003487 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003488 if (IS_CHERRYVIEW(dev_priv))
3489 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003490
3491 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003492 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003493 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003494 I915_WRITE(VLV_IIR, iir_mask);
3495 I915_WRITE(VLV_IIR, iir_mask);
3496 POSTING_READ(VLV_IIR);
3497
3498 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3499 PIPE_CRC_DONE_INTERRUPT_STATUS;
3500
Ville Syrjälä120dda42014-10-30 19:42:57 +02003501 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3502 for_each_pipe(dev_priv, pipe)
3503 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003504
3505 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3506 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003507
3508 for_each_pipe(dev_priv, pipe)
3509 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003510 POSTING_READ(PIPESTAT(PIPE_A));
3511}
3512
3513void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3514{
3515 assert_spin_locked(&dev_priv->irq_lock);
3516
3517 if (dev_priv->display_irqs_enabled)
3518 return;
3519
3520 dev_priv->display_irqs_enabled = true;
3521
Imre Deak950eaba2014-09-08 15:21:09 +03003522 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003523 valleyview_display_irqs_install(dev_priv);
3524}
3525
3526void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3527{
3528 assert_spin_locked(&dev_priv->irq_lock);
3529
3530 if (!dev_priv->display_irqs_enabled)
3531 return;
3532
3533 dev_priv->display_irqs_enabled = false;
3534
Imre Deak950eaba2014-09-08 15:21:09 +03003535 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003536 valleyview_display_irqs_uninstall(dev_priv);
3537}
3538
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003539static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003540{
Imre Deakf8b79e52014-03-04 19:23:07 +02003541 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003542
Daniel Vetter20afbda2012-12-11 14:05:07 +01003543 I915_WRITE(PORT_HOTPLUG_EN, 0);
3544 POSTING_READ(PORT_HOTPLUG_EN);
3545
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003546 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003547 I915_WRITE(VLV_IIR, 0xffffffff);
3548 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3549 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3550 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003551
Daniel Vetterb79480b2013-06-27 17:52:10 +02003552 /* Interrupt setup is already guaranteed to be single-threaded, this is
3553 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003554 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003555 if (dev_priv->display_irqs_enabled)
3556 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003557 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003558}
3559
3560static int valleyview_irq_postinstall(struct drm_device *dev)
3561{
3562 struct drm_i915_private *dev_priv = dev->dev_private;
3563
3564 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003565
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003566 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003567
3568 /* ack & enable invalid PTE error interrupts */
3569#if 0 /* FIXME: add support to irq handler for checking these bits */
3570 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3571 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3572#endif
3573
3574 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003575
3576 return 0;
3577}
3578
Ben Widawskyabd58f02013-11-02 21:07:09 -07003579static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3580{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003581 /* These are interrupts we'll toggle with the ring mask register */
3582 uint32_t gt_interrupts[] = {
3583 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003584 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003585 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003586 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3587 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003588 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003589 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3590 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3591 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003592 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003593 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3594 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003595 };
3596
Ben Widawsky09610212014-05-15 20:58:08 +03003597 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303598 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3599 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003600 /*
3601 * RPS interrupts will get enabled/disabled on demand when RPS itself
3602 * is enabled/disabled.
3603 */
3604 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303605 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003606}
3607
3608static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3609{
Damien Lespiau770de832014-03-20 20:45:01 +00003610 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3611 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003612 int pipe;
Shashank Sharma9e637432014-08-22 17:40:43 +05303613 u32 de_port_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003614
Jesse Barnes88e04702014-11-13 17:51:48 +00003615 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003616 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3617 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Shashank Sharma9e637432014-08-22 17:40:43 +05303618 de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
Jesse Barnes88e04702014-11-13 17:51:48 +00003619 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303620
3621 if (IS_BROXTON(dev_priv))
3622 de_port_en |= BXT_DE_PORT_GMBUS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003623 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003624 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3625 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3626
3627 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3628 GEN8_PIPE_FIFO_UNDERRUN;
3629
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003630 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3631 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3632 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003633
Damien Lespiau055e3932014-08-18 13:49:10 +01003634 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003635 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003636 POWER_DOMAIN_PIPE(pipe)))
3637 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3638 dev_priv->de_irq_mask[pipe],
3639 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003640
Shashank Sharma9e637432014-08-22 17:40:43 +05303641 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003642}
3643
3644static int gen8_irq_postinstall(struct drm_device *dev)
3645{
3646 struct drm_i915_private *dev_priv = dev->dev_private;
3647
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303648 if (HAS_PCH_SPLIT(dev))
3649 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003650
Ben Widawskyabd58f02013-11-02 21:07:09 -07003651 gen8_gt_irq_postinstall(dev_priv);
3652 gen8_de_irq_postinstall(dev_priv);
3653
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303654 if (HAS_PCH_SPLIT(dev))
3655 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003656
3657 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3658 POSTING_READ(GEN8_MASTER_IRQ);
3659
3660 return 0;
3661}
3662
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003663static int cherryview_irq_postinstall(struct drm_device *dev)
3664{
3665 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003666
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003667 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003668
3669 gen8_gt_irq_postinstall(dev_priv);
3670
3671 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3672 POSTING_READ(GEN8_MASTER_IRQ);
3673
3674 return 0;
3675}
3676
Ben Widawskyabd58f02013-11-02 21:07:09 -07003677static void gen8_irq_uninstall(struct drm_device *dev)
3678{
3679 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003680
3681 if (!dev_priv)
3682 return;
3683
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003684 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003685}
3686
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003687static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3688{
3689 /* Interrupt setup is already guaranteed to be single-threaded, this is
3690 * just to make the assert_spin_locked check happy. */
3691 spin_lock_irq(&dev_priv->irq_lock);
3692 if (dev_priv->display_irqs_enabled)
3693 valleyview_display_irqs_uninstall(dev_priv);
3694 spin_unlock_irq(&dev_priv->irq_lock);
3695
3696 vlv_display_irq_reset(dev_priv);
3697
Imre Deakc352d1b2014-11-20 16:05:55 +02003698 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003699}
3700
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003701static void valleyview_irq_uninstall(struct drm_device *dev)
3702{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003703 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003704
3705 if (!dev_priv)
3706 return;
3707
Imre Deak843d0e72014-04-14 20:24:23 +03003708 I915_WRITE(VLV_MASTER_IER, 0);
3709
Ville Syrjälä893fce82014-10-30 19:42:56 +02003710 gen5_gt_irq_reset(dev);
3711
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003712 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003713
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003714 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003715}
3716
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003717static void cherryview_irq_uninstall(struct drm_device *dev)
3718{
3719 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003720
3721 if (!dev_priv)
3722 return;
3723
3724 I915_WRITE(GEN8_MASTER_IRQ, 0);
3725 POSTING_READ(GEN8_MASTER_IRQ);
3726
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003727 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003728
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003729 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003730
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003731 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003732}
3733
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003734static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003735{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003736 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003737
3738 if (!dev_priv)
3739 return;
3740
Paulo Zanonibe30b292014-04-01 15:37:25 -03003741 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003742}
3743
Chris Wilsonc2798b12012-04-22 21:13:57 +01003744static void i8xx_irq_preinstall(struct drm_device * dev)
3745{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003746 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003747 int pipe;
3748
Damien Lespiau055e3932014-08-18 13:49:10 +01003749 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003750 I915_WRITE(PIPESTAT(pipe), 0);
3751 I915_WRITE16(IMR, 0xffff);
3752 I915_WRITE16(IER, 0x0);
3753 POSTING_READ16(IER);
3754}
3755
3756static int i8xx_irq_postinstall(struct drm_device *dev)
3757{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003758 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003759
Chris Wilsonc2798b12012-04-22 21:13:57 +01003760 I915_WRITE16(EMR,
3761 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3762
3763 /* Unmask the interrupts that we always want on. */
3764 dev_priv->irq_mask =
3765 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3766 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3767 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003768 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003769 I915_WRITE16(IMR, dev_priv->irq_mask);
3770
3771 I915_WRITE16(IER,
3772 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3773 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003774 I915_USER_INTERRUPT);
3775 POSTING_READ16(IER);
3776
Daniel Vetter379ef822013-10-16 22:55:56 +02003777 /* Interrupt setup is already guaranteed to be single-threaded, this is
3778 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003779 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003780 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3781 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003782 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003783
Chris Wilsonc2798b12012-04-22 21:13:57 +01003784 return 0;
3785}
3786
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003787/*
3788 * Returns true when a page flip has completed.
3789 */
3790static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003791 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003792{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003793 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003794 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003795
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003796 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003797 return false;
3798
3799 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003800 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003801
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003802 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3803 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3804 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3805 * the flip is completed (no longer pending). Since this doesn't raise
3806 * an interrupt per se, we watch for the change at vblank.
3807 */
3808 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003809 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003810
Ville Syrjälä7d475592014-12-17 23:08:03 +02003811 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003812 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003813 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003814
3815check_page_flip:
3816 intel_check_page_flip(dev, pipe);
3817 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003818}
3819
Daniel Vetterff1f5252012-10-02 15:10:55 +02003820static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003821{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003822 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003823 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003824 u16 iir, new_iir;
3825 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003826 int pipe;
3827 u16 flip_mask =
3828 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3829 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3830
Imre Deak2dd2a882015-02-24 11:14:30 +02003831 if (!intel_irqs_enabled(dev_priv))
3832 return IRQ_NONE;
3833
Chris Wilsonc2798b12012-04-22 21:13:57 +01003834 iir = I915_READ16(IIR);
3835 if (iir == 0)
3836 return IRQ_NONE;
3837
3838 while (iir & ~flip_mask) {
3839 /* Can't rely on pipestat interrupt bit in iir as it might
3840 * have been cleared after the pipestat interrupt was received.
3841 * It doesn't set the bit in iir again, but it still produces
3842 * interrupts (for non-MSI).
3843 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003844 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003845 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003846 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003847
Damien Lespiau055e3932014-08-18 13:49:10 +01003848 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003849 int reg = PIPESTAT(pipe);
3850 pipe_stats[pipe] = I915_READ(reg);
3851
3852 /*
3853 * Clear the PIPE*STAT regs before the IIR
3854 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003855 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003856 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003857 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003858 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003859
3860 I915_WRITE16(IIR, iir & ~flip_mask);
3861 new_iir = I915_READ16(IIR); /* Flush posted writes */
3862
Chris Wilsonc2798b12012-04-22 21:13:57 +01003863 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003864 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003865
Damien Lespiau055e3932014-08-18 13:49:10 +01003866 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003867 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003868 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003869 plane = !plane;
3870
Daniel Vetter4356d582013-10-16 22:55:55 +02003871 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003872 i8xx_handle_vblank(dev, plane, pipe, iir))
3873 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003874
Daniel Vetter4356d582013-10-16 22:55:55 +02003875 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003876 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003877
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003878 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3879 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3880 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003881 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003882
3883 iir = new_iir;
3884 }
3885
3886 return IRQ_HANDLED;
3887}
3888
3889static void i8xx_irq_uninstall(struct drm_device * dev)
3890{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003891 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003892 int pipe;
3893
Damien Lespiau055e3932014-08-18 13:49:10 +01003894 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003895 /* Clear enable bits; then clear status bits */
3896 I915_WRITE(PIPESTAT(pipe), 0);
3897 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3898 }
3899 I915_WRITE16(IMR, 0xffff);
3900 I915_WRITE16(IER, 0x0);
3901 I915_WRITE16(IIR, I915_READ16(IIR));
3902}
3903
Chris Wilsona266c7d2012-04-24 22:59:44 +01003904static void i915_irq_preinstall(struct drm_device * dev)
3905{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003906 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907 int pipe;
3908
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909 if (I915_HAS_HOTPLUG(dev)) {
3910 I915_WRITE(PORT_HOTPLUG_EN, 0);
3911 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3912 }
3913
Chris Wilson00d98eb2012-04-24 22:59:48 +01003914 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003915 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003916 I915_WRITE(PIPESTAT(pipe), 0);
3917 I915_WRITE(IMR, 0xffffffff);
3918 I915_WRITE(IER, 0x0);
3919 POSTING_READ(IER);
3920}
3921
3922static int i915_irq_postinstall(struct drm_device *dev)
3923{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003924 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003925 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003926
Chris Wilson38bde182012-04-24 22:59:50 +01003927 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3928
3929 /* Unmask the interrupts that we always want on. */
3930 dev_priv->irq_mask =
3931 ~(I915_ASLE_INTERRUPT |
3932 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3933 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3934 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003935 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003936
3937 enable_mask =
3938 I915_ASLE_INTERRUPT |
3939 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3940 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003941 I915_USER_INTERRUPT;
3942
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003944 I915_WRITE(PORT_HOTPLUG_EN, 0);
3945 POSTING_READ(PORT_HOTPLUG_EN);
3946
Chris Wilsona266c7d2012-04-24 22:59:44 +01003947 /* Enable in IER... */
3948 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3949 /* and unmask in IMR */
3950 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3951 }
3952
Chris Wilsona266c7d2012-04-24 22:59:44 +01003953 I915_WRITE(IMR, dev_priv->irq_mask);
3954 I915_WRITE(IER, enable_mask);
3955 POSTING_READ(IER);
3956
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003957 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003958
Daniel Vetter379ef822013-10-16 22:55:56 +02003959 /* Interrupt setup is already guaranteed to be single-threaded, this is
3960 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003961 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003962 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3963 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003964 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003965
Daniel Vetter20afbda2012-12-11 14:05:07 +01003966 return 0;
3967}
3968
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003969/*
3970 * Returns true when a page flip has completed.
3971 */
3972static bool i915_handle_vblank(struct drm_device *dev,
3973 int plane, int pipe, u32 iir)
3974{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003975 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003976 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3977
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003978 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003979 return false;
3980
3981 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003982 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003983
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003984 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3985 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3986 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3987 * the flip is completed (no longer pending). Since this doesn't raise
3988 * an interrupt per se, we watch for the change at vblank.
3989 */
3990 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003991 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003992
Ville Syrjälä7d475592014-12-17 23:08:03 +02003993 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003994 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003995 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003996
3997check_page_flip:
3998 intel_check_page_flip(dev, pipe);
3999 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004000}
4001
Daniel Vetterff1f5252012-10-02 15:10:55 +02004002static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004003{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004004 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004005 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004006 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004007 u32 flip_mask =
4008 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4009 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004010 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004011
Imre Deak2dd2a882015-02-24 11:14:30 +02004012 if (!intel_irqs_enabled(dev_priv))
4013 return IRQ_NONE;
4014
Chris Wilsona266c7d2012-04-24 22:59:44 +01004015 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004016 do {
4017 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004018 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019
4020 /* Can't rely on pipestat interrupt bit in iir as it might
4021 * have been cleared after the pipestat interrupt was received.
4022 * It doesn't set the bit in iir again, but it still produces
4023 * interrupts (for non-MSI).
4024 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004025 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004026 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004027 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004028
Damien Lespiau055e3932014-08-18 13:49:10 +01004029 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004030 int reg = PIPESTAT(pipe);
4031 pipe_stats[pipe] = I915_READ(reg);
4032
Chris Wilson38bde182012-04-24 22:59:50 +01004033 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004034 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004035 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004036 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004037 }
4038 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004039 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004040
4041 if (!irq_received)
4042 break;
4043
Chris Wilsona266c7d2012-04-24 22:59:44 +01004044 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004045 if (I915_HAS_HOTPLUG(dev) &&
4046 iir & I915_DISPLAY_PORT_INTERRUPT)
4047 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004048
Chris Wilson38bde182012-04-24 22:59:50 +01004049 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004050 new_iir = I915_READ(IIR); /* Flush posted writes */
4051
Chris Wilsona266c7d2012-04-24 22:59:44 +01004052 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004053 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004054
Damien Lespiau055e3932014-08-18 13:49:10 +01004055 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004056 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004057 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004058 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004059
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004060 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4061 i915_handle_vblank(dev, plane, pipe, iir))
4062 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004063
4064 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4065 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004066
4067 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004068 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004069
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004070 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4071 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4072 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004073 }
4074
Chris Wilsona266c7d2012-04-24 22:59:44 +01004075 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4076 intel_opregion_asle_intr(dev);
4077
4078 /* With MSI, interrupts are only generated when iir
4079 * transitions from zero to nonzero. If another bit got
4080 * set while we were handling the existing iir bits, then
4081 * we would never get another interrupt.
4082 *
4083 * This is fine on non-MSI as well, as if we hit this path
4084 * we avoid exiting the interrupt handler only to generate
4085 * another one.
4086 *
4087 * Note that for MSI this could cause a stray interrupt report
4088 * if an interrupt landed in the time between writing IIR and
4089 * the posting read. This should be rare enough to never
4090 * trigger the 99% of 100,000 interrupts test for disabling
4091 * stray interrupts.
4092 */
Chris Wilson38bde182012-04-24 22:59:50 +01004093 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004094 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004095 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004096
4097 return ret;
4098}
4099
4100static void i915_irq_uninstall(struct drm_device * dev)
4101{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004102 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004103 int pipe;
4104
Chris Wilsona266c7d2012-04-24 22:59:44 +01004105 if (I915_HAS_HOTPLUG(dev)) {
4106 I915_WRITE(PORT_HOTPLUG_EN, 0);
4107 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4108 }
4109
Chris Wilson00d98eb2012-04-24 22:59:48 +01004110 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004111 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004112 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004113 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004114 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4115 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116 I915_WRITE(IMR, 0xffffffff);
4117 I915_WRITE(IER, 0x0);
4118
Chris Wilsona266c7d2012-04-24 22:59:44 +01004119 I915_WRITE(IIR, I915_READ(IIR));
4120}
4121
4122static void i965_irq_preinstall(struct drm_device * dev)
4123{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004124 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004125 int pipe;
4126
Chris Wilsonadca4732012-05-11 18:01:31 +01004127 I915_WRITE(PORT_HOTPLUG_EN, 0);
4128 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004129
4130 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004131 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132 I915_WRITE(PIPESTAT(pipe), 0);
4133 I915_WRITE(IMR, 0xffffffff);
4134 I915_WRITE(IER, 0x0);
4135 POSTING_READ(IER);
4136}
4137
4138static int i965_irq_postinstall(struct drm_device *dev)
4139{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004140 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004141 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004142 u32 error_mask;
4143
Chris Wilsona266c7d2012-04-24 22:59:44 +01004144 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004145 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004146 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004147 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4148 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4149 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4150 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4151 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4152
4153 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004154 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4155 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004156 enable_mask |= I915_USER_INTERRUPT;
4157
4158 if (IS_G4X(dev))
4159 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004160
Daniel Vetterb79480b2013-06-27 17:52:10 +02004161 /* Interrupt setup is already guaranteed to be single-threaded, this is
4162 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004163 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004164 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4165 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4166 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004167 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004168
Chris Wilsona266c7d2012-04-24 22:59:44 +01004169 /*
4170 * Enable some error detection, note the instruction error mask
4171 * bit is reserved, so we leave it masked.
4172 */
4173 if (IS_G4X(dev)) {
4174 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4175 GM45_ERROR_MEM_PRIV |
4176 GM45_ERROR_CP_PRIV |
4177 I915_ERROR_MEMORY_REFRESH);
4178 } else {
4179 error_mask = ~(I915_ERROR_PAGE_TABLE |
4180 I915_ERROR_MEMORY_REFRESH);
4181 }
4182 I915_WRITE(EMR, error_mask);
4183
4184 I915_WRITE(IMR, dev_priv->irq_mask);
4185 I915_WRITE(IER, enable_mask);
4186 POSTING_READ(IER);
4187
Daniel Vetter20afbda2012-12-11 14:05:07 +01004188 I915_WRITE(PORT_HOTPLUG_EN, 0);
4189 POSTING_READ(PORT_HOTPLUG_EN);
4190
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004191 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004192
4193 return 0;
4194}
4195
Egbert Eichbac56d52013-02-25 12:06:51 -05004196static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004197{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004198 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004199 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004200 u32 hotplug_en;
4201
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004202 assert_spin_locked(&dev_priv->irq_lock);
4203
Ville Syrjälä778eb332015-01-09 14:21:13 +02004204 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4205 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4206 /* Note HDMI and DP share hotplug bits */
4207 /* enable bits are the same for all generations */
4208 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03004209 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Ville Syrjälä778eb332015-01-09 14:21:13 +02004210 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4211 /* Programming the CRT detection parameters tends
4212 to generate a spurious hotplug event about three
4213 seconds later. So just do it once.
4214 */
4215 if (IS_G4X(dev))
4216 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4217 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4218 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004219
Ville Syrjälä778eb332015-01-09 14:21:13 +02004220 /* Ignore TV since it's buggy */
4221 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004222}
4223
Daniel Vetterff1f5252012-10-02 15:10:55 +02004224static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004225{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004226 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004227 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004228 u32 iir, new_iir;
4229 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004230 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004231 u32 flip_mask =
4232 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4233 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004234
Imre Deak2dd2a882015-02-24 11:14:30 +02004235 if (!intel_irqs_enabled(dev_priv))
4236 return IRQ_NONE;
4237
Chris Wilsona266c7d2012-04-24 22:59:44 +01004238 iir = I915_READ(IIR);
4239
Chris Wilsona266c7d2012-04-24 22:59:44 +01004240 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004241 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004242 bool blc_event = false;
4243
Chris Wilsona266c7d2012-04-24 22:59:44 +01004244 /* Can't rely on pipestat interrupt bit in iir as it might
4245 * have been cleared after the pipestat interrupt was received.
4246 * It doesn't set the bit in iir again, but it still produces
4247 * interrupts (for non-MSI).
4248 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004249 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004250 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004251 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004252
Damien Lespiau055e3932014-08-18 13:49:10 +01004253 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004254 int reg = PIPESTAT(pipe);
4255 pipe_stats[pipe] = I915_READ(reg);
4256
4257 /*
4258 * Clear the PIPE*STAT regs before the IIR
4259 */
4260 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004261 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004262 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004263 }
4264 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004265 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004266
4267 if (!irq_received)
4268 break;
4269
4270 ret = IRQ_HANDLED;
4271
4272 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004273 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4274 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004275
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004276 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004277 new_iir = I915_READ(IIR); /* Flush posted writes */
4278
Chris Wilsona266c7d2012-04-24 22:59:44 +01004279 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004280 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004281 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004282 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004283
Damien Lespiau055e3932014-08-18 13:49:10 +01004284 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004285 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004286 i915_handle_vblank(dev, pipe, pipe, iir))
4287 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004288
4289 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4290 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004291
4292 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004293 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004294
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004295 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4296 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004297 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004298
4299 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4300 intel_opregion_asle_intr(dev);
4301
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004302 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4303 gmbus_irq_handler(dev);
4304
Chris Wilsona266c7d2012-04-24 22:59:44 +01004305 /* With MSI, interrupts are only generated when iir
4306 * transitions from zero to nonzero. If another bit got
4307 * set while we were handling the existing iir bits, then
4308 * we would never get another interrupt.
4309 *
4310 * This is fine on non-MSI as well, as if we hit this path
4311 * we avoid exiting the interrupt handler only to generate
4312 * another one.
4313 *
4314 * Note that for MSI this could cause a stray interrupt report
4315 * if an interrupt landed in the time between writing IIR and
4316 * the posting read. This should be rare enough to never
4317 * trigger the 99% of 100,000 interrupts test for disabling
4318 * stray interrupts.
4319 */
4320 iir = new_iir;
4321 }
4322
4323 return ret;
4324}
4325
4326static void i965_irq_uninstall(struct drm_device * dev)
4327{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004328 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004329 int pipe;
4330
4331 if (!dev_priv)
4332 return;
4333
Chris Wilsonadca4732012-05-11 18:01:31 +01004334 I915_WRITE(PORT_HOTPLUG_EN, 0);
4335 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004336
4337 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004338 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004339 I915_WRITE(PIPESTAT(pipe), 0);
4340 I915_WRITE(IMR, 0xffffffff);
4341 I915_WRITE(IER, 0x0);
4342
Damien Lespiau055e3932014-08-18 13:49:10 +01004343 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004344 I915_WRITE(PIPESTAT(pipe),
4345 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4346 I915_WRITE(IIR, I915_READ(IIR));
4347}
4348
Daniel Vetter4cb21832014-09-15 14:55:26 +02004349static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004350{
Imre Deak63237512014-08-18 15:37:02 +03004351 struct drm_i915_private *dev_priv =
4352 container_of(work, typeof(*dev_priv),
Jani Nikula5fcece82015-05-27 15:03:42 +03004353 hotplug.reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004354 struct drm_device *dev = dev_priv->dev;
4355 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004356 int i;
4357
Imre Deak63237512014-08-18 15:37:02 +03004358 intel_runtime_pm_get(dev_priv);
4359
Daniel Vetter4cb21832014-09-15 14:55:26 +02004360 spin_lock_irq(&dev_priv->irq_lock);
Jani Nikulac91711f2015-05-28 15:43:48 +03004361 for_each_hpd_pin(i) {
Egbert Eichac4c16c2013-04-16 13:36:58 +02004362 struct drm_connector *connector;
4363
Jani Nikula5fcece82015-05-27 15:03:42 +03004364 if (dev_priv->hotplug.stats[i].state != HPD_DISABLED)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004365 continue;
4366
Jani Nikula5fcece82015-05-27 15:03:42 +03004367 dev_priv->hotplug.stats[i].state = HPD_ENABLED;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004368
4369 list_for_each_entry(connector, &mode_config->connector_list, head) {
4370 struct intel_connector *intel_connector = to_intel_connector(connector);
4371
4372 if (intel_connector->encoder->hpd_pin == i) {
4373 if (connector->polled != intel_connector->polled)
4374 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004375 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004376 connector->polled = intel_connector->polled;
4377 if (!connector->polled)
4378 connector->polled = DRM_CONNECTOR_POLL_HPD;
4379 }
4380 }
4381 }
4382 if (dev_priv->display.hpd_irq_setup)
4383 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004384 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004385
4386 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004387}
4388
Daniel Vetterfca52a52014-09-30 10:56:45 +02004389/**
4390 * intel_irq_init - initializes irq support
4391 * @dev_priv: i915 device instance
4392 *
4393 * This function initializes all the irq support including work items, timers
4394 * and all the vtables. It does not setup the interrupt itself though.
4395 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004396void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004397{
Daniel Vetterb9632912014-09-30 10:56:44 +02004398 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004399
Jani Nikula5fcece82015-05-27 15:03:42 +03004400 INIT_WORK(&dev_priv->hotplug.hotplug_work, i915_hotplug_work_func);
4401 INIT_WORK(&dev_priv->hotplug.dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004402 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004403 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004404
Deepak Sa6706b42014-03-15 20:23:22 +05304405 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004406 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004407 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004408 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004409 else
4410 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304411
Chris Wilson737b1502015-01-26 18:03:03 +02004412 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4413 i915_hangcheck_elapsed);
Jani Nikula5fcece82015-05-27 15:03:42 +03004414 INIT_DELAYED_WORK(&dev_priv->hotplug.reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004415 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004416
Tomas Janousek97a19a22012-12-08 13:48:13 +01004417 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004418
Daniel Vetterb9632912014-09-30 10:56:44 +02004419 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004420 dev->max_vblank_count = 0;
4421 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004422 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004423 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4424 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004425 } else {
4426 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4427 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004428 }
4429
Ville Syrjälä21da2702014-08-06 14:49:55 +03004430 /*
4431 * Opt out of the vblank disable timer on everything except gen2.
4432 * Gen2 doesn't have a hardware frame counter and so depends on
4433 * vblank interrupts to produce sane vblank seuquence numbers.
4434 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004435 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004436 dev->vblank_disable_immediate = true;
4437
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004438 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4439 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004440
Daniel Vetterb9632912014-09-30 10:56:44 +02004441 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004442 dev->driver->irq_handler = cherryview_irq_handler;
4443 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4444 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4445 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4446 dev->driver->enable_vblank = valleyview_enable_vblank;
4447 dev->driver->disable_vblank = valleyview_disable_vblank;
4448 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004449 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004450 dev->driver->irq_handler = valleyview_irq_handler;
4451 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4452 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4453 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4454 dev->driver->enable_vblank = valleyview_enable_vblank;
4455 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004456 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004457 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004458 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004459 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004460 dev->driver->irq_postinstall = gen8_irq_postinstall;
4461 dev->driver->irq_uninstall = gen8_irq_uninstall;
4462 dev->driver->enable_vblank = gen8_enable_vblank;
4463 dev->driver->disable_vblank = gen8_disable_vblank;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004464 if (HAS_PCH_SPLIT(dev))
4465 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4466 else
4467 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004468 } else if (HAS_PCH_SPLIT(dev)) {
4469 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004470 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004471 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4472 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4473 dev->driver->enable_vblank = ironlake_enable_vblank;
4474 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004475 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004476 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004477 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004478 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4479 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4480 dev->driver->irq_handler = i8xx_irq_handler;
4481 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004482 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004483 dev->driver->irq_preinstall = i915_irq_preinstall;
4484 dev->driver->irq_postinstall = i915_irq_postinstall;
4485 dev->driver->irq_uninstall = i915_irq_uninstall;
4486 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004487 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004488 dev->driver->irq_preinstall = i965_irq_preinstall;
4489 dev->driver->irq_postinstall = i965_irq_postinstall;
4490 dev->driver->irq_uninstall = i965_irq_uninstall;
4491 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004492 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004493 if (I915_HAS_HOTPLUG(dev_priv))
4494 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004495 dev->driver->enable_vblank = i915_enable_vblank;
4496 dev->driver->disable_vblank = i915_disable_vblank;
4497 }
4498}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004499
Daniel Vetterfca52a52014-09-30 10:56:45 +02004500/**
4501 * intel_hpd_init - initializes and enables hpd support
4502 * @dev_priv: i915 device instance
4503 *
4504 * This function enables the hotplug support. It requires that interrupts have
4505 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4506 * poll request can run concurrently to other code, so locking rules must be
4507 * obeyed.
4508 *
4509 * This is a separate step from interrupt enabling to simplify the locking rules
4510 * in the driver load and resume code.
4511 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004512void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004513{
Daniel Vetterb9632912014-09-30 10:56:44 +02004514 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004515 struct drm_mode_config *mode_config = &dev->mode_config;
4516 struct drm_connector *connector;
4517 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004518
Jani Nikulac91711f2015-05-28 15:43:48 +03004519 for_each_hpd_pin(i) {
Jani Nikula5fcece82015-05-27 15:03:42 +03004520 dev_priv->hotplug.stats[i].count = 0;
4521 dev_priv->hotplug.stats[i].state = HPD_ENABLED;
Egbert Eich821450c2013-04-16 13:36:55 +02004522 }
4523 list_for_each_entry(connector, &mode_config->connector_list, head) {
4524 struct intel_connector *intel_connector = to_intel_connector(connector);
4525 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004526 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4527 connector->polled = DRM_CONNECTOR_POLL_HPD;
4528 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004529 connector->polled = DRM_CONNECTOR_POLL_HPD;
4530 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004531
4532 /* Interrupt setup is already guaranteed to be single-threaded, this is
4533 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004534 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004535 if (dev_priv->display.hpd_irq_setup)
4536 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004537 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004538}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004539
Daniel Vetterfca52a52014-09-30 10:56:45 +02004540/**
4541 * intel_irq_install - enables the hardware interrupt
4542 * @dev_priv: i915 device instance
4543 *
4544 * This function enables the hardware interrupt handling, but leaves the hotplug
4545 * handling still disabled. It is called after intel_irq_init().
4546 *
4547 * In the driver load and resume code we need working interrupts in a few places
4548 * but don't want to deal with the hassle of concurrent probe and hotplug
4549 * workers. Hence the split into this two-stage approach.
4550 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004551int intel_irq_install(struct drm_i915_private *dev_priv)
4552{
4553 /*
4554 * We enable some interrupt sources in our postinstall hooks, so mark
4555 * interrupts as enabled _before_ actually enabling them to avoid
4556 * special cases in our ordering checks.
4557 */
4558 dev_priv->pm.irqs_enabled = true;
4559
4560 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4561}
4562
Daniel Vetterfca52a52014-09-30 10:56:45 +02004563/**
4564 * intel_irq_uninstall - finilizes all irq handling
4565 * @dev_priv: i915 device instance
4566 *
4567 * This stops interrupt and hotplug handling and unregisters and frees all
4568 * resources acquired in the init functions.
4569 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004570void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4571{
4572 drm_irq_uninstall(dev_priv->dev);
4573 intel_hpd_cancel_work(dev_priv);
4574 dev_priv->pm.irqs_enabled = false;
4575}
4576
Daniel Vetterfca52a52014-09-30 10:56:45 +02004577/**
4578 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4579 * @dev_priv: i915 device instance
4580 *
4581 * This function is used to disable interrupts at runtime, both in the runtime
4582 * pm and the system suspend/resume code.
4583 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004584void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004585{
Daniel Vetterb9632912014-09-30 10:56:44 +02004586 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004587 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004588 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004589}
4590
Daniel Vetterfca52a52014-09-30 10:56:45 +02004591/**
4592 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4593 * @dev_priv: i915 device instance
4594 *
4595 * This function is used to enable interrupts at runtime, both in the runtime
4596 * pm and the system suspend/resume code.
4597 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004598void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004599{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004600 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004601 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4602 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004603}