blob: f9d20a589ba15017be68213df1805e041fb75b6b [file] [log] [blame]
Stefan Roese7423d2d2012-11-26 15:46:12 +01001/*
2 * Copyright 2012 Stefan Roese
3 * Stefan Roese <sr@denx.de>
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Maxime Ripard71455702014-12-16 22:59:54 +010013#include "skeleton.dtsi"
Stefan Roese7423d2d2012-11-26 15:46:12 +010014
Maxime Ripard1f9f6a72014-12-16 22:59:56 +010015#include <dt-bindings/dma/sun4i-a10.h>
Maxime Ripard092a0c32014-12-16 22:59:57 +010016#include <dt-bindings/pinctrl/sun4i-a10.h>
Maxime Ripard1f9f6a72014-12-16 22:59:56 +010017
Stefan Roese7423d2d2012-11-26 15:46:12 +010018/ {
Maxime Ripard69144e32013-03-13 20:07:37 +010019 interrupt-parent = <&intc>;
20
Emilio Lópeze751cce2013-11-16 15:17:29 -030021 aliases {
22 ethernet0 = &emac;
Maxime Ripard10b302a2013-11-17 10:03:04 +010023 serial0 = &uart0;
24 serial1 = &uart1;
Maxime Ripard143b13d2014-01-02 22:05:04 +010025 serial2 = &uart2;
26 serial3 = &uart3;
27 serial4 = &uart4;
28 serial5 = &uart5;
29 serial6 = &uart6;
30 serial7 = &uart7;
Emilio Lópeze751cce2013-11-16 15:17:29 -030031 };
32
Hans de Goede5790d4e2014-11-14 16:34:34 +010033 chosen {
34 #address-cells = <1>;
35 #size-cells = <1>;
36 ranges;
37
Hans de Goedea9f8cda2014-11-18 12:07:13 +010038 framebuffer@0 {
39 compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
40 allwinner,pipeline = "de_be0-lcd0-hdmi";
Hans de Goede678e75d2014-11-16 17:09:32 +010041 clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
42 <&ahb_gates 44>;
Hans de Goede5790d4e2014-11-14 16:34:34 +010043 status = "disabled";
44 };
Hans de Goede8cedd662015-01-19 14:01:17 +010045
46 framebuffer@1 {
47 compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
48 allwinner,pipeline = "de_fe0-de_be0-lcd0-hdmi";
49 clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
50 <&ahb_gates 44>, <&ahb_gates 46>;
51 status = "disabled";
52 };
Hans de Goedefd18c7e2015-01-19 14:05:12 +010053
54 framebuffer@2 {
55 compatible = "allwinner,simple-framebuffer",
56 "simple-framebuffer";
57 allwinner,pipeline = "de_fe0-de_be0-lcd0";
58 clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 44>,
59 <&ahb_gates 46>;
60 status = "disabled";
61 };
62
63 framebuffer@3 {
64 compatible = "allwinner,simple-framebuffer",
65 "simple-framebuffer";
66 allwinner,pipeline = "de_fe0-de_be0-lcd0-tve0";
67 clocks = <&pll5 1>, <&ahb_gates 34>, <&ahb_gates 36>,
68 <&ahb_gates 44>, <&ahb_gates 46>;
69 status = "disabled";
70 };
Hans de Goede5790d4e2014-11-14 16:34:34 +010071 };
72
Maxime Ripard69144e32013-03-13 20:07:37 +010073 cpus {
Arnd Bergmann8b2efa892013-06-10 16:48:36 +020074 #address-cells = <1>;
75 #size-cells = <0>;
Chen-Yu Tsai7294be52015-01-06 10:35:23 +080076 cpu0: cpu@0 {
Lorenzo Pieralisi14c44aa2013-04-18 18:41:57 +010077 device_type = "cpu";
Maxime Ripard69144e32013-03-13 20:07:37 +010078 compatible = "arm,cortex-a8";
Lorenzo Pieralisi14c44aa2013-04-18 18:41:57 +010079 reg = <0x0>;
Chen-Yu Tsai7294be52015-01-06 10:35:23 +080080 clocks = <&cpu>;
81 clock-latency = <244144>; /* 8 32k periods */
82 operating-points = <
83 /* kHz uV */
84 1056000 1500000
85 1008000 1400000
86 912000 1350000
87 864000 1300000
88 624000 1250000
89 >;
90 #cooling-cells = <2>;
91 cooling-min-level = <0>;
92 cooling-max-level = <4>;
Maxime Ripard69144e32013-03-13 20:07:37 +010093 };
94 };
95
Stefan Roese7423d2d2012-11-26 15:46:12 +010096 memory {
97 reg = <0x40000000 0x80000000>;
98 };
Maxime Ripard874b4e42013-01-26 15:36:54 +010099
Maxime Ripard69144e32013-03-13 20:07:37 +0100100 clocks {
101 #address-cells = <1>;
102 #size-cells = <1>;
103 ranges;
104
105 /*
106 * This is a dummy clock, to be used as placeholder on
107 * other mux clocks when a specific parent clock is not
108 * yet implemented. It should be dropped when the driver
109 * is complete.
110 */
111 dummy: dummy {
112 #clock-cells = <0>;
113 compatible = "fixed-clock";
114 clock-frequency = <0>;
115 };
116
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800117 osc24M: clk@01c20050 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100118 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100119 compatible = "allwinner,sun4i-a10-osc-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100120 reg = <0x01c20050 0x4>;
Emilio López92fd6e02013-04-09 10:48:04 -0300121 clock-frequency = <24000000>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800122 clock-output-names = "osc24M";
Maxime Ripard69144e32013-03-13 20:07:37 +0100123 };
124
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800125 osc32k: clk@0 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100126 #clock-cells = <0>;
127 compatible = "fixed-clock";
128 clock-frequency = <32768>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800129 clock-output-names = "osc32k";
Maxime Ripard69144e32013-03-13 20:07:37 +0100130 };
131
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800132 pll1: clk@01c20000 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100133 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100134 compatible = "allwinner,sun4i-a10-pll1-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100135 reg = <0x01c20000 0x4>;
136 clocks = <&osc24M>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800137 clock-output-names = "pll1";
Maxime Ripard69144e32013-03-13 20:07:37 +0100138 };
139
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800140 pll4: clk@01c20018 {
Emilio Lópezec5589f2013-12-23 00:32:35 -0300141 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100142 compatible = "allwinner,sun4i-a10-pll1-clk";
Emilio Lópezec5589f2013-12-23 00:32:35 -0300143 reg = <0x01c20018 0x4>;
144 clocks = <&osc24M>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800145 clock-output-names = "pll4";
Emilio Lópezec5589f2013-12-23 00:32:35 -0300146 };
147
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800148 pll5: clk@01c20020 {
Emilio Lópezc3e5e662013-12-23 00:32:38 -0300149 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100150 compatible = "allwinner,sun4i-a10-pll5-clk";
Emilio Lópezc3e5e662013-12-23 00:32:38 -0300151 reg = <0x01c20020 0x4>;
152 clocks = <&osc24M>;
153 clock-output-names = "pll5_ddr", "pll5_other";
154 };
155
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800156 pll6: clk@01c20028 {
Emilio Lópezc3e5e662013-12-23 00:32:38 -0300157 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100158 compatible = "allwinner,sun4i-a10-pll6-clk";
Emilio Lópezc3e5e662013-12-23 00:32:38 -0300159 reg = <0x01c20028 0x4>;
160 clocks = <&osc24M>;
161 clock-output-names = "pll6_sata", "pll6_other", "pll6";
162 };
163
Maxime Ripard69144e32013-03-13 20:07:37 +0100164 /* dummy is 200M */
165 cpu: cpu@01c20054 {
166 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100167 compatible = "allwinner,sun4i-a10-cpu-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100168 reg = <0x01c20054 0x4>;
169 clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800170 clock-output-names = "cpu";
Maxime Ripard69144e32013-03-13 20:07:37 +0100171 };
172
173 axi: axi@01c20054 {
174 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100175 compatible = "allwinner,sun4i-a10-axi-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100176 reg = <0x01c20054 0x4>;
177 clocks = <&cpu>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800178 clock-output-names = "axi";
Maxime Ripard69144e32013-03-13 20:07:37 +0100179 };
180
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800181 axi_gates: clk@01c2005c {
Maxime Ripard69144e32013-03-13 20:07:37 +0100182 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100183 compatible = "allwinner,sun4i-a10-axi-gates-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100184 reg = <0x01c2005c 0x4>;
185 clocks = <&axi>;
186 clock-output-names = "axi_dram";
187 };
188
189 ahb: ahb@01c20054 {
190 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100191 compatible = "allwinner,sun4i-a10-ahb-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100192 reg = <0x01c20054 0x4>;
193 clocks = <&axi>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800194 clock-output-names = "ahb";
Maxime Ripard69144e32013-03-13 20:07:37 +0100195 };
196
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800197 ahb_gates: clk@01c20060 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100198 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100199 compatible = "allwinner,sun4i-a10-ahb-gates-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100200 reg = <0x01c20060 0x8>;
201 clocks = <&ahb>;
202 clock-output-names = "ahb_usb0", "ahb_ehci0",
203 "ahb_ohci0", "ahb_ehci1", "ahb_ohci1", "ahb_ss",
204 "ahb_dma", "ahb_bist", "ahb_mmc0", "ahb_mmc1",
205 "ahb_mmc2", "ahb_mmc3", "ahb_ms", "ahb_nand",
206 "ahb_sdram", "ahb_ace", "ahb_emac", "ahb_ts",
207 "ahb_spi0", "ahb_spi1", "ahb_spi2", "ahb_spi3",
208 "ahb_pata", "ahb_sata", "ahb_gps", "ahb_ve",
209 "ahb_tvd", "ahb_tve0", "ahb_tve1", "ahb_lcd0",
210 "ahb_lcd1", "ahb_csi0", "ahb_csi1", "ahb_hdmi",
211 "ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
212 "ahb_de_fe1", "ahb_mp", "ahb_mali400";
213 };
214
215 apb0: apb0@01c20054 {
216 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100217 compatible = "allwinner,sun4i-a10-apb0-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100218 reg = <0x01c20054 0x4>;
219 clocks = <&ahb>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800220 clock-output-names = "apb0";
Maxime Ripard69144e32013-03-13 20:07:37 +0100221 };
222
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800223 apb0_gates: clk@01c20068 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100224 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100225 compatible = "allwinner,sun4i-a10-apb0-gates-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100226 reg = <0x01c20068 0x4>;
227 clocks = <&apb0>;
228 clock-output-names = "apb0_codec", "apb0_spdif",
229 "apb0_ac97", "apb0_iis", "apb0_pio", "apb0_ir0",
230 "apb0_ir1", "apb0_keypad";
231 };
232
Emilio Lópezacbcc0f2014-11-06 11:40:30 +0800233 apb1: clk@01c20058 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100234 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100235 compatible = "allwinner,sun4i-a10-apb1-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100236 reg = <0x01c20058 0x4>;
Emilio Lópezacbcc0f2014-11-06 11:40:30 +0800237 clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800238 clock-output-names = "apb1";
Maxime Ripard69144e32013-03-13 20:07:37 +0100239 };
240
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800241 apb1_gates: clk@01c2006c {
Maxime Ripard69144e32013-03-13 20:07:37 +0100242 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100243 compatible = "allwinner,sun4i-a10-apb1-gates-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100244 reg = <0x01c2006c 0x4>;
245 clocks = <&apb1>;
246 clock-output-names = "apb1_i2c0", "apb1_i2c1",
247 "apb1_i2c2", "apb1_can", "apb1_scr",
248 "apb1_ps20", "apb1_ps21", "apb1_uart0",
249 "apb1_uart1", "apb1_uart2", "apb1_uart3",
250 "apb1_uart4", "apb1_uart5", "apb1_uart6",
251 "apb1_uart7";
252 };
Emilio López4b756ff2013-12-23 00:32:41 -0300253
254 nand_clk: clk@01c20080 {
255 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100256 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300257 reg = <0x01c20080 0x4>;
258 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
259 clock-output-names = "nand";
260 };
261
262 ms_clk: clk@01c20084 {
263 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100264 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300265 reg = <0x01c20084 0x4>;
266 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
267 clock-output-names = "ms";
268 };
269
270 mmc0_clk: clk@01c20088 {
271 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100272 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300273 reg = <0x01c20088 0x4>;
274 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
275 clock-output-names = "mmc0";
276 };
277
278 mmc1_clk: clk@01c2008c {
279 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100280 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300281 reg = <0x01c2008c 0x4>;
282 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
283 clock-output-names = "mmc1";
284 };
285
286 mmc2_clk: clk@01c20090 {
287 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100288 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300289 reg = <0x01c20090 0x4>;
290 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
291 clock-output-names = "mmc2";
292 };
293
294 mmc3_clk: clk@01c20094 {
295 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100296 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300297 reg = <0x01c20094 0x4>;
298 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
299 clock-output-names = "mmc3";
300 };
301
302 ts_clk: clk@01c20098 {
303 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100304 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300305 reg = <0x01c20098 0x4>;
306 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
307 clock-output-names = "ts";
308 };
309
310 ss_clk: clk@01c2009c {
311 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100312 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300313 reg = <0x01c2009c 0x4>;
314 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
315 clock-output-names = "ss";
316 };
317
318 spi0_clk: clk@01c200a0 {
319 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100320 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300321 reg = <0x01c200a0 0x4>;
322 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
323 clock-output-names = "spi0";
324 };
325
326 spi1_clk: clk@01c200a4 {
327 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100328 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300329 reg = <0x01c200a4 0x4>;
330 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
331 clock-output-names = "spi1";
332 };
333
334 spi2_clk: clk@01c200a8 {
335 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100336 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300337 reg = <0x01c200a8 0x4>;
338 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
339 clock-output-names = "spi2";
340 };
341
342 pata_clk: clk@01c200ac {
343 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100344 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300345 reg = <0x01c200ac 0x4>;
346 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
347 clock-output-names = "pata";
348 };
349
350 ir0_clk: clk@01c200b0 {
351 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100352 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300353 reg = <0x01c200b0 0x4>;
354 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
355 clock-output-names = "ir0";
356 };
357
358 ir1_clk: clk@01c200b4 {
359 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100360 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300361 reg = <0x01c200b4 0x4>;
362 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
363 clock-output-names = "ir1";
364 };
365
Roman Byshko0076c8b2014-02-07 16:21:51 +0100366 usb_clk: clk@01c200cc {
367 #clock-cells = <1>;
368 #reset-cells = <1>;
369 compatible = "allwinner,sun4i-a10-usb-clk";
370 reg = <0x01c200cc 0x4>;
371 clocks = <&pll6 1>;
372 clock-output-names = "usb_ohci0", "usb_ohci1", "usb_phy";
373 };
374
Emilio López4b756ff2013-12-23 00:32:41 -0300375 spi3_clk: clk@01c200d4 {
376 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100377 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300378 reg = <0x01c200d4 0x4>;
379 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
380 clock-output-names = "spi3";
381 };
Maxime Ripard69144e32013-03-13 20:07:37 +0100382 };
383
Maxime Ripardb74aec12013-08-03 16:07:36 +0200384 soc@01c00000 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100385 compatible = "simple-bus";
386 #address-cells = <1>;
387 #size-cells = <1>;
Maxime Ripard69144e32013-03-13 20:07:37 +0100388 ranges;
389
Emilio López1324f532014-08-04 17:09:57 -0300390 dma: dma-controller@01c02000 {
391 compatible = "allwinner,sun4i-a10-dma";
392 reg = <0x01c02000 0x1000>;
393 interrupts = <27>;
394 clocks = <&ahb_gates 6>;
395 #dma-cells = <2>;
396 };
397
Maxime Ripard65918e22014-02-22 22:35:55 +0100398 spi0: spi@01c05000 {
399 compatible = "allwinner,sun4i-a10-spi";
400 reg = <0x01c05000 0x1000>;
401 interrupts = <10>;
402 clocks = <&ahb_gates 20>, <&spi0_clk>;
403 clock-names = "ahb", "mod";
Maxime Ripard1f9f6a72014-12-16 22:59:56 +0100404 dmas = <&dma SUN4I_DMA_DEDICATED 27>,
405 <&dma SUN4I_DMA_DEDICATED 26>;
Emilio López4192ff82014-08-04 17:10:00 -0300406 dma-names = "rx", "tx";
Maxime Ripard65918e22014-02-22 22:35:55 +0100407 status = "disabled";
408 #address-cells = <1>;
409 #size-cells = <0>;
410 };
411
412 spi1: spi@01c06000 {
413 compatible = "allwinner,sun4i-a10-spi";
414 reg = <0x01c06000 0x1000>;
415 interrupts = <11>;
416 clocks = <&ahb_gates 21>, <&spi1_clk>;
417 clock-names = "ahb", "mod";
Maxime Ripard1f9f6a72014-12-16 22:59:56 +0100418 dmas = <&dma SUN4I_DMA_DEDICATED 9>,
419 <&dma SUN4I_DMA_DEDICATED 8>;
Emilio López4192ff82014-08-04 17:10:00 -0300420 dma-names = "rx", "tx";
Maxime Ripard65918e22014-02-22 22:35:55 +0100421 status = "disabled";
422 #address-cells = <1>;
423 #size-cells = <0>;
424 };
425
Maxime Riparde38afcb2013-05-30 03:49:23 +0000426 emac: ethernet@01c0b000 {
Maxime Ripard1c70e092014-02-02 14:49:13 +0100427 compatible = "allwinner,sun4i-a10-emac";
Maxime Riparde38afcb2013-05-30 03:49:23 +0000428 reg = <0x01c0b000 0x1000>;
429 interrupts = <55>;
430 clocks = <&ahb_gates 17>;
431 status = "disabled";
432 };
433
434 mdio@01c0b080 {
Maxime Ripard1c70e092014-02-02 14:49:13 +0100435 compatible = "allwinner,sun4i-a10-mdio";
Maxime Riparde38afcb2013-05-30 03:49:23 +0000436 reg = <0x01c0b080 0x14>;
437 status = "disabled";
438 #address-cells = <1>;
439 #size-cells = <0>;
440 };
441
David Lanzendörferb258b362014-05-02 17:57:18 +0200442 mmc0: mmc@01c0f000 {
443 compatible = "allwinner,sun4i-a10-mmc";
444 reg = <0x01c0f000 0x1000>;
445 clocks = <&ahb_gates 8>, <&mmc0_clk>;
446 clock-names = "ahb", "mmc";
447 interrupts = <32>;
448 status = "disabled";
449 };
450
451 mmc1: mmc@01c10000 {
452 compatible = "allwinner,sun4i-a10-mmc";
453 reg = <0x01c10000 0x1000>;
454 clocks = <&ahb_gates 9>, <&mmc1_clk>;
455 clock-names = "ahb", "mmc";
456 interrupts = <33>;
457 status = "disabled";
458 };
459
460 mmc2: mmc@01c11000 {
461 compatible = "allwinner,sun4i-a10-mmc";
462 reg = <0x01c11000 0x1000>;
463 clocks = <&ahb_gates 10>, <&mmc2_clk>;
464 clock-names = "ahb", "mmc";
465 interrupts = <34>;
466 status = "disabled";
467 };
468
469 mmc3: mmc@01c12000 {
470 compatible = "allwinner,sun4i-a10-mmc";
471 reg = <0x01c12000 0x1000>;
472 clocks = <&ahb_gates 11>, <&mmc3_clk>;
473 clock-names = "ahb", "mmc";
474 interrupts = <35>;
475 status = "disabled";
476 };
477
Roman Byshko6ab1ce22014-03-01 20:26:23 +0100478 usbphy: phy@01c13400 {
479 #phy-cells = <1>;
480 compatible = "allwinner,sun4i-a10-usb-phy";
481 reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
482 reg-names = "phy_ctrl", "pmu1", "pmu2";
483 clocks = <&usb_clk 8>;
484 clock-names = "usb_phy";
Chen-Yu Tsai4dba4182014-12-18 19:10:35 +0800485 resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>;
486 reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
Roman Byshko6ab1ce22014-03-01 20:26:23 +0100487 status = "disabled";
488 };
489
490 ehci0: usb@01c14000 {
491 compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
492 reg = <0x01c14000 0x100>;
493 interrupts = <39>;
494 clocks = <&ahb_gates 1>;
495 phys = <&usbphy 1>;
496 phy-names = "usb";
497 status = "disabled";
498 };
499
500 ohci0: usb@01c14400 {
501 compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
502 reg = <0x01c14400 0x100>;
503 interrupts = <64>;
504 clocks = <&usb_clk 6>, <&ahb_gates 2>;
505 phys = <&usbphy 1>;
506 phy-names = "usb";
507 status = "disabled";
508 };
509
Maxime Ripard65918e22014-02-22 22:35:55 +0100510 spi2: spi@01c17000 {
511 compatible = "allwinner,sun4i-a10-spi";
512 reg = <0x01c17000 0x1000>;
513 interrupts = <12>;
514 clocks = <&ahb_gates 22>, <&spi2_clk>;
515 clock-names = "ahb", "mod";
Maxime Ripard1f9f6a72014-12-16 22:59:56 +0100516 dmas = <&dma SUN4I_DMA_DEDICATED 29>,
517 <&dma SUN4I_DMA_DEDICATED 28>;
Emilio López4192ff82014-08-04 17:10:00 -0300518 dma-names = "rx", "tx";
Maxime Ripard65918e22014-02-22 22:35:55 +0100519 status = "disabled";
520 #address-cells = <1>;
521 #size-cells = <0>;
522 };
523
Oliver Schinagl248bd1e2014-03-01 20:26:21 +0100524 ahci: sata@01c18000 {
525 compatible = "allwinner,sun4i-a10-ahci";
526 reg = <0x01c18000 0x1000>;
527 interrupts = <56>;
528 clocks = <&pll6 0>, <&ahb_gates 25>;
529 status = "disabled";
530 };
531
Roman Byshko6ab1ce22014-03-01 20:26:23 +0100532 ehci1: usb@01c1c000 {
533 compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
534 reg = <0x01c1c000 0x100>;
535 interrupts = <40>;
536 clocks = <&ahb_gates 3>;
537 phys = <&usbphy 2>;
538 phy-names = "usb";
539 status = "disabled";
540 };
541
542 ohci1: usb@01c1c400 {
543 compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
544 reg = <0x01c1c400 0x100>;
545 interrupts = <65>;
546 clocks = <&usb_clk 7>, <&ahb_gates 4>;
547 phys = <&usbphy 2>;
548 phy-names = "usb";
549 status = "disabled";
550 };
551
Maxime Ripard65918e22014-02-22 22:35:55 +0100552 spi3: spi@01c1f000 {
553 compatible = "allwinner,sun4i-a10-spi";
554 reg = <0x01c1f000 0x1000>;
555 interrupts = <50>;
556 clocks = <&ahb_gates 23>, <&spi3_clk>;
557 clock-names = "ahb", "mod";
Maxime Ripard1f9f6a72014-12-16 22:59:56 +0100558 dmas = <&dma SUN4I_DMA_DEDICATED 31>,
559 <&dma SUN4I_DMA_DEDICATED 30>;
Emilio López4192ff82014-08-04 17:10:00 -0300560 dma-names = "rx", "tx";
Maxime Ripard65918e22014-02-22 22:35:55 +0100561 status = "disabled";
562 #address-cells = <1>;
563 #size-cells = <0>;
564 };
565
Maxime Ripard69144e32013-03-13 20:07:37 +0100566 intc: interrupt-controller@01c20400 {
Maxime Ripard09504a72014-02-07 21:50:26 +0100567 compatible = "allwinner,sun4i-a10-ic";
Maxime Ripard69144e32013-03-13 20:07:37 +0100568 reg = <0x01c20400 0x400>;
569 interrupt-controller;
570 #interrupt-cells = <1>;
571 };
572
Maxime Riparde10911e2013-01-27 19:26:05 +0100573 pio: pinctrl@01c20800 {
Maxime Ripard874b4e42013-01-26 15:36:54 +0100574 compatible = "allwinner,sun4i-a10-pinctrl";
575 reg = <0x01c20800 0x400>;
Maxime Ripard39138bc2013-04-06 15:00:48 +0200576 interrupts = <28>;
Emilio López36386d62013-03-27 18:20:41 -0300577 clocks = <&apb0_gates 5>;
Maxime Riparde10911e2013-01-27 19:26:05 +0100578 gpio-controller;
Maxime Ripard39138bc2013-04-06 15:00:48 +0200579 interrupt-controller;
Chen-Yu Tsai7d4ff962014-06-30 23:57:51 +0200580 #interrupt-cells = <2>;
Maxime Ripard874b4e42013-01-26 15:36:54 +0100581 #size-cells = <0>;
Maxime Riparde10911e2013-01-27 19:26:05 +0100582 #gpio-cells = <3>;
Maxime Ripard581981b2013-01-26 15:36:55 +0100583
Alexandre Belloni1d5726e2014-04-28 18:17:10 +0200584 pwm0_pins_a: pwm0@0 {
585 allwinner,pins = "PB2";
586 allwinner,function = "pwm";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100587 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
588 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Alexandre Belloni1d5726e2014-04-28 18:17:10 +0200589 };
590
591 pwm1_pins_a: pwm1@0 {
592 allwinner,pins = "PI3";
593 allwinner,function = "pwm";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100594 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
595 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Alexandre Belloni1d5726e2014-04-28 18:17:10 +0200596 };
597
Maxime Ripard581981b2013-01-26 15:36:55 +0100598 uart0_pins_a: uart0@0 {
599 allwinner,pins = "PB22", "PB23";
600 allwinner,function = "uart0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100601 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
602 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard581981b2013-01-26 15:36:55 +0100603 };
604
605 uart0_pins_b: uart0@1 {
606 allwinner,pins = "PF2", "PF4";
607 allwinner,function = "uart0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100608 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
609 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard581981b2013-01-26 15:36:55 +0100610 };
611
612 uart1_pins_a: uart1@0 {
613 allwinner,pins = "PA10", "PA11";
614 allwinner,function = "uart1";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100615 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
616 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard581981b2013-01-26 15:36:55 +0100617 };
Maxime Ripard27cce4f2013-03-10 13:44:38 +0100618
619 i2c0_pins_a: i2c0@0 {
620 allwinner,pins = "PB0", "PB1";
621 allwinner,function = "i2c0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100622 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
623 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard27cce4f2013-03-10 13:44:38 +0100624 };
625
626 i2c1_pins_a: i2c1@0 {
627 allwinner,pins = "PB18", "PB19";
628 allwinner,function = "i2c1";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100629 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
630 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard27cce4f2013-03-10 13:44:38 +0100631 };
632
633 i2c2_pins_a: i2c2@0 {
634 allwinner,pins = "PB20", "PB21";
635 allwinner,function = "i2c2";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100636 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
637 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard27cce4f2013-03-10 13:44:38 +0100638 };
Linus Torvalds496322b2013-07-09 18:24:39 -0700639
Maxime Ripardb21da662013-05-30 03:49:22 +0000640 emac_pins_a: emac0@0 {
641 allwinner,pins = "PA0", "PA1", "PA2",
642 "PA3", "PA4", "PA5", "PA6",
643 "PA7", "PA8", "PA9", "PA10",
644 "PA11", "PA12", "PA13", "PA14",
645 "PA15", "PA16";
646 allwinner,function = "emac";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100647 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
648 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripardb21da662013-05-30 03:49:22 +0000649 };
Hans de Goedeb5f86a32014-05-02 17:57:19 +0200650
651 mmc0_pins_a: mmc0@0 {
652 allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
653 allwinner,function = "mmc0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100654 allwinner,drive = <SUN4I_PINCTRL_30_MA>;
655 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Hans de Goedeb5f86a32014-05-02 17:57:19 +0200656 };
657
658 mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
659 allwinner,pins = "PH1";
660 allwinner,function = "gpio_in";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100661 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
662 allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
Hans de Goedeb5f86a32014-05-02 17:57:19 +0200663 };
Hans de Goedea4e10992014-06-30 23:57:58 +0200664
665 ir0_pins_a: ir0@0 {
666 allwinner,pins = "PB3","PB4";
667 allwinner,function = "ir0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100668 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
669 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Hans de Goedea4e10992014-06-30 23:57:58 +0200670 };
671
672 ir1_pins_a: ir1@0 {
673 allwinner,pins = "PB22","PB23";
674 allwinner,function = "ir1";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100675 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
676 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Hans de Goedea4e10992014-06-30 23:57:58 +0200677 };
Alexandru Gagniucec66d0b2014-12-08 04:14:01 -0600678
679 spi0_pins_a: spi0@0 {
680 allwinner,pins = "PI10", "PI11", "PI12", "PI13";
681 allwinner,function = "spi0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100682 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
683 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Alexandru Gagniucec66d0b2014-12-08 04:14:01 -0600684 };
685
686 spi1_pins_a: spi1@0 {
687 allwinner,pins = "PI16", "PI17", "PI18", "PI19";
688 allwinner,function = "spi1";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100689 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
690 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Alexandru Gagniucec66d0b2014-12-08 04:14:01 -0600691 };
692
693 spi2_pins_a: spi2@0 {
694 allwinner,pins = "PB14", "PB15", "PB16", "PB17";
695 allwinner,function = "spi2";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100696 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
697 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Alexandru Gagniucec66d0b2014-12-08 04:14:01 -0600698 };
699
700 spi2_pins_b: spi2@1 {
701 allwinner,pins = "PC19", "PC20", "PC21", "PC22";
702 allwinner,function = "spi2";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100703 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
704 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Alexandru Gagniucec66d0b2014-12-08 04:14:01 -0600705 };
Maxime Ripard874b4e42013-01-26 15:36:54 +0100706 };
Maxime Ripard89b3c992013-02-20 17:25:03 -0800707
Maxime Ripard69144e32013-03-13 20:07:37 +0100708 timer@01c20c00 {
Maxime Ripardb4f26442014-02-06 10:40:32 +0100709 compatible = "allwinner,sun4i-a10-timer";
Maxime Ripard69144e32013-03-13 20:07:37 +0100710 reg = <0x01c20c00 0x90>;
711 interrupts = <22>;
712 clocks = <&osc24M>;
713 };
714
715 wdt: watchdog@01c20c90 {
Maxime Ripardca5d04d2014-02-07 22:29:26 +0100716 compatible = "allwinner,sun4i-a10-wdt";
Maxime Ripard69144e32013-03-13 20:07:37 +0100717 reg = <0x01c20c90 0x10>;
718 };
719
Carlo Caioneb5d905c2013-10-16 20:30:26 +0200720 rtc: rtc@01c20d00 {
Maxime Ripard5fc4bc82014-04-03 14:50:03 -0700721 compatible = "allwinner,sun4i-a10-rtc";
Carlo Caioneb5d905c2013-10-16 20:30:26 +0200722 reg = <0x01c20d00 0x20>;
723 interrupts = <24>;
724 };
725
Alexandre Belloni4b57a392014-04-28 18:17:11 +0200726 pwm: pwm@01c20e00 {
727 compatible = "allwinner,sun4i-a10-pwm";
728 reg = <0x01c20e00 0xc>;
729 clocks = <&osc24M>;
730 #pwm-cells = <3>;
731 status = "disabled";
732 };
733
Hans de Goedea4e10992014-06-30 23:57:58 +0200734 ir0: ir@01c21800 {
735 compatible = "allwinner,sun4i-a10-ir";
736 clocks = <&apb0_gates 6>, <&ir0_clk>;
737 clock-names = "apb", "ir";
738 interrupts = <5>;
739 reg = <0x01c21800 0x40>;
740 status = "disabled";
741 };
742
743 ir1: ir@01c21c00 {
744 compatible = "allwinner,sun4i-a10-ir";
745 clocks = <&apb0_gates 7>, <&ir1_clk>;
746 clock-names = "apb", "ir";
747 interrupts = <6>;
748 reg = <0x01c21c00 0x40>;
749 status = "disabled";
750 };
751
Hans de Goedeb0512e12014-12-23 11:13:20 +0100752 lradc: lradc@01c22800 {
753 compatible = "allwinner,sun4i-a10-lradc-keys";
754 reg = <0x01c22800 0x100>;
755 interrupts = <31>;
756 status = "disabled";
757 };
758
Oliver Schinagl2bad9692013-09-03 12:33:28 +0200759 sid: eeprom@01c23800 {
Maxime Ripard043d56e2014-02-07 22:20:40 +0100760 compatible = "allwinner,sun4i-a10-sid";
Oliver Schinagl2bad9692013-09-03 12:33:28 +0200761 reg = <0x01c23800 0x10>;
762 };
763
Hans de Goede57c88392013-12-31 17:20:50 +0100764 rtp: rtp@01c25000 {
Maxime Ripard40dd8f32014-02-02 14:52:40 +0100765 compatible = "allwinner,sun4i-a10-ts";
Hans de Goede57c88392013-12-31 17:20:50 +0100766 reg = <0x01c25000 0x100>;
767 interrupts = <29>;
Chen-Yu Tsai41e7afb2015-01-06 10:35:15 +0800768 #thermal-sensor-cells = <0>;
Hans de Goede57c88392013-12-31 17:20:50 +0100769 };
770
Maxime Ripard89b3c992013-02-20 17:25:03 -0800771 uart0: serial@01c28000 {
772 compatible = "snps,dw-apb-uart";
773 reg = <0x01c28000 0x400>;
774 interrupts = <1>;
775 reg-shift = <2>;
776 reg-io-width = <4>;
Emilio López9ff49ec2013-03-27 18:20:39 -0300777 clocks = <&apb1_gates 16>;
Maxime Ripard89b3c992013-02-20 17:25:03 -0800778 status = "disabled";
779 };
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800780
Maxime Ripard69144e32013-03-13 20:07:37 +0100781 uart1: serial@01c28400 {
782 compatible = "snps,dw-apb-uart";
783 reg = <0x01c28400 0x400>;
784 interrupts = <2>;
785 reg-shift = <2>;
786 reg-io-width = <4>;
787 clocks = <&apb1_gates 17>;
788 status = "disabled";
789 };
790
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800791 uart2: serial@01c28800 {
792 compatible = "snps,dw-apb-uart";
793 reg = <0x01c28800 0x400>;
794 interrupts = <3>;
795 reg-shift = <2>;
796 reg-io-width = <4>;
Emilio López9ff49ec2013-03-27 18:20:39 -0300797 clocks = <&apb1_gates 18>;
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800798 status = "disabled";
799 };
800
Maxime Ripard69144e32013-03-13 20:07:37 +0100801 uart3: serial@01c28c00 {
802 compatible = "snps,dw-apb-uart";
803 reg = <0x01c28c00 0x400>;
804 interrupts = <4>;
805 reg-shift = <2>;
806 reg-io-width = <4>;
807 clocks = <&apb1_gates 19>;
808 status = "disabled";
809 };
810
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800811 uart4: serial@01c29000 {
812 compatible = "snps,dw-apb-uart";
813 reg = <0x01c29000 0x400>;
814 interrupts = <17>;
815 reg-shift = <2>;
816 reg-io-width = <4>;
Emilio López9ff49ec2013-03-27 18:20:39 -0300817 clocks = <&apb1_gates 20>;
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800818 status = "disabled";
819 };
820
821 uart5: serial@01c29400 {
822 compatible = "snps,dw-apb-uart";
823 reg = <0x01c29400 0x400>;
824 interrupts = <18>;
825 reg-shift = <2>;
826 reg-io-width = <4>;
Emilio López9ff49ec2013-03-27 18:20:39 -0300827 clocks = <&apb1_gates 21>;
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800828 status = "disabled";
829 };
830
831 uart6: serial@01c29800 {
832 compatible = "snps,dw-apb-uart";
833 reg = <0x01c29800 0x400>;
834 interrupts = <19>;
835 reg-shift = <2>;
836 reg-io-width = <4>;
Emilio López9ff49ec2013-03-27 18:20:39 -0300837 clocks = <&apb1_gates 22>;
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800838 status = "disabled";
839 };
840
841 uart7: serial@01c29c00 {
842 compatible = "snps,dw-apb-uart";
843 reg = <0x01c29c00 0x400>;
844 interrupts = <20>;
845 reg-shift = <2>;
846 reg-io-width = <4>;
Emilio López9ff49ec2013-03-27 18:20:39 -0300847 clocks = <&apb1_gates 23>;
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800848 status = "disabled";
849 };
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100850
851 i2c0: i2c@01c2ac00 {
Maxime Ripardd2755452014-03-31 14:54:58 +0200852 compatible = "allwinner,sun4i-a10-i2c";
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100853 reg = <0x01c2ac00 0x400>;
854 interrupts = <7>;
855 clocks = <&apb1_gates 0>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100856 status = "disabled";
Hans de Goede60bbe312014-04-13 13:41:03 +0200857 #address-cells = <1>;
858 #size-cells = <0>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100859 };
860
861 i2c1: i2c@01c2b000 {
Maxime Ripardd2755452014-03-31 14:54:58 +0200862 compatible = "allwinner,sun4i-a10-i2c";
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100863 reg = <0x01c2b000 0x400>;
864 interrupts = <8>;
865 clocks = <&apb1_gates 1>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100866 status = "disabled";
Hans de Goede60bbe312014-04-13 13:41:03 +0200867 #address-cells = <1>;
868 #size-cells = <0>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100869 };
870
871 i2c2: i2c@01c2b400 {
Maxime Ripardd2755452014-03-31 14:54:58 +0200872 compatible = "allwinner,sun4i-a10-i2c";
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100873 reg = <0x01c2b400 0x400>;
874 interrupts = <9>;
875 clocks = <&apb1_gates 2>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100876 status = "disabled";
Hans de Goede60bbe312014-04-13 13:41:03 +0200877 #address-cells = <1>;
878 #size-cells = <0>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100879 };
Maxime Ripard874b4e42013-01-26 15:36:54 +0100880 };
Stefan Roese7423d2d2012-11-26 15:46:12 +0100881};