blob: 019e02707cd5e3c893b3b6602a1847260b3ba401 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
57#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
58
Joerg Roedel815b33f2011-04-06 17:26:49 +020059#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020060
Joerg Roedel307d5852016-07-05 11:54:04 +020061/* IO virtual address start page frame number */
62#define IOVA_START_PFN (1)
63#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
64#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
65
Joerg Roedel81cd07b2016-07-07 18:01:10 +020066/* Reserved IOVA ranges */
67#define MSI_RANGE_START (0xfee00000)
68#define MSI_RANGE_END (0xfeefffff)
69#define HT_RANGE_START (0xfd00000000ULL)
70#define HT_RANGE_END (0xffffffffffULL)
71
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020072/*
73 * This bitmap is used to advertise the page sizes our hardware support
74 * to the IOMMU core, which will then use this information to split
75 * physically contiguous memory regions it is mapping into page sizes
76 * that we support.
77 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010078 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020079 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081
Joerg Roedelb6c02712008-06-26 21:27:53 +020082static DEFINE_RWLOCK(amd_iommu_devtable_lock);
83
Joerg Roedel8fa5f802011-06-09 12:24:45 +020084/* List of all available dev_data structures */
85static LIST_HEAD(dev_data_list);
86static DEFINE_SPINLOCK(dev_data_list_lock);
87
Joerg Roedel6efed632012-06-14 15:52:58 +020088LIST_HEAD(ioapic_map);
89LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040090LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020091
Joerg Roedelc5b5da92016-07-06 11:55:37 +020092#define FLUSH_QUEUE_SIZE 256
93
94struct flush_queue_entry {
95 unsigned long iova_pfn;
96 unsigned long pages;
97 struct dma_ops_domain *dma_dom;
98};
99
100struct flush_queue {
101 spinlock_t lock;
102 unsigned next;
103 struct flush_queue_entry *entries;
104};
105
Wei Yongjuna5604f22016-07-28 02:09:53 +0000106static DEFINE_PER_CPU(struct flush_queue, flush_queue);
Joerg Roedelc5b5da92016-07-06 11:55:37 +0200107
Joerg Roedelbb279472016-07-06 13:56:36 +0200108static atomic_t queue_timer_on;
109static struct timer_list queue_timer;
110
Joerg Roedel0feae532009-08-26 15:26:30 +0200111/*
112 * Domain for untranslated devices - only allocated
113 * if iommu=pt passed on kernel cmd line.
114 */
Thierry Redingb22f6432014-06-27 09:03:12 +0200115static const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +0100116
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100117static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100118int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100119
Joerg Roedelac1534a2012-06-21 14:52:40 +0200120static struct dma_map_ops amd_iommu_dma_ops;
121
Joerg Roedel431b2a22008-07-11 17:14:22 +0200122/*
Joerg Roedel50917e22014-08-05 16:38:38 +0200123 * This struct contains device specific data for the IOMMU
124 */
125struct iommu_dev_data {
126 struct list_head list; /* For domain->dev_list */
127 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +0200128 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +0200129 u16 devid; /* PCI Device ID */
Joerg Roedele3156042016-04-08 15:12:24 +0200130 u16 alias; /* Alias Device ID */
Joerg Roedel50917e22014-08-05 16:38:38 +0200131 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +0200132 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +0200133 struct {
134 bool enabled;
135 int qdep;
136 } ats; /* ATS state */
137 bool pri_tlp; /* PASID TLB required for
138 PPR completions */
139 u32 errata; /* Bitmap for errata to apply */
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -0500140 bool use_vapic; /* Enable device to use vapic mode */
Joerg Roedel50917e22014-08-05 16:38:38 +0200141};
142
143/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200144 * general struct to manage commands send to an IOMMU
145 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200146struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200147 u32 data[4];
148};
149
Joerg Roedel05152a02012-06-15 16:53:51 +0200150struct kmem_cache *amd_iommu_irq_cache;
151
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200152static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200153static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100154static void detach_device(struct device *dev);
Chris Wrightc1eee672009-05-21 00:56:58 -0700155
Joerg Roedel007b74b2015-12-21 12:53:54 +0100156/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100157 * Data container for a dma_ops specific protection domain
158 */
159struct dma_ops_domain {
160 /* generic protection domain information */
161 struct protection_domain domain;
162
Joerg Roedel307d5852016-07-05 11:54:04 +0200163 /* IOVA RB-Tree */
164 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100165};
166
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200167static struct iova_domain reserved_iova_ranges;
168static struct lock_class_key reserved_rbtree_key;
169
Joerg Roedel15898bb2009-11-24 15:39:42 +0100170/****************************************************************************
171 *
172 * Helper functions
173 *
174 ****************************************************************************/
175
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400176static inline int match_hid_uid(struct device *dev,
177 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100178{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400179 const char *hid, *uid;
180
181 hid = acpi_device_hid(ACPI_COMPANION(dev));
182 uid = acpi_device_uid(ACPI_COMPANION(dev));
183
184 if (!hid || !(*hid))
185 return -ENODEV;
186
187 if (!uid || !(*uid))
188 return strcmp(hid, entry->hid);
189
190 if (!(*entry->uid))
191 return strcmp(hid, entry->hid);
192
193 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100194}
195
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400196static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200197{
198 struct pci_dev *pdev = to_pci_dev(dev);
199
200 return PCI_DEVID(pdev->bus->number, pdev->devfn);
201}
202
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400203static inline int get_acpihid_device_id(struct device *dev,
204 struct acpihid_map_entry **entry)
205{
206 struct acpihid_map_entry *p;
207
208 list_for_each_entry(p, &acpihid_map, list) {
209 if (!match_hid_uid(dev, p)) {
210 if (entry)
211 *entry = p;
212 return p->devid;
213 }
214 }
215 return -EINVAL;
216}
217
218static inline int get_device_id(struct device *dev)
219{
220 int devid;
221
222 if (dev_is_pci(dev))
223 devid = get_pci_device_id(dev);
224 else
225 devid = get_acpihid_device_id(dev, NULL);
226
227 return devid;
228}
229
Joerg Roedel15898bb2009-11-24 15:39:42 +0100230static struct protection_domain *to_pdomain(struct iommu_domain *dom)
231{
232 return container_of(dom, struct protection_domain, domain);
233}
234
Joerg Roedelb3311b02016-07-08 13:31:31 +0200235static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
236{
237 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
238 return container_of(domain, struct dma_ops_domain, domain);
239}
240
Joerg Roedelf62dda62011-06-09 12:55:35 +0200241static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200242{
243 struct iommu_dev_data *dev_data;
244 unsigned long flags;
245
246 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
247 if (!dev_data)
248 return NULL;
249
Joerg Roedelf62dda62011-06-09 12:55:35 +0200250 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200251
252 spin_lock_irqsave(&dev_data_list_lock, flags);
253 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
254 spin_unlock_irqrestore(&dev_data_list_lock, flags);
255
256 return dev_data;
257}
258
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200259static struct iommu_dev_data *search_dev_data(u16 devid)
260{
261 struct iommu_dev_data *dev_data;
262 unsigned long flags;
263
264 spin_lock_irqsave(&dev_data_list_lock, flags);
265 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
266 if (dev_data->devid == devid)
267 goto out_unlock;
268 }
269
270 dev_data = NULL;
271
272out_unlock:
273 spin_unlock_irqrestore(&dev_data_list_lock, flags);
274
275 return dev_data;
276}
277
Joerg Roedele3156042016-04-08 15:12:24 +0200278static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
279{
280 *(u16 *)data = alias;
281 return 0;
282}
283
284static u16 get_alias(struct device *dev)
285{
286 struct pci_dev *pdev = to_pci_dev(dev);
287 u16 devid, ivrs_alias, pci_alias;
288
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200289 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200290 devid = get_device_id(dev);
291 ivrs_alias = amd_iommu_alias_table[devid];
292 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
293
294 if (ivrs_alias == pci_alias)
295 return ivrs_alias;
296
297 /*
298 * DMA alias showdown
299 *
300 * The IVRS is fairly reliable in telling us about aliases, but it
301 * can't know about every screwy device. If we don't have an IVRS
302 * reported alias, use the PCI reported alias. In that case we may
303 * still need to initialize the rlookup and dev_table entries if the
304 * alias is to a non-existent device.
305 */
306 if (ivrs_alias == devid) {
307 if (!amd_iommu_rlookup_table[pci_alias]) {
308 amd_iommu_rlookup_table[pci_alias] =
309 amd_iommu_rlookup_table[devid];
310 memcpy(amd_iommu_dev_table[pci_alias].data,
311 amd_iommu_dev_table[devid].data,
312 sizeof(amd_iommu_dev_table[pci_alias].data));
313 }
314
315 return pci_alias;
316 }
317
318 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
319 "for device %s[%04x:%04x], kernel reported alias "
320 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
321 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
322 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
323 PCI_FUNC(pci_alias));
324
325 /*
326 * If we don't have a PCI DMA alias and the IVRS alias is on the same
327 * bus, then the IVRS table may know about a quirk that we don't.
328 */
329 if (pci_alias == devid &&
330 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700331 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200332 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
333 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
334 dev_name(dev));
335 }
336
337 return ivrs_alias;
338}
339
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200340static struct iommu_dev_data *find_dev_data(u16 devid)
341{
342 struct iommu_dev_data *dev_data;
343
344 dev_data = search_dev_data(devid);
345
346 if (dev_data == NULL)
347 dev_data = alloc_dev_data(devid);
348
349 return dev_data;
350}
351
Joerg Roedel657cbb62009-11-23 15:26:46 +0100352static struct iommu_dev_data *get_dev_data(struct device *dev)
353{
354 return dev->archdata.iommu;
355}
356
Wan Zongshunb097d112016-04-01 09:06:04 -0400357/*
358* Find or create an IOMMU group for a acpihid device.
359*/
360static struct iommu_group *acpihid_device_group(struct device *dev)
361{
362 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300363 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400364
365 devid = get_acpihid_device_id(dev, &entry);
366 if (devid < 0)
367 return ERR_PTR(devid);
368
369 list_for_each_entry(p, &acpihid_map, list) {
370 if ((devid == p->devid) && p->group)
371 entry->group = p->group;
372 }
373
374 if (!entry->group)
375 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000376 else
377 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400378
379 return entry->group;
380}
381
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100382static bool pci_iommuv2_capable(struct pci_dev *pdev)
383{
384 static const int caps[] = {
385 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100386 PCI_EXT_CAP_ID_PRI,
387 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100388 };
389 int i, pos;
390
391 for (i = 0; i < 3; ++i) {
392 pos = pci_find_ext_capability(pdev, caps[i]);
393 if (pos == 0)
394 return false;
395 }
396
397 return true;
398}
399
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100400static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
401{
402 struct iommu_dev_data *dev_data;
403
404 dev_data = get_dev_data(&pdev->dev);
405
406 return dev_data->errata & (1 << erratum) ? true : false;
407}
408
Joerg Roedel71c70982009-11-24 16:43:06 +0100409/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100410 * This function checks if the driver got a valid device from the caller to
411 * avoid dereferencing invalid pointers.
412 */
413static bool check_device(struct device *dev)
414{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400415 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100416
417 if (!dev || !dev->dma_mask)
418 return false;
419
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100420 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200421 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400422 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100423
424 /* Out of our scope? */
425 if (devid > amd_iommu_last_bdf)
426 return false;
427
428 if (amd_iommu_rlookup_table[devid] == NULL)
429 return false;
430
431 return true;
432}
433
Alex Williamson25b11ce2014-09-19 10:03:13 -0600434static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600435{
Alex Williamson2851db22012-10-08 22:49:41 -0600436 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600437
Alex Williamson65d53522014-07-03 09:51:30 -0600438 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200439 if (IS_ERR(group))
440 return;
441
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200442 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600443}
444
445static int iommu_init_device(struct device *dev)
446{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600447 struct iommu_dev_data *dev_data;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400448 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600449
450 if (dev->archdata.iommu)
451 return 0;
452
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400453 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200454 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400455 return devid;
456
457 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600458 if (!dev_data)
459 return -ENOMEM;
460
Joerg Roedele3156042016-04-08 15:12:24 +0200461 dev_data->alias = get_alias(dev);
462
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400463 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100464 struct amd_iommu *iommu;
465
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400466 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100467 dev_data->iommu_v2 = iommu->is_iommu_v2;
468 }
469
Joerg Roedel657cbb62009-11-23 15:26:46 +0100470 dev->archdata.iommu = dev_data;
471
Alex Williamson066f2e92014-06-12 16:12:37 -0600472 iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
473 dev);
474
Joerg Roedel657cbb62009-11-23 15:26:46 +0100475 return 0;
476}
477
Joerg Roedel26018872011-06-06 16:50:14 +0200478static void iommu_ignore_device(struct device *dev)
479{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400480 u16 alias;
481 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200482
483 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200484 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400485 return;
486
Joerg Roedele3156042016-04-08 15:12:24 +0200487 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200488
489 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
490 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
491
492 amd_iommu_rlookup_table[devid] = NULL;
493 amd_iommu_rlookup_table[alias] = NULL;
494}
495
Joerg Roedel657cbb62009-11-23 15:26:46 +0100496static void iommu_uninit_device(struct device *dev)
497{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400498 int devid;
499 struct iommu_dev_data *dev_data;
Alex Williamsonc1931092014-07-03 09:51:24 -0600500
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400501 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200502 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400503 return;
504
505 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600506 if (!dev_data)
507 return;
508
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100509 if (dev_data->domain)
510 detach_device(dev);
511
Alex Williamson066f2e92014-06-12 16:12:37 -0600512 iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
513 dev);
514
Alex Williamson9dcd6132012-05-30 14:19:07 -0600515 iommu_group_remove_device(dev);
516
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200517 /* Remove dma-ops */
518 dev->archdata.dma_ops = NULL;
519
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200520 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600521 * We keep dev_data around for unplugged devices and reuse it when the
522 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200523 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100524}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100525
Joerg Roedel431b2a22008-07-11 17:14:22 +0200526/****************************************************************************
527 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200528 * Interrupt handling functions
529 *
530 ****************************************************************************/
531
Joerg Roedele3e59872009-09-03 14:02:10 +0200532static void dump_dte_entry(u16 devid)
533{
534 int i;
535
Joerg Roedelee6c2862011-11-09 12:06:03 +0100536 for (i = 0; i < 4; ++i)
537 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200538 amd_iommu_dev_table[devid].data[i]);
539}
540
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200541static void dump_command(unsigned long phys_addr)
542{
543 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
544 int i;
545
546 for (i = 0; i < 4; ++i)
547 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
548}
549
Joerg Roedela345b232009-09-03 15:01:43 +0200550static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200551{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200552 int type, devid, domid, flags;
553 volatile u32 *event = __evt;
554 int count = 0;
555 u64 address;
556
557retry:
558 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
559 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
560 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
561 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
562 address = (u64)(((u64)event[3]) << 32) | event[2];
563
564 if (type == 0) {
565 /* Did we hit the erratum? */
566 if (++count == LOOP_TIMEOUT) {
567 pr_err("AMD-Vi: No event written to event log\n");
568 return;
569 }
570 udelay(1);
571 goto retry;
572 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200573
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200574 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200575
576 switch (type) {
577 case EVENT_TYPE_ILL_DEV:
578 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
579 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700580 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200581 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200582 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200583 break;
584 case EVENT_TYPE_IO_FAULT:
585 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
586 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700587 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200588 domid, address, flags);
589 break;
590 case EVENT_TYPE_DEV_TAB_ERR:
591 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
592 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700593 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200594 address, flags);
595 break;
596 case EVENT_TYPE_PAGE_TAB_ERR:
597 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
598 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700599 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200600 domid, address, flags);
601 break;
602 case EVENT_TYPE_ILL_CMD:
603 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200604 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200605 break;
606 case EVENT_TYPE_CMD_HARD_ERR:
607 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
608 "flags=0x%04x]\n", address, flags);
609 break;
610 case EVENT_TYPE_IOTLB_INV_TO:
611 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
612 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700613 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200614 address);
615 break;
616 case EVENT_TYPE_INV_DEV_REQ:
617 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
618 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700619 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200620 address, flags);
621 break;
622 default:
623 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
624 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200625
626 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200627}
628
629static void iommu_poll_events(struct amd_iommu *iommu)
630{
631 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200632
633 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
634 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
635
636 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200637 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200638 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200639 }
640
641 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200642}
643
Joerg Roedeleee53532012-06-01 15:20:23 +0200644static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100645{
646 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100647
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100648 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
649 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
650 return;
651 }
652
653 fault.address = raw[1];
654 fault.pasid = PPR_PASID(raw[0]);
655 fault.device_id = PPR_DEVID(raw[0]);
656 fault.tag = PPR_TAG(raw[0]);
657 fault.flags = PPR_FLAGS(raw[0]);
658
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100659 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
660}
661
662static void iommu_poll_ppr_log(struct amd_iommu *iommu)
663{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100664 u32 head, tail;
665
666 if (iommu->ppr_log == NULL)
667 return;
668
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100669 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
670 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
671
672 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200673 volatile u64 *raw;
674 u64 entry[2];
675 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100676
Joerg Roedeleee53532012-06-01 15:20:23 +0200677 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100678
Joerg Roedeleee53532012-06-01 15:20:23 +0200679 /*
680 * Hardware bug: Interrupt may arrive before the entry is
681 * written to memory. If this happens we need to wait for the
682 * entry to arrive.
683 */
684 for (i = 0; i < LOOP_TIMEOUT; ++i) {
685 if (PPR_REQ_TYPE(raw[0]) != 0)
686 break;
687 udelay(1);
688 }
689
690 /* Avoid memcpy function-call overhead */
691 entry[0] = raw[0];
692 entry[1] = raw[1];
693
694 /*
695 * To detect the hardware bug we need to clear the entry
696 * back to zero.
697 */
698 raw[0] = raw[1] = 0UL;
699
700 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100701 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
702 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200703
Joerg Roedeleee53532012-06-01 15:20:23 +0200704 /* Handle PPR entry */
705 iommu_handle_ppr_entry(iommu, entry);
706
Joerg Roedeleee53532012-06-01 15:20:23 +0200707 /* Refresh ring-buffer information */
708 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100709 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
710 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100711}
712
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500713#ifdef CONFIG_IRQ_REMAP
714static int (*iommu_ga_log_notifier)(u32);
715
716int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
717{
718 iommu_ga_log_notifier = notifier;
719
720 return 0;
721}
722EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
723
724static void iommu_poll_ga_log(struct amd_iommu *iommu)
725{
726 u32 head, tail, cnt = 0;
727
728 if (iommu->ga_log == NULL)
729 return;
730
731 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
732 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
733
734 while (head != tail) {
735 volatile u64 *raw;
736 u64 log_entry;
737
738 raw = (u64 *)(iommu->ga_log + head);
739 cnt++;
740
741 /* Avoid memcpy function-call overhead */
742 log_entry = *raw;
743
744 /* Update head pointer of hardware ring-buffer */
745 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
746 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
747
748 /* Handle GA entry */
749 switch (GA_REQ_TYPE(log_entry)) {
750 case GA_GUEST_NR:
751 if (!iommu_ga_log_notifier)
752 break;
753
754 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
755 __func__, GA_DEVID(log_entry),
756 GA_TAG(log_entry));
757
758 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
759 pr_err("AMD-Vi: GA log notifier failed.\n");
760 break;
761 default:
762 break;
763 }
764 }
765}
766#endif /* CONFIG_IRQ_REMAP */
767
768#define AMD_IOMMU_INT_MASK \
769 (MMIO_STATUS_EVT_INT_MASK | \
770 MMIO_STATUS_PPR_INT_MASK | \
771 MMIO_STATUS_GALOG_INT_MASK)
772
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200773irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200774{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500775 struct amd_iommu *iommu = (struct amd_iommu *) data;
776 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200777
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500778 while (status & AMD_IOMMU_INT_MASK) {
779 /* Enable EVT and PPR and GA interrupts again */
780 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500781 iommu->mmio_base + MMIO_STATUS_OFFSET);
782
783 if (status & MMIO_STATUS_EVT_INT_MASK) {
784 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
785 iommu_poll_events(iommu);
786 }
787
788 if (status & MMIO_STATUS_PPR_INT_MASK) {
789 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
790 iommu_poll_ppr_log(iommu);
791 }
792
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500793#ifdef CONFIG_IRQ_REMAP
794 if (status & MMIO_STATUS_GALOG_INT_MASK) {
795 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
796 iommu_poll_ga_log(iommu);
797 }
798#endif
799
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500800 /*
801 * Hardware bug: ERBT1312
802 * When re-enabling interrupt (by writing 1
803 * to clear the bit), the hardware might also try to set
804 * the interrupt bit in the event status register.
805 * In this scenario, the bit will be set, and disable
806 * subsequent interrupts.
807 *
808 * Workaround: The IOMMU driver should read back the
809 * status register and check if the interrupt bits are cleared.
810 * If not, driver will need to go through the interrupt handler
811 * again and re-clear the bits
812 */
813 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100814 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200815 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200816}
817
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200818irqreturn_t amd_iommu_int_handler(int irq, void *data)
819{
820 return IRQ_WAKE_THREAD;
821}
822
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200823/****************************************************************************
824 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200825 * IOMMU command queuing functions
826 *
827 ****************************************************************************/
828
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200829static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200830{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200831 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200832
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200833 while (*sem == 0 && i < LOOP_TIMEOUT) {
834 udelay(1);
835 i += 1;
836 }
837
838 if (i == LOOP_TIMEOUT) {
839 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
840 return -EIO;
841 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200842
843 return 0;
844}
845
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200846static void copy_cmd_to_buffer(struct amd_iommu *iommu,
847 struct iommu_cmd *cmd,
848 u32 tail)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200849{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200850 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200851
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200852 target = iommu->cmd_buf + tail;
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200853 tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200854
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200855 /* Copy command to buffer */
856 memcpy(target, cmd, sizeof(*cmd));
857
858 /* Tell the IOMMU about it */
859 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
860}
861
Joerg Roedel815b33f2011-04-06 17:26:49 +0200862static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200863{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200864 WARN_ON(address & 0x7ULL);
865
Joerg Roedelded46732011-04-06 10:53:48 +0200866 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200867 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
868 cmd->data[1] = upper_32_bits(__pa(address));
869 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200870 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
871}
872
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200873static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
874{
875 memset(cmd, 0, sizeof(*cmd));
876 cmd->data[0] = devid;
877 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
878}
879
Joerg Roedel11b64022011-04-06 11:49:28 +0200880static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
881 size_t size, u16 domid, int pde)
882{
883 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100884 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200885
886 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100887 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200888
889 if (pages > 1) {
890 /*
891 * If we have to flush more than one page, flush all
892 * TLB entries for this domain
893 */
894 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100895 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200896 }
897
898 address &= PAGE_MASK;
899
900 memset(cmd, 0, sizeof(*cmd));
901 cmd->data[1] |= domid;
902 cmd->data[2] = lower_32_bits(address);
903 cmd->data[3] = upper_32_bits(address);
904 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
905 if (s) /* size bit - we flush more than one 4kb page */
906 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200907 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200908 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
909}
910
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200911static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
912 u64 address, size_t size)
913{
914 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100915 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200916
917 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100918 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200919
920 if (pages > 1) {
921 /*
922 * If we have to flush more than one page, flush all
923 * TLB entries for this domain
924 */
925 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100926 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200927 }
928
929 address &= PAGE_MASK;
930
931 memset(cmd, 0, sizeof(*cmd));
932 cmd->data[0] = devid;
933 cmd->data[0] |= (qdep & 0xff) << 24;
934 cmd->data[1] = devid;
935 cmd->data[2] = lower_32_bits(address);
936 cmd->data[3] = upper_32_bits(address);
937 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
938 if (s)
939 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
940}
941
Joerg Roedel22e266c2011-11-21 15:59:08 +0100942static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
943 u64 address, bool size)
944{
945 memset(cmd, 0, sizeof(*cmd));
946
947 address &= ~(0xfffULL);
948
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600949 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100950 cmd->data[1] = domid;
951 cmd->data[2] = lower_32_bits(address);
952 cmd->data[3] = upper_32_bits(address);
953 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
954 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
955 if (size)
956 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
957 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
958}
959
960static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
961 int qdep, u64 address, bool size)
962{
963 memset(cmd, 0, sizeof(*cmd));
964
965 address &= ~(0xfffULL);
966
967 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600968 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100969 cmd->data[0] |= (qdep & 0xff) << 24;
970 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600971 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100972 cmd->data[2] = lower_32_bits(address);
973 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
974 cmd->data[3] = upper_32_bits(address);
975 if (size)
976 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
977 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
978}
979
Joerg Roedelc99afa22011-11-21 18:19:25 +0100980static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
981 int status, int tag, bool gn)
982{
983 memset(cmd, 0, sizeof(*cmd));
984
985 cmd->data[0] = devid;
986 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600987 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100988 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
989 }
990 cmd->data[3] = tag & 0x1ff;
991 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
992
993 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
994}
995
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200996static void build_inv_all(struct iommu_cmd *cmd)
997{
998 memset(cmd, 0, sizeof(*cmd));
999 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001000}
1001
Joerg Roedel7ef27982012-06-21 16:46:04 +02001002static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1003{
1004 memset(cmd, 0, sizeof(*cmd));
1005 cmd->data[0] = devid;
1006 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1007}
1008
Joerg Roedel431b2a22008-07-11 17:14:22 +02001009/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001010 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001011 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001012 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001013static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1014 struct iommu_cmd *cmd,
1015 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001016{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001017 u32 left, tail, head, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001018
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001019again:
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001020
1021 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
1022 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +02001023 next_tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
1024 left = (head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001025
1026 if (left <= 2) {
1027 struct iommu_cmd sync_cmd;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001028 int ret;
1029
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001030 iommu->cmd_sem = 0;
1031
1032 build_completion_wait(&sync_cmd, (u64)&iommu->cmd_sem);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001033 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
1034
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001035 if ((ret = wait_on_sem(&iommu->cmd_sem)) != 0)
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001036 return ret;
1037
1038 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001039 }
1040
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001041 copy_cmd_to_buffer(iommu, cmd, tail);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001042
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001043 /* We need to sync now to make sure all commands are processed */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001044 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001045
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001046 return 0;
1047}
1048
1049static int iommu_queue_command_sync(struct amd_iommu *iommu,
1050 struct iommu_cmd *cmd,
1051 bool sync)
1052{
1053 unsigned long flags;
1054 int ret;
1055
1056 spin_lock_irqsave(&iommu->lock, flags);
1057 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001058 spin_unlock_irqrestore(&iommu->lock, flags);
1059
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001060 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001061}
1062
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001063static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1064{
1065 return iommu_queue_command_sync(iommu, cmd, true);
1066}
1067
Joerg Roedel8d201962008-12-02 20:34:41 +01001068/*
1069 * This function queues a completion wait command into the command
1070 * buffer of an IOMMU
1071 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001072static int iommu_completion_wait(struct amd_iommu *iommu)
1073{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001074 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001075 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001076 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001077
1078 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001079 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001080
Joerg Roedel8d201962008-12-02 20:34:41 +01001081
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001082 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1083
1084 spin_lock_irqsave(&iommu->lock, flags);
1085
1086 iommu->cmd_sem = 0;
1087
1088 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001089 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001090 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001091
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001092 ret = wait_on_sem(&iommu->cmd_sem);
1093
1094out_unlock:
1095 spin_unlock_irqrestore(&iommu->lock, flags);
1096
1097 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001098}
1099
Joerg Roedeld8c13082011-04-06 18:51:26 +02001100static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001101{
1102 struct iommu_cmd cmd;
1103
Joerg Roedeld8c13082011-04-06 18:51:26 +02001104 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001105
Joerg Roedeld8c13082011-04-06 18:51:26 +02001106 return iommu_queue_command(iommu, &cmd);
1107}
1108
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001109static void iommu_flush_dte_all(struct amd_iommu *iommu)
1110{
1111 u32 devid;
1112
1113 for (devid = 0; devid <= 0xffff; ++devid)
1114 iommu_flush_dte(iommu, devid);
1115
1116 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001117}
1118
1119/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001120 * This function uses heavy locking and may disable irqs for some time. But
1121 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001122 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001123static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001124{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001125 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001126
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001127 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1128 struct iommu_cmd cmd;
1129 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1130 dom_id, 1);
1131 iommu_queue_command(iommu, &cmd);
1132 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001133
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001134 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001135}
1136
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001137static void iommu_flush_all(struct amd_iommu *iommu)
1138{
1139 struct iommu_cmd cmd;
1140
1141 build_inv_all(&cmd);
1142
1143 iommu_queue_command(iommu, &cmd);
1144 iommu_completion_wait(iommu);
1145}
1146
Joerg Roedel7ef27982012-06-21 16:46:04 +02001147static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1148{
1149 struct iommu_cmd cmd;
1150
1151 build_inv_irt(&cmd, devid);
1152
1153 iommu_queue_command(iommu, &cmd);
1154}
1155
1156static void iommu_flush_irt_all(struct amd_iommu *iommu)
1157{
1158 u32 devid;
1159
1160 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1161 iommu_flush_irt(iommu, devid);
1162
1163 iommu_completion_wait(iommu);
1164}
1165
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001166void iommu_flush_all_caches(struct amd_iommu *iommu)
1167{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001168 if (iommu_feature(iommu, FEATURE_IA)) {
1169 iommu_flush_all(iommu);
1170 } else {
1171 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001172 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001173 iommu_flush_tlb_all(iommu);
1174 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001175}
1176
Joerg Roedel431b2a22008-07-11 17:14:22 +02001177/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001178 * Command send function for flushing on-device TLB
1179 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001180static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1181 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001182{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001183 struct amd_iommu *iommu;
1184 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001185 int qdep;
1186
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001187 qdep = dev_data->ats.qdep;
1188 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001189
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001190 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001191
1192 return iommu_queue_command(iommu, &cmd);
1193}
1194
1195/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001196 * Command send function for invalidating a device table entry
1197 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001198static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001199{
1200 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001201 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001202 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001203
Joerg Roedel6c542042011-06-09 17:07:31 +02001204 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001205 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001206
Joerg Roedelf62dda62011-06-09 12:55:35 +02001207 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001208 if (!ret && alias != dev_data->devid)
1209 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001210 if (ret)
1211 return ret;
1212
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001213 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001214 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001215
1216 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001217}
1218
Joerg Roedel431b2a22008-07-11 17:14:22 +02001219/*
1220 * TLB invalidation function which is called from the mapping functions.
1221 * It invalidates a single PTE if the range to flush is within a single
1222 * page. Otherwise it flushes the whole TLB of the IOMMU.
1223 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001224static void __domain_flush_pages(struct protection_domain *domain,
1225 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001226{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001227 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001228 struct iommu_cmd cmd;
1229 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001230
Joerg Roedel11b64022011-04-06 11:49:28 +02001231 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001232
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001233 for (i = 0; i < amd_iommus_present; ++i) {
1234 if (!domain->dev_iommu[i])
1235 continue;
1236
1237 /*
1238 * Devices of this domain are behind this IOMMU
1239 * We need a TLB flush
1240 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001241 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001242 }
1243
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001244 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001245
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001246 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001247 continue;
1248
Joerg Roedel6c542042011-06-09 17:07:31 +02001249 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001250 }
1251
Joerg Roedel11b64022011-04-06 11:49:28 +02001252 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001253}
1254
Joerg Roedel17b124b2011-04-06 18:01:35 +02001255static void domain_flush_pages(struct protection_domain *domain,
1256 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001257{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001258 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001259}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001260
Joerg Roedel1c655772008-09-04 18:40:05 +02001261/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001262static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001263{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001264 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001265}
1266
Chris Wright42a49f92009-06-15 15:42:00 +02001267/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001268static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001269{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001270 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1271}
1272
1273static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001274{
1275 int i;
1276
1277 for (i = 0; i < amd_iommus_present; ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001278 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001279 continue;
1280
1281 /*
1282 * Devices of this domain are behind this IOMMU
1283 * We need to wait for completion of all commands.
1284 */
1285 iommu_completion_wait(amd_iommus[i]);
1286 }
1287}
1288
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001289
Joerg Roedel43f49602008-12-02 21:01:12 +01001290/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001291 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001292 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001293static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001294{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001295 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001296
1297 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001298 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001299}
1300
Joerg Roedel431b2a22008-07-11 17:14:22 +02001301/****************************************************************************
1302 *
1303 * The functions below are used the create the page table mappings for
1304 * unity mapped regions.
1305 *
1306 ****************************************************************************/
1307
1308/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001309 * This function is used to add another level to an IO page table. Adding
1310 * another level increases the size of the address space by 9 bits to a size up
1311 * to 64 bits.
1312 */
1313static bool increase_address_space(struct protection_domain *domain,
1314 gfp_t gfp)
1315{
1316 u64 *pte;
1317
1318 if (domain->mode == PAGE_MODE_6_LEVEL)
1319 /* address space already 64 bit large */
1320 return false;
1321
1322 pte = (void *)get_zeroed_page(gfp);
1323 if (!pte)
1324 return false;
1325
1326 *pte = PM_LEVEL_PDE(domain->mode,
1327 virt_to_phys(domain->pt_root));
1328 domain->pt_root = pte;
1329 domain->mode += 1;
1330 domain->updated = true;
1331
1332 return true;
1333}
1334
1335static u64 *alloc_pte(struct protection_domain *domain,
1336 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001337 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001338 u64 **pte_page,
1339 gfp_t gfp)
1340{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001341 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001342 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001343
1344 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001345
1346 while (address > PM_LEVEL_SIZE(domain->mode))
1347 increase_address_space(domain, gfp);
1348
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001349 level = domain->mode - 1;
1350 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1351 address = PAGE_SIZE_ALIGN(address, page_size);
1352 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001353
1354 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001355 u64 __pte, __npte;
1356
1357 __pte = *pte;
1358
1359 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001360 page = (u64 *)get_zeroed_page(gfp);
1361 if (!page)
1362 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001363
1364 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1365
Baoquan He134414f2016-09-15 16:50:50 +08001366 /* pte could have been changed somewhere. */
1367 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001368 free_page((unsigned long)page);
1369 continue;
1370 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001371 }
1372
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001373 /* No level skipping support yet */
1374 if (PM_PTE_LEVEL(*pte) != level)
1375 return NULL;
1376
Joerg Roedel308973d2009-11-24 17:43:32 +01001377 level -= 1;
1378
1379 pte = IOMMU_PTE_PAGE(*pte);
1380
1381 if (pte_page && level == end_lvl)
1382 *pte_page = pte;
1383
1384 pte = &pte[PM_LEVEL_INDEX(level, address)];
1385 }
1386
1387 return pte;
1388}
1389
1390/*
1391 * This function checks if there is a PTE for a given dma address. If
1392 * there is one, it returns the pointer to it.
1393 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001394static u64 *fetch_pte(struct protection_domain *domain,
1395 unsigned long address,
1396 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001397{
1398 int level;
1399 u64 *pte;
1400
Joerg Roedel24cd7722010-01-19 17:27:39 +01001401 if (address > PM_LEVEL_SIZE(domain->mode))
1402 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001403
Joerg Roedel3039ca12015-04-01 14:58:48 +02001404 level = domain->mode - 1;
1405 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1406 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001407
1408 while (level > 0) {
1409
1410 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001411 if (!IOMMU_PTE_PRESENT(*pte))
1412 return NULL;
1413
Joerg Roedel24cd7722010-01-19 17:27:39 +01001414 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001415 if (PM_PTE_LEVEL(*pte) == 7 ||
1416 PM_PTE_LEVEL(*pte) == 0)
1417 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001418
1419 /* No level skipping support yet */
1420 if (PM_PTE_LEVEL(*pte) != level)
1421 return NULL;
1422
Joerg Roedel308973d2009-11-24 17:43:32 +01001423 level -= 1;
1424
Joerg Roedel24cd7722010-01-19 17:27:39 +01001425 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001426 pte = IOMMU_PTE_PAGE(*pte);
1427 pte = &pte[PM_LEVEL_INDEX(level, address)];
1428 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1429 }
1430
1431 if (PM_PTE_LEVEL(*pte) == 0x07) {
1432 unsigned long pte_mask;
1433
1434 /*
1435 * If we have a series of large PTEs, make
1436 * sure to return a pointer to the first one.
1437 */
1438 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1439 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1440 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001441 }
1442
1443 return pte;
1444}
1445
1446/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001447 * Generic mapping functions. It maps a physical address into a DMA
1448 * address space. It allocates the page table pages if necessary.
1449 * In the future it can be extended to a generic mapping function
1450 * supporting all features of AMD IOMMU page tables like level skipping
1451 * and full 64 bit address spaces.
1452 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001453static int iommu_map_page(struct protection_domain *dom,
1454 unsigned long bus_addr,
1455 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001456 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001457 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001458 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001459{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001460 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001461 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001462
Joerg Roedeld4b03662015-04-01 14:58:52 +02001463 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1464 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1465
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001466 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001467 return -EINVAL;
1468
Joerg Roedeld4b03662015-04-01 14:58:52 +02001469 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001470 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001471
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001472 if (!pte)
1473 return -ENOMEM;
1474
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001475 for (i = 0; i < count; ++i)
1476 if (IOMMU_PTE_PRESENT(pte[i]))
1477 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001478
Joerg Roedeld4b03662015-04-01 14:58:52 +02001479 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001480 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1481 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1482 } else
1483 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1484
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001485 if (prot & IOMMU_PROT_IR)
1486 __pte |= IOMMU_PTE_IR;
1487 if (prot & IOMMU_PROT_IW)
1488 __pte |= IOMMU_PTE_IW;
1489
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001490 for (i = 0; i < count; ++i)
1491 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001492
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001493 update_domain(dom);
1494
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001495 return 0;
1496}
1497
Joerg Roedel24cd7722010-01-19 17:27:39 +01001498static unsigned long iommu_unmap_page(struct protection_domain *dom,
1499 unsigned long bus_addr,
1500 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001501{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001502 unsigned long long unmapped;
1503 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001504 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001505
Joerg Roedel24cd7722010-01-19 17:27:39 +01001506 BUG_ON(!is_power_of_2(page_size));
1507
1508 unmapped = 0;
1509
1510 while (unmapped < page_size) {
1511
Joerg Roedel71b390e2015-04-01 14:58:49 +02001512 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001513
Joerg Roedel71b390e2015-04-01 14:58:49 +02001514 if (pte) {
1515 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001516
Joerg Roedel71b390e2015-04-01 14:58:49 +02001517 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001518 for (i = 0; i < count; i++)
1519 pte[i] = 0ULL;
1520 }
1521
1522 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1523 unmapped += unmap_size;
1524 }
1525
Alex Williamson60d0ca32013-06-21 14:33:19 -06001526 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001527
1528 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001529}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001530
Joerg Roedel431b2a22008-07-11 17:14:22 +02001531/****************************************************************************
1532 *
1533 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001534 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001535 *
1536 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001537
Joerg Roedel9cabe892009-05-18 16:38:55 +02001538
Joerg Roedel256e4622016-07-05 14:23:01 +02001539static unsigned long dma_ops_alloc_iova(struct device *dev,
1540 struct dma_ops_domain *dma_dom,
1541 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001542{
Joerg Roedel256e4622016-07-05 14:23:01 +02001543 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001544
Joerg Roedel256e4622016-07-05 14:23:01 +02001545 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001546
Joerg Roedel256e4622016-07-05 14:23:01 +02001547 if (dma_mask > DMA_BIT_MASK(32))
1548 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1549 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001550
Joerg Roedel256e4622016-07-05 14:23:01 +02001551 if (!pfn)
1552 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001553
Joerg Roedel256e4622016-07-05 14:23:01 +02001554 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001555}
1556
Joerg Roedel256e4622016-07-05 14:23:01 +02001557static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1558 unsigned long address,
1559 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001560{
Joerg Roedel256e4622016-07-05 14:23:01 +02001561 pages = __roundup_pow_of_two(pages);
1562 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001563
Joerg Roedel256e4622016-07-05 14:23:01 +02001564 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001565}
1566
Joerg Roedel431b2a22008-07-11 17:14:22 +02001567/****************************************************************************
1568 *
1569 * The next functions belong to the domain allocation. A domain is
1570 * allocated for every IOMMU as the default domain. If device isolation
1571 * is enabled, every device get its own domain. The most important thing
1572 * about domains is the page table mapping the DMA address space they
1573 * contain.
1574 *
1575 ****************************************************************************/
1576
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001577/*
1578 * This function adds a protection domain to the global protection domain list
1579 */
1580static void add_domain_to_list(struct protection_domain *domain)
1581{
1582 unsigned long flags;
1583
1584 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1585 list_add(&domain->list, &amd_iommu_pd_list);
1586 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1587}
1588
1589/*
1590 * This function removes a protection domain to the global
1591 * protection domain list
1592 */
1593static void del_domain_from_list(struct protection_domain *domain)
1594{
1595 unsigned long flags;
1596
1597 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1598 list_del(&domain->list);
1599 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1600}
1601
Joerg Roedelec487d12008-06-26 21:27:58 +02001602static u16 domain_id_alloc(void)
1603{
1604 unsigned long flags;
1605 int id;
1606
1607 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1608 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1609 BUG_ON(id == 0);
1610 if (id > 0 && id < MAX_DOMAIN_ID)
1611 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1612 else
1613 id = 0;
1614 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1615
1616 return id;
1617}
1618
Joerg Roedela2acfb72008-12-02 18:28:53 +01001619static void domain_id_free(int id)
1620{
1621 unsigned long flags;
1622
1623 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1624 if (id > 0 && id < MAX_DOMAIN_ID)
1625 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1626 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1627}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001628
Joerg Roedel5c34c402013-06-20 20:22:58 +02001629#define DEFINE_FREE_PT_FN(LVL, FN) \
1630static void free_pt_##LVL (unsigned long __pt) \
1631{ \
1632 unsigned long p; \
1633 u64 *pt; \
1634 int i; \
1635 \
1636 pt = (u64 *)__pt; \
1637 \
1638 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001639 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001640 if (!IOMMU_PTE_PRESENT(pt[i])) \
1641 continue; \
1642 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001643 /* Large PTE? */ \
1644 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1645 PM_PTE_LEVEL(pt[i]) == 7) \
1646 continue; \
1647 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001648 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1649 FN(p); \
1650 } \
1651 free_page((unsigned long)pt); \
1652}
1653
1654DEFINE_FREE_PT_FN(l2, free_page)
1655DEFINE_FREE_PT_FN(l3, free_pt_l2)
1656DEFINE_FREE_PT_FN(l4, free_pt_l3)
1657DEFINE_FREE_PT_FN(l5, free_pt_l4)
1658DEFINE_FREE_PT_FN(l6, free_pt_l5)
1659
Joerg Roedel86db2e52008-12-02 18:20:21 +01001660static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001661{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001662 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001663
Joerg Roedel5c34c402013-06-20 20:22:58 +02001664 switch (domain->mode) {
1665 case PAGE_MODE_NONE:
1666 break;
1667 case PAGE_MODE_1_LEVEL:
1668 free_page(root);
1669 break;
1670 case PAGE_MODE_2_LEVEL:
1671 free_pt_l2(root);
1672 break;
1673 case PAGE_MODE_3_LEVEL:
1674 free_pt_l3(root);
1675 break;
1676 case PAGE_MODE_4_LEVEL:
1677 free_pt_l4(root);
1678 break;
1679 case PAGE_MODE_5_LEVEL:
1680 free_pt_l5(root);
1681 break;
1682 case PAGE_MODE_6_LEVEL:
1683 free_pt_l6(root);
1684 break;
1685 default:
1686 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001687 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001688}
1689
Joerg Roedelb16137b2011-11-21 16:50:23 +01001690static void free_gcr3_tbl_level1(u64 *tbl)
1691{
1692 u64 *ptr;
1693 int i;
1694
1695 for (i = 0; i < 512; ++i) {
1696 if (!(tbl[i] & GCR3_VALID))
1697 continue;
1698
1699 ptr = __va(tbl[i] & PAGE_MASK);
1700
1701 free_page((unsigned long)ptr);
1702 }
1703}
1704
1705static void free_gcr3_tbl_level2(u64 *tbl)
1706{
1707 u64 *ptr;
1708 int i;
1709
1710 for (i = 0; i < 512; ++i) {
1711 if (!(tbl[i] & GCR3_VALID))
1712 continue;
1713
1714 ptr = __va(tbl[i] & PAGE_MASK);
1715
1716 free_gcr3_tbl_level1(ptr);
1717 }
1718}
1719
Joerg Roedel52815b72011-11-17 17:24:28 +01001720static void free_gcr3_table(struct protection_domain *domain)
1721{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001722 if (domain->glx == 2)
1723 free_gcr3_tbl_level2(domain->gcr3_tbl);
1724 else if (domain->glx == 1)
1725 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001726 else
1727 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001728
Joerg Roedel52815b72011-11-17 17:24:28 +01001729 free_page((unsigned long)domain->gcr3_tbl);
1730}
1731
Joerg Roedel431b2a22008-07-11 17:14:22 +02001732/*
1733 * Free a domain, only used if something went wrong in the
1734 * allocation path and we need to free an already allocated page table
1735 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001736static void dma_ops_domain_free(struct dma_ops_domain *dom)
1737{
1738 if (!dom)
1739 return;
1740
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001741 del_domain_from_list(&dom->domain);
1742
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001743 put_iova_domain(&dom->iovad);
1744
Joerg Roedel86db2e52008-12-02 18:20:21 +01001745 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001746
Baoquan Hec3db9012016-09-15 16:50:52 +08001747 if (dom->domain.id)
1748 domain_id_free(dom->domain.id);
1749
Joerg Roedelec487d12008-06-26 21:27:58 +02001750 kfree(dom);
1751}
1752
Joerg Roedel431b2a22008-07-11 17:14:22 +02001753/*
1754 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001755 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001756 * structures required for the dma_ops interface
1757 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001758static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001759{
1760 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001761
1762 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1763 if (!dma_dom)
1764 return NULL;
1765
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001766 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001767 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001768
Joerg Roedelffec2192016-07-26 15:31:23 +02001769 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001770 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001771 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001772 if (!dma_dom->domain.pt_root)
1773 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001774
Joerg Roedel307d5852016-07-05 11:54:04 +02001775 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
1776 IOVA_START_PFN, DMA_32BIT_PFN);
1777
Joerg Roedel81cd07b2016-07-07 18:01:10 +02001778 /* Initialize reserved ranges */
1779 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
1780
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001781 add_domain_to_list(&dma_dom->domain);
1782
Joerg Roedelec487d12008-06-26 21:27:58 +02001783 return dma_dom;
1784
1785free_dma_dom:
1786 dma_ops_domain_free(dma_dom);
1787
1788 return NULL;
1789}
1790
Joerg Roedel431b2a22008-07-11 17:14:22 +02001791/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001792 * little helper function to check whether a given protection domain is a
1793 * dma_ops domain
1794 */
1795static bool dma_ops_domain(struct protection_domain *domain)
1796{
1797 return domain->flags & PD_DMA_OPS_MASK;
1798}
1799
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001800static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001801{
Joerg Roedel132bd682011-11-17 14:18:46 +01001802 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001803 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001804
Joerg Roedel132bd682011-11-17 14:18:46 +01001805 if (domain->mode != PAGE_MODE_NONE)
1806 pte_root = virt_to_phys(domain->pt_root);
1807
Joerg Roedel38ddf412008-09-11 10:38:32 +02001808 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1809 << DEV_ENTRY_MODE_SHIFT;
1810 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001811
Joerg Roedelee6c2862011-11-09 12:06:03 +01001812 flags = amd_iommu_dev_table[devid].data[1];
1813
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001814 if (ats)
1815 flags |= DTE_FLAG_IOTLB;
1816
Joerg Roedel52815b72011-11-17 17:24:28 +01001817 if (domain->flags & PD_IOMMUV2_MASK) {
1818 u64 gcr3 = __pa(domain->gcr3_tbl);
1819 u64 glx = domain->glx;
1820 u64 tmp;
1821
1822 pte_root |= DTE_FLAG_GV;
1823 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1824
1825 /* First mask out possible old values for GCR3 table */
1826 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1827 flags &= ~tmp;
1828
1829 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1830 flags &= ~tmp;
1831
1832 /* Encode GCR3 table into DTE */
1833 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1834 pte_root |= tmp;
1835
1836 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1837 flags |= tmp;
1838
1839 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1840 flags |= tmp;
1841 }
1842
Joerg Roedelee6c2862011-11-09 12:06:03 +01001843 flags &= ~(0xffffUL);
1844 flags |= domain->id;
1845
1846 amd_iommu_dev_table[devid].data[1] = flags;
1847 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001848}
1849
Joerg Roedel15898bb2009-11-24 15:39:42 +01001850static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001851{
Joerg Roedel355bf552008-12-08 12:02:41 +01001852 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001853 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1854 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001855
Joerg Roedelc5cca142009-10-09 18:31:20 +02001856 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001857}
1858
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001859static void do_attach(struct iommu_dev_data *dev_data,
1860 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001861{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001862 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001863 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001864 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001865
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001866 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001867 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001868 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001869
1870 /* Update data structures */
1871 dev_data->domain = domain;
1872 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001873
1874 /* Do reference counting */
1875 domain->dev_iommu[iommu->index] += 1;
1876 domain->dev_cnt += 1;
1877
Joerg Roedele25bfb52015-10-20 17:33:38 +02001878 /* Update device table */
1879 set_dte_entry(dev_data->devid, domain, ats);
1880 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08001881 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001882
Joerg Roedel6c542042011-06-09 17:07:31 +02001883 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001884}
1885
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001886static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001887{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001888 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001889 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001890
Joerg Roedel5adad992015-10-09 16:23:33 +02001891 /*
1892 * First check if the device is still attached. It might already
1893 * be detached from its domain because the generic
1894 * iommu_detach_group code detached it and we try again here in
1895 * our alias handling.
1896 */
1897 if (!dev_data->domain)
1898 return;
1899
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001900 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001901 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02001902
Joerg Roedelc4596112009-11-20 14:57:32 +01001903 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001904 dev_data->domain->dev_iommu[iommu->index] -= 1;
1905 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001906
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001907 /* Update data structures */
1908 dev_data->domain = NULL;
1909 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02001910 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001911 if (alias != dev_data->devid)
1912 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001913
1914 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02001915 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01001916}
1917
1918/*
1919 * If a device is not yet associated with a domain, this function does
1920 * assigns it visible for the hardware
1921 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001922static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01001923 struct protection_domain *domain)
1924{
Julia Lawall84fe6c12010-05-27 12:31:51 +02001925 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01001926
Joerg Roedel272e4f92015-10-20 17:33:37 +02001927 /*
1928 * Must be called with IRQs disabled. Warn here to detect early
1929 * when its not.
1930 */
1931 WARN_ON(!irqs_disabled());
1932
Joerg Roedel15898bb2009-11-24 15:39:42 +01001933 /* lock domain */
1934 spin_lock(&domain->lock);
1935
Joerg Roedel397111a2014-08-05 17:31:51 +02001936 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02001937 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02001938 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01001939
Joerg Roedel397111a2014-08-05 17:31:51 +02001940 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02001941 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01001942
Julia Lawall84fe6c12010-05-27 12:31:51 +02001943 ret = 0;
1944
1945out_unlock:
1946
Joerg Roedel355bf552008-12-08 12:02:41 +01001947 /* ready */
1948 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001949
Julia Lawall84fe6c12010-05-27 12:31:51 +02001950 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01001951}
1952
Joerg Roedel52815b72011-11-17 17:24:28 +01001953
1954static void pdev_iommuv2_disable(struct pci_dev *pdev)
1955{
1956 pci_disable_ats(pdev);
1957 pci_disable_pri(pdev);
1958 pci_disable_pasid(pdev);
1959}
1960
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001961/* FIXME: Change generic reset-function to do the same */
1962static int pri_reset_while_enabled(struct pci_dev *pdev)
1963{
1964 u16 control;
1965 int pos;
1966
Joerg Roedel46277b72011-12-07 14:34:02 +01001967 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001968 if (!pos)
1969 return -EINVAL;
1970
Joerg Roedel46277b72011-12-07 14:34:02 +01001971 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
1972 control |= PCI_PRI_CTRL_RESET;
1973 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001974
1975 return 0;
1976}
1977
Joerg Roedel52815b72011-11-17 17:24:28 +01001978static int pdev_iommuv2_enable(struct pci_dev *pdev)
1979{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001980 bool reset_enable;
1981 int reqs, ret;
1982
1983 /* FIXME: Hardcode number of outstanding requests for now */
1984 reqs = 32;
1985 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
1986 reqs = 1;
1987 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01001988
1989 /* Only allow access to user-accessible pages */
1990 ret = pci_enable_pasid(pdev, 0);
1991 if (ret)
1992 goto out_err;
1993
1994 /* First reset the PRI state of the device */
1995 ret = pci_reset_pri(pdev);
1996 if (ret)
1997 goto out_err;
1998
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001999 /* Enable PRI */
2000 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002001 if (ret)
2002 goto out_err;
2003
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002004 if (reset_enable) {
2005 ret = pri_reset_while_enabled(pdev);
2006 if (ret)
2007 goto out_err;
2008 }
2009
Joerg Roedel52815b72011-11-17 17:24:28 +01002010 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2011 if (ret)
2012 goto out_err;
2013
2014 return 0;
2015
2016out_err:
2017 pci_disable_pri(pdev);
2018 pci_disable_pasid(pdev);
2019
2020 return ret;
2021}
2022
Joerg Roedelc99afa22011-11-21 18:19:25 +01002023/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002024#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002025
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002026static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002027{
Joerg Roedela3b93122012-04-12 12:49:26 +02002028 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002029 int pos;
2030
Joerg Roedel46277b72011-12-07 14:34:02 +01002031 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002032 if (!pos)
2033 return false;
2034
Joerg Roedela3b93122012-04-12 12:49:26 +02002035 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002036
Joerg Roedela3b93122012-04-12 12:49:26 +02002037 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002038}
2039
Joerg Roedel15898bb2009-11-24 15:39:42 +01002040/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002041 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002042 * assigns it visible for the hardware
2043 */
2044static int attach_device(struct device *dev,
2045 struct protection_domain *domain)
2046{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002047 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002048 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002049 unsigned long flags;
2050 int ret;
2051
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002052 dev_data = get_dev_data(dev);
2053
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002054 if (!dev_is_pci(dev))
2055 goto skip_ats_check;
2056
2057 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002058 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002059 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002060 return -EINVAL;
2061
Joerg Roedel02ca2022015-07-28 16:58:49 +02002062 if (dev_data->iommu_v2) {
2063 if (pdev_iommuv2_enable(pdev) != 0)
2064 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002065
Joerg Roedel02ca2022015-07-28 16:58:49 +02002066 dev_data->ats.enabled = true;
2067 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2068 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2069 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002070 } else if (amd_iommu_iotlb_sup &&
2071 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002072 dev_data->ats.enabled = true;
2073 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2074 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002075
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002076skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002077 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002078 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002079 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2080
2081 /*
2082 * We might boot into a crash-kernel here. The crashed kernel
2083 * left the caches in the IOMMU dirty. So we have to flush
2084 * here to evict all dirty stuff.
2085 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002086 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002087
2088 return ret;
2089}
2090
2091/*
2092 * Removes a device from a protection domain (unlocked)
2093 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002094static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002095{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002096 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002097
Joerg Roedel272e4f92015-10-20 17:33:37 +02002098 /*
2099 * Must be called with IRQs disabled. Warn here to detect early
2100 * when its not.
2101 */
2102 WARN_ON(!irqs_disabled());
2103
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002104 if (WARN_ON(!dev_data->domain))
2105 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002106
Joerg Roedel2ca76272010-01-22 16:45:31 +01002107 domain = dev_data->domain;
2108
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002109 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002110
Joerg Roedel150952f2015-10-20 17:33:35 +02002111 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002112
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002113 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002114}
2115
2116/*
2117 * Removes a device from a protection domain (with devtable_lock held)
2118 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002119static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002120{
Joerg Roedel52815b72011-11-17 17:24:28 +01002121 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002122 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002123 unsigned long flags;
2124
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002125 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002126 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002127
Joerg Roedel355bf552008-12-08 12:02:41 +01002128 /* lock device table */
2129 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002130 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002131 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002132
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002133 if (!dev_is_pci(dev))
2134 return;
2135
Joerg Roedel02ca2022015-07-28 16:58:49 +02002136 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002137 pdev_iommuv2_disable(to_pci_dev(dev));
2138 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002139 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002140
2141 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002142}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002143
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002144static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002145{
Joerg Roedel71f77582011-06-09 19:03:15 +02002146 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002147 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002148 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002149 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002150
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002151 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002152 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002153
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002154 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002155 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002156 return devid;
2157
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002158 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002159
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002160 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002161 if (ret) {
2162 if (ret != -ENOTSUPP)
2163 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2164 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002165
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002166 iommu_ignore_device(dev);
Joerg Roedel343e9ca2015-05-28 18:41:43 +02002167 dev->archdata.dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002168 goto out;
2169 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002170 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002171
Joerg Roedel07ee8692015-05-28 18:41:42 +02002172 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002173
2174 BUG_ON(!dev_data);
2175
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002176 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002177 iommu_request_dm_for_dev(dev);
2178
2179 /* Domains are initialized for this device - have a look what we ended up with */
2180 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002181 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002182 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002183 else
Joerg Roedel07ee8692015-05-28 18:41:42 +02002184 dev->archdata.dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002185
2186out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002187 iommu_completion_wait(iommu);
2188
Joerg Roedele275a2a2008-12-10 18:27:25 +01002189 return 0;
2190}
2191
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002192static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002193{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002194 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002195 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002196
2197 if (!check_device(dev))
2198 return;
2199
2200 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002201 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002202 return;
2203
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002204 iommu = amd_iommu_rlookup_table[devid];
2205
2206 iommu_uninit_device(dev);
2207 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002208}
2209
Wan Zongshunb097d112016-04-01 09:06:04 -04002210static struct iommu_group *amd_iommu_device_group(struct device *dev)
2211{
2212 if (dev_is_pci(dev))
2213 return pci_device_group(dev);
2214
2215 return acpihid_device_group(dev);
2216}
2217
Joerg Roedel431b2a22008-07-11 17:14:22 +02002218/*****************************************************************************
2219 *
2220 * The next functions belong to the dma_ops mapping/unmapping code.
2221 *
2222 *****************************************************************************/
2223
Joerg Roedelb1516a12016-07-06 13:07:22 +02002224static void __queue_flush(struct flush_queue *queue)
2225{
2226 struct protection_domain *domain;
2227 unsigned long flags;
2228 int idx;
2229
2230 /* First flush TLB of all known domains */
2231 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
2232 list_for_each_entry(domain, &amd_iommu_pd_list, list)
2233 domain_flush_tlb(domain);
2234 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
2235
2236 /* Wait until flushes have completed */
2237 domain_flush_complete(NULL);
2238
2239 for (idx = 0; idx < queue->next; ++idx) {
2240 struct flush_queue_entry *entry;
2241
2242 entry = queue->entries + idx;
2243
2244 free_iova_fast(&entry->dma_dom->iovad,
2245 entry->iova_pfn,
2246 entry->pages);
2247
2248 /* Not really necessary, just to make sure we catch any bugs */
2249 entry->dma_dom = NULL;
2250 }
2251
2252 queue->next = 0;
2253}
2254
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002255static void queue_flush_all(void)
Joerg Roedelbb279472016-07-06 13:56:36 +02002256{
2257 int cpu;
2258
Joerg Roedelbb279472016-07-06 13:56:36 +02002259 for_each_possible_cpu(cpu) {
2260 struct flush_queue *queue;
2261 unsigned long flags;
2262
2263 queue = per_cpu_ptr(&flush_queue, cpu);
2264 spin_lock_irqsave(&queue->lock, flags);
2265 if (queue->next > 0)
2266 __queue_flush(queue);
2267 spin_unlock_irqrestore(&queue->lock, flags);
2268 }
2269}
2270
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002271static void queue_flush_timeout(unsigned long unsused)
2272{
2273 atomic_set(&queue_timer_on, 0);
2274 queue_flush_all();
2275}
2276
Joerg Roedelb1516a12016-07-06 13:07:22 +02002277static void queue_add(struct dma_ops_domain *dma_dom,
2278 unsigned long address, unsigned long pages)
2279{
2280 struct flush_queue_entry *entry;
2281 struct flush_queue *queue;
2282 unsigned long flags;
2283 int idx;
2284
2285 pages = __roundup_pow_of_two(pages);
2286 address >>= PAGE_SHIFT;
2287
2288 queue = get_cpu_ptr(&flush_queue);
2289 spin_lock_irqsave(&queue->lock, flags);
2290
2291 if (queue->next == FLUSH_QUEUE_SIZE)
2292 __queue_flush(queue);
2293
2294 idx = queue->next++;
2295 entry = queue->entries + idx;
2296
2297 entry->iova_pfn = address;
2298 entry->pages = pages;
2299 entry->dma_dom = dma_dom;
2300
2301 spin_unlock_irqrestore(&queue->lock, flags);
Joerg Roedelbb279472016-07-06 13:56:36 +02002302
2303 if (atomic_cmpxchg(&queue_timer_on, 0, 1) == 0)
2304 mod_timer(&queue_timer, jiffies + msecs_to_jiffies(10));
2305
Joerg Roedelb1516a12016-07-06 13:07:22 +02002306 put_cpu_ptr(&flush_queue);
2307}
2308
2309
Joerg Roedel431b2a22008-07-11 17:14:22 +02002310/*
2311 * In the dma_ops path we only have the struct device. This function
2312 * finds the corresponding IOMMU, the protection domain and the
2313 * requestor id for a given device.
2314 * If the device is not yet associated with a domain this is also done
2315 * in this function.
2316 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002317static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002318{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002319 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002320
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002321 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002322 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002323
Joerg Roedeld26592a2016-07-07 15:31:13 +02002324 domain = get_dev_data(dev)->domain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002325 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002326 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002327
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002328 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002329}
2330
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002331static void update_device_table(struct protection_domain *domain)
2332{
Joerg Roedel492667d2009-11-27 13:25:47 +01002333 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002334
Joerg Roedel3254de62016-07-26 15:18:54 +02002335 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002336 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel3254de62016-07-26 15:18:54 +02002337
2338 if (dev_data->devid == dev_data->alias)
2339 continue;
2340
2341 /* There is an alias, update device table entry for it */
2342 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2343 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002344}
2345
2346static void update_domain(struct protection_domain *domain)
2347{
2348 if (!domain->updated)
2349 return;
2350
2351 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002352
2353 domain_flush_devices(domain);
2354 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002355
2356 domain->updated = false;
2357}
2358
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002359static int dir2prot(enum dma_data_direction direction)
2360{
2361 if (direction == DMA_TO_DEVICE)
2362 return IOMMU_PROT_IR;
2363 else if (direction == DMA_FROM_DEVICE)
2364 return IOMMU_PROT_IW;
2365 else if (direction == DMA_BIDIRECTIONAL)
2366 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2367 else
2368 return 0;
2369}
Joerg Roedel431b2a22008-07-11 17:14:22 +02002370/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002371 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002372 * contiguous memory region into DMA address space. It is used by all
2373 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002374 * Must be called with the domain lock held.
2375 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002376static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002377 struct dma_ops_domain *dma_dom,
2378 phys_addr_t paddr,
2379 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002380 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002381 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002382{
2383 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002384 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002385 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002386 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002387 int i;
2388
Joerg Roedele3c449f2008-10-15 22:02:11 -07002389 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002390 paddr &= PAGE_MASK;
2391
Joerg Roedel256e4622016-07-05 14:23:01 +02002392 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002393 if (address == DMA_ERROR_CODE)
2394 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002395
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002396 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002397
Joerg Roedelcb76c322008-06-26 21:28:00 +02002398 start = address;
2399 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002400 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2401 PAGE_SIZE, prot, GFP_ATOMIC);
2402 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002403 goto out_unmap;
2404
Joerg Roedelcb76c322008-06-26 21:28:00 +02002405 paddr += PAGE_SIZE;
2406 start += PAGE_SIZE;
2407 }
2408 address += offset;
2409
Joerg Roedelab7032b2015-12-21 18:47:11 +01002410 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002411 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002412 domain_flush_complete(&dma_dom->domain);
2413 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002414
Joerg Roedelcb76c322008-06-26 21:28:00 +02002415out:
2416 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002417
2418out_unmap:
2419
2420 for (--i; i >= 0; --i) {
2421 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002422 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002423 }
2424
Joerg Roedel256e4622016-07-05 14:23:01 +02002425 domain_flush_tlb(&dma_dom->domain);
2426 domain_flush_complete(&dma_dom->domain);
2427
2428 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002429
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002430 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002431}
2432
Joerg Roedel431b2a22008-07-11 17:14:22 +02002433/*
2434 * Does the reverse of the __map_single function. Must be called with
2435 * the domain lock held too
2436 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002437static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002438 dma_addr_t dma_addr,
2439 size_t size,
2440 int dir)
2441{
Joerg Roedel04e04632010-09-23 16:12:48 +02002442 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002443 dma_addr_t i, start;
2444 unsigned int pages;
2445
Joerg Roedel04e04632010-09-23 16:12:48 +02002446 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002447 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002448 dma_addr &= PAGE_MASK;
2449 start = dma_addr;
2450
2451 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002452 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002453 start += PAGE_SIZE;
2454 }
2455
Joerg Roedelb1516a12016-07-06 13:07:22 +02002456 if (amd_iommu_unmap_flush) {
2457 dma_ops_free_iova(dma_dom, dma_addr, pages);
2458 domain_flush_tlb(&dma_dom->domain);
2459 domain_flush_complete(&dma_dom->domain);
2460 } else {
2461 queue_add(dma_dom, dma_addr, pages);
2462 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002463}
2464
Joerg Roedel431b2a22008-07-11 17:14:22 +02002465/*
2466 * The exported map_single function for dma_ops.
2467 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002468static dma_addr_t map_page(struct device *dev, struct page *page,
2469 unsigned long offset, size_t size,
2470 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002471 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002472{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002473 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002474 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002475 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002476 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002477
Joerg Roedel94f6d192009-11-24 16:40:02 +01002478 domain = get_domain(dev);
2479 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002480 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002481 else if (IS_ERR(domain))
2482 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002483
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002484 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002485 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002486
Joerg Roedelb3311b02016-07-08 13:31:31 +02002487 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002488}
2489
Joerg Roedel431b2a22008-07-11 17:14:22 +02002490/*
2491 * The exported unmap_single function for dma_ops.
2492 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002493static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002494 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002495{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002496 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002497 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002498
Joerg Roedel94f6d192009-11-24 16:40:02 +01002499 domain = get_domain(dev);
2500 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002501 return;
2502
Joerg Roedelb3311b02016-07-08 13:31:31 +02002503 dma_dom = to_dma_ops_domain(domain);
2504
2505 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002506}
2507
Joerg Roedel80187fd2016-07-06 17:20:54 +02002508static int sg_num_pages(struct device *dev,
2509 struct scatterlist *sglist,
2510 int nelems)
2511{
2512 unsigned long mask, boundary_size;
2513 struct scatterlist *s;
2514 int i, npages = 0;
2515
2516 mask = dma_get_seg_boundary(dev);
2517 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2518 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2519
2520 for_each_sg(sglist, s, nelems, i) {
2521 int p, n;
2522
2523 s->dma_address = npages << PAGE_SHIFT;
2524 p = npages % boundary_size;
2525 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2526 if (p + n > boundary_size)
2527 npages += boundary_size - p;
2528 npages += n;
2529 }
2530
2531 return npages;
2532}
2533
Joerg Roedel431b2a22008-07-11 17:14:22 +02002534/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002535 * The exported map_sg function for dma_ops (handles scatter-gather
2536 * lists).
2537 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002538static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002539 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002540 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002541{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002542 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002543 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002544 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002545 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002546 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002547 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002548
Joerg Roedel94f6d192009-11-24 16:40:02 +01002549 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002550 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002551 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002552
Joerg Roedelb3311b02016-07-08 13:31:31 +02002553 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002554 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002555
Joerg Roedel80187fd2016-07-06 17:20:54 +02002556 npages = sg_num_pages(dev, sglist, nelems);
2557
2558 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
2559 if (address == DMA_ERROR_CODE)
2560 goto out_err;
2561
2562 prot = dir2prot(direction);
2563
2564 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002565 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002566 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002567
Joerg Roedel80187fd2016-07-06 17:20:54 +02002568 for (j = 0; j < pages; ++j) {
2569 unsigned long bus_addr, phys_addr;
2570 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002571
Joerg Roedel80187fd2016-07-06 17:20:54 +02002572 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2573 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2574 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2575 if (ret)
2576 goto out_unmap;
2577
2578 mapped_pages += 1;
2579 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002580 }
2581
Joerg Roedel80187fd2016-07-06 17:20:54 +02002582 /* Everything is mapped - write the right values into s->dma_address */
2583 for_each_sg(sglist, s, nelems, i) {
2584 s->dma_address += address + s->offset;
2585 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002586 }
2587
Joerg Roedel80187fd2016-07-06 17:20:54 +02002588 return nelems;
2589
2590out_unmap:
2591 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2592 dev_name(dev), npages);
2593
2594 for_each_sg(sglist, s, nelems, i) {
2595 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2596
2597 for (j = 0; j < pages; ++j) {
2598 unsigned long bus_addr;
2599
2600 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2601 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2602
2603 if (--mapped_pages)
2604 goto out_free_iova;
2605 }
2606 }
2607
2608out_free_iova:
2609 free_iova_fast(&dma_dom->iovad, address, npages);
2610
2611out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002612 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002613}
2614
Joerg Roedel431b2a22008-07-11 17:14:22 +02002615/*
2616 * The exported map_sg function for dma_ops (handles scatter-gather
2617 * lists).
2618 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002619static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002620 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002621 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002622{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002623 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002624 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002625 unsigned long startaddr;
2626 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002627
Joerg Roedel94f6d192009-11-24 16:40:02 +01002628 domain = get_domain(dev);
2629 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002630 return;
2631
Joerg Roedel80187fd2016-07-06 17:20:54 +02002632 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002633 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002634 npages = sg_num_pages(dev, sglist, nelems);
2635
Joerg Roedelb3311b02016-07-08 13:31:31 +02002636 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002637}
2638
Joerg Roedel431b2a22008-07-11 17:14:22 +02002639/*
2640 * The exported alloc_coherent function for dma_ops.
2641 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002642static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002643 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002644 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002645{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002646 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002647 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002648 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002649 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002650
Joerg Roedel94f6d192009-11-24 16:40:02 +01002651 domain = get_domain(dev);
2652 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002653 page = alloc_pages(flag, get_order(size));
2654 *dma_addr = page_to_phys(page);
2655 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002656 } else if (IS_ERR(domain))
2657 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002658
Joerg Roedelb3311b02016-07-08 13:31:31 +02002659 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002660 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002661 dma_mask = dev->coherent_dma_mask;
2662 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002663 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002664
Joerg Roedel3b839a52015-04-01 14:58:47 +02002665 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2666 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002667 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002668 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002669
Joerg Roedel3b839a52015-04-01 14:58:47 +02002670 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
2671 get_order(size));
2672 if (!page)
2673 return NULL;
2674 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002675
Joerg Roedel832a90c2008-09-18 15:54:23 +02002676 if (!dma_mask)
2677 dma_mask = *dev->dma_mask;
2678
Joerg Roedelb3311b02016-07-08 13:31:31 +02002679 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
Joerg Roedelbda350d2016-07-05 16:28:02 +02002680 size, DMA_BIDIRECTIONAL, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002681
Joerg Roedel92d420e2015-12-21 19:31:33 +01002682 if (*dma_addr == DMA_ERROR_CODE)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002683 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002684
Joerg Roedel3b839a52015-04-01 14:58:47 +02002685 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002686
2687out_free:
2688
Joerg Roedel3b839a52015-04-01 14:58:47 +02002689 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2690 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002691
2692 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002693}
2694
Joerg Roedel431b2a22008-07-11 17:14:22 +02002695/*
2696 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002697 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002698static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002699 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002700 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002701{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002702 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002703 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002704 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002705
Joerg Roedel3b839a52015-04-01 14:58:47 +02002706 page = virt_to_page(virt_addr);
2707 size = PAGE_ALIGN(size);
2708
Joerg Roedel94f6d192009-11-24 16:40:02 +01002709 domain = get_domain(dev);
2710 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002711 goto free_mem;
2712
Joerg Roedelb3311b02016-07-08 13:31:31 +02002713 dma_dom = to_dma_ops_domain(domain);
2714
2715 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002716
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002717free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002718 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2719 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002720}
2721
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002722/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002723 * This function is called by the DMA layer to find out if we can handle a
2724 * particular device. It is part of the dma_ops.
2725 */
2726static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2727{
Joerg Roedel420aef82009-11-23 16:14:57 +01002728 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002729}
2730
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002731static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002732 .alloc = alloc_coherent,
2733 .free = free_coherent,
2734 .map_page = map_page,
2735 .unmap_page = unmap_page,
2736 .map_sg = map_sg,
2737 .unmap_sg = unmap_sg,
2738 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002739};
2740
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002741static int init_reserved_iova_ranges(void)
2742{
2743 struct pci_dev *pdev = NULL;
2744 struct iova *val;
2745
2746 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2747 IOVA_START_PFN, DMA_32BIT_PFN);
2748
2749 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2750 &reserved_rbtree_key);
2751
2752 /* MSI memory range */
2753 val = reserve_iova(&reserved_iova_ranges,
2754 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2755 if (!val) {
2756 pr_err("Reserving MSI range failed\n");
2757 return -ENOMEM;
2758 }
2759
2760 /* HT memory range */
2761 val = reserve_iova(&reserved_iova_ranges,
2762 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2763 if (!val) {
2764 pr_err("Reserving HT range failed\n");
2765 return -ENOMEM;
2766 }
2767
2768 /*
2769 * Memory used for PCI resources
2770 * FIXME: Check whether we can reserve the PCI-hole completly
2771 */
2772 for_each_pci_dev(pdev) {
2773 int i;
2774
2775 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2776 struct resource *r = &pdev->resource[i];
2777
2778 if (!(r->flags & IORESOURCE_MEM))
2779 continue;
2780
2781 val = reserve_iova(&reserved_iova_ranges,
2782 IOVA_PFN(r->start),
2783 IOVA_PFN(r->end));
2784 if (!val) {
2785 pr_err("Reserve pci-resource range failed\n");
2786 return -ENOMEM;
2787 }
2788 }
2789 }
2790
2791 return 0;
2792}
2793
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002794int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002795{
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002796 int ret, cpu, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002797
2798 ret = iova_cache_get();
2799 if (ret)
2800 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002801
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002802 ret = init_reserved_iova_ranges();
2803 if (ret)
2804 return ret;
2805
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002806 for_each_possible_cpu(cpu) {
2807 struct flush_queue *queue = per_cpu_ptr(&flush_queue, cpu);
2808
2809 queue->entries = kzalloc(FLUSH_QUEUE_SIZE *
2810 sizeof(*queue->entries),
2811 GFP_KERNEL);
2812 if (!queue->entries)
2813 goto out_put_iova;
2814
2815 spin_lock_init(&queue->lock);
2816 }
2817
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002818 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2819 if (err)
2820 return err;
2821#ifdef CONFIG_ARM_AMBA
2822 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2823 if (err)
2824 return err;
2825#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002826 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2827 if (err)
2828 return err;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002829 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002830
2831out_put_iova:
2832 for_each_possible_cpu(cpu) {
2833 struct flush_queue *queue = per_cpu_ptr(&flush_queue, cpu);
2834
2835 kfree(queue->entries);
2836 }
2837
2838 return -ENOMEM;
Joerg Roedelf5325092010-01-22 17:44:35 +01002839}
2840
Joerg Roedel6631ee92008-06-26 21:28:05 +02002841int __init amd_iommu_init_dma_ops(void)
2842{
Joerg Roedelbb279472016-07-06 13:56:36 +02002843 setup_timer(&queue_timer, queue_flush_timeout, 0);
2844 atomic_set(&queue_timer_on, 0);
2845
Joerg Roedel32302322015-07-28 16:58:50 +02002846 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002847 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002848
Joerg Roedel52717822015-07-28 16:58:51 +02002849 /*
2850 * In case we don't initialize SWIOTLB (actually the common case
2851 * when AMD IOMMU is enabled), make sure there are global
2852 * dma_ops set as a fall-back for devices not handled by this
2853 * driver (for example non-PCI devices).
2854 */
2855 if (!swiotlb)
2856 dma_ops = &nommu_dma_ops;
2857
Joerg Roedel62410ee2012-06-12 16:42:43 +02002858 if (amd_iommu_unmap_flush)
2859 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2860 else
2861 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2862
Joerg Roedel6631ee92008-06-26 21:28:05 +02002863 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002864
Joerg Roedel6631ee92008-06-26 21:28:05 +02002865}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002866
2867/*****************************************************************************
2868 *
2869 * The following functions belong to the exported interface of AMD IOMMU
2870 *
2871 * This interface allows access to lower level functions of the IOMMU
2872 * like protection domain handling and assignement of devices to domains
2873 * which is not possible with the dma_ops interface.
2874 *
2875 *****************************************************************************/
2876
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002877static void cleanup_domain(struct protection_domain *domain)
2878{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002879 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002880 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002881
2882 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2883
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002884 while (!list_empty(&domain->dev_list)) {
2885 entry = list_first_entry(&domain->dev_list,
2886 struct iommu_dev_data, list);
2887 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002888 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002889
2890 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2891}
2892
Joerg Roedel26508152009-08-26 16:52:40 +02002893static void protection_domain_free(struct protection_domain *domain)
2894{
2895 if (!domain)
2896 return;
2897
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002898 del_domain_from_list(domain);
2899
Joerg Roedel26508152009-08-26 16:52:40 +02002900 if (domain->id)
2901 domain_id_free(domain->id);
2902
2903 kfree(domain);
2904}
2905
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002906static int protection_domain_init(struct protection_domain *domain)
2907{
2908 spin_lock_init(&domain->lock);
2909 mutex_init(&domain->api_lock);
2910 domain->id = domain_id_alloc();
2911 if (!domain->id)
2912 return -ENOMEM;
2913 INIT_LIST_HEAD(&domain->dev_list);
2914
2915 return 0;
2916}
2917
Joerg Roedel26508152009-08-26 16:52:40 +02002918static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002919{
2920 struct protection_domain *domain;
2921
2922 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2923 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002924 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002925
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002926 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002927 goto out_err;
2928
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002929 add_domain_to_list(domain);
2930
Joerg Roedel26508152009-08-26 16:52:40 +02002931 return domain;
2932
2933out_err:
2934 kfree(domain);
2935
2936 return NULL;
2937}
2938
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002939static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2940{
2941 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002942 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002943
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002944 switch (type) {
2945 case IOMMU_DOMAIN_UNMANAGED:
2946 pdomain = protection_domain_alloc();
2947 if (!pdomain)
2948 return NULL;
2949
2950 pdomain->mode = PAGE_MODE_3_LEVEL;
2951 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2952 if (!pdomain->pt_root) {
2953 protection_domain_free(pdomain);
2954 return NULL;
2955 }
2956
2957 pdomain->domain.geometry.aperture_start = 0;
2958 pdomain->domain.geometry.aperture_end = ~0ULL;
2959 pdomain->domain.geometry.force_aperture = true;
2960
2961 break;
2962 case IOMMU_DOMAIN_DMA:
2963 dma_domain = dma_ops_domain_alloc();
2964 if (!dma_domain) {
2965 pr_err("AMD-Vi: Failed to allocate\n");
2966 return NULL;
2967 }
2968 pdomain = &dma_domain->domain;
2969 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002970 case IOMMU_DOMAIN_IDENTITY:
2971 pdomain = protection_domain_alloc();
2972 if (!pdomain)
2973 return NULL;
2974
2975 pdomain->mode = PAGE_MODE_NONE;
2976 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002977 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002978 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002979 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002980
2981 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002982}
2983
2984static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002985{
2986 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02002987 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002988
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002989 domain = to_pdomain(dom);
2990
Joerg Roedel98383fc2008-12-02 18:34:12 +01002991 if (domain->dev_cnt > 0)
2992 cleanup_domain(domain);
2993
2994 BUG_ON(domain->dev_cnt != 0);
2995
Joerg Roedelcda70052016-07-07 15:57:04 +02002996 if (!dom)
2997 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002998
Joerg Roedelcda70052016-07-07 15:57:04 +02002999 switch (dom->type) {
3000 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02003001 /*
3002 * First make sure the domain is no longer referenced from the
3003 * flush queue
3004 */
3005 queue_flush_all();
3006
3007 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02003008 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02003009 dma_ops_domain_free(dma_dom);
3010 break;
3011 default:
3012 if (domain->mode != PAGE_MODE_NONE)
3013 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01003014
Joerg Roedelcda70052016-07-07 15:57:04 +02003015 if (domain->flags & PD_IOMMUV2_MASK)
3016 free_gcr3_table(domain);
3017
3018 protection_domain_free(domain);
3019 break;
3020 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003021}
3022
Joerg Roedel684f2882008-12-08 12:07:44 +01003023static void amd_iommu_detach_device(struct iommu_domain *dom,
3024 struct device *dev)
3025{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003026 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003027 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003028 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003029
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003030 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003031 return;
3032
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003033 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003034 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003035 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003036
Joerg Roedel657cbb62009-11-23 15:26:46 +01003037 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003038 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003039
3040 iommu = amd_iommu_rlookup_table[devid];
3041 if (!iommu)
3042 return;
3043
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003044#ifdef CONFIG_IRQ_REMAP
3045 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3046 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3047 dev_data->use_vapic = 0;
3048#endif
3049
Joerg Roedel684f2882008-12-08 12:07:44 +01003050 iommu_completion_wait(iommu);
3051}
3052
Joerg Roedel01106062008-12-02 19:34:11 +01003053static int amd_iommu_attach_device(struct iommu_domain *dom,
3054 struct device *dev)
3055{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003056 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003057 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003058 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003059 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003060
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003061 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003062 return -EINVAL;
3063
Joerg Roedel657cbb62009-11-23 15:26:46 +01003064 dev_data = dev->archdata.iommu;
3065
Joerg Roedelf62dda62011-06-09 12:55:35 +02003066 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003067 if (!iommu)
3068 return -EINVAL;
3069
Joerg Roedel657cbb62009-11-23 15:26:46 +01003070 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003071 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003072
Joerg Roedel15898bb2009-11-24 15:39:42 +01003073 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003074
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003075#ifdef CONFIG_IRQ_REMAP
3076 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3077 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3078 dev_data->use_vapic = 1;
3079 else
3080 dev_data->use_vapic = 0;
3081 }
3082#endif
3083
Joerg Roedel01106062008-12-02 19:34:11 +01003084 iommu_completion_wait(iommu);
3085
Joerg Roedel15898bb2009-11-24 15:39:42 +01003086 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003087}
3088
Joerg Roedel468e2362010-01-21 16:37:36 +01003089static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003090 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003091{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003092 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003093 int prot = 0;
3094 int ret;
3095
Joerg Roedel132bd682011-11-17 14:18:46 +01003096 if (domain->mode == PAGE_MODE_NONE)
3097 return -EINVAL;
3098
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003099 if (iommu_prot & IOMMU_READ)
3100 prot |= IOMMU_PROT_IR;
3101 if (iommu_prot & IOMMU_WRITE)
3102 prot |= IOMMU_PROT_IW;
3103
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003104 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003105 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003106 mutex_unlock(&domain->api_lock);
3107
Joerg Roedel795e74f72010-05-11 17:40:57 +02003108 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003109}
3110
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003111static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3112 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003113{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003114 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003115 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003116
Joerg Roedel132bd682011-11-17 14:18:46 +01003117 if (domain->mode == PAGE_MODE_NONE)
3118 return -EINVAL;
3119
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003120 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003121 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003122 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003123
Joerg Roedel17b124b2011-04-06 18:01:35 +02003124 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003125
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003126 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003127}
3128
Joerg Roedel645c4c82008-12-02 20:05:50 +01003129static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303130 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003131{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003132 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003133 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003134 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003135
Joerg Roedel132bd682011-11-17 14:18:46 +01003136 if (domain->mode == PAGE_MODE_NONE)
3137 return iova;
3138
Joerg Roedel3039ca12015-04-01 14:58:48 +02003139 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003140
Joerg Roedela6d41a42009-09-02 17:08:55 +02003141 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003142 return 0;
3143
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003144 offset_mask = pte_pgsize - 1;
3145 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003146
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003147 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003148}
3149
Joerg Roedelab636482014-09-05 10:48:21 +02003150static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003151{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003152 switch (cap) {
3153 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003154 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003155 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003156 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003157 case IOMMU_CAP_NOEXEC:
3158 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003159 }
3160
Joerg Roedelab636482014-09-05 10:48:21 +02003161 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003162}
3163
Joerg Roedel35cf2482015-05-28 18:41:37 +02003164static void amd_iommu_get_dm_regions(struct device *dev,
3165 struct list_head *head)
3166{
3167 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003168 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003169
3170 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003171 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003172 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003173
3174 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
3175 struct iommu_dm_region *region;
3176
3177 if (devid < entry->devid_start || devid > entry->devid_end)
3178 continue;
3179
3180 region = kzalloc(sizeof(*region), GFP_KERNEL);
3181 if (!region) {
3182 pr_err("Out of memory allocating dm-regions for %s\n",
3183 dev_name(dev));
3184 return;
3185 }
3186
3187 region->start = entry->address_start;
3188 region->length = entry->address_end - entry->address_start;
3189 if (entry->prot & IOMMU_PROT_IR)
3190 region->prot |= IOMMU_READ;
3191 if (entry->prot & IOMMU_PROT_IW)
3192 region->prot |= IOMMU_WRITE;
3193
3194 list_add_tail(&region->list, head);
3195 }
3196}
3197
3198static void amd_iommu_put_dm_regions(struct device *dev,
3199 struct list_head *head)
3200{
3201 struct iommu_dm_region *entry, *next;
3202
3203 list_for_each_entry_safe(entry, next, head, list)
3204 kfree(entry);
3205}
3206
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003207static void amd_iommu_apply_dm_region(struct device *dev,
3208 struct iommu_domain *domain,
3209 struct iommu_dm_region *region)
3210{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003211 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003212 unsigned long start, end;
3213
3214 start = IOVA_PFN(region->start);
3215 end = IOVA_PFN(region->start + region->length);
3216
3217 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3218}
3219
Thierry Redingb22f6432014-06-27 09:03:12 +02003220static const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003221 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003222 .domain_alloc = amd_iommu_domain_alloc,
3223 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003224 .attach_dev = amd_iommu_attach_device,
3225 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003226 .map = amd_iommu_map,
3227 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003228 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003229 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003230 .add_device = amd_iommu_add_device,
3231 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003232 .device_group = amd_iommu_device_group,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003233 .get_dm_regions = amd_iommu_get_dm_regions,
3234 .put_dm_regions = amd_iommu_put_dm_regions,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003235 .apply_dm_region = amd_iommu_apply_dm_region,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003236 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003237};
3238
Joerg Roedel0feae532009-08-26 15:26:30 +02003239/*****************************************************************************
3240 *
3241 * The next functions do a basic initialization of IOMMU for pass through
3242 * mode
3243 *
3244 * In passthrough mode the IOMMU is initialized and enabled but not used for
3245 * DMA-API translation.
3246 *
3247 *****************************************************************************/
3248
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003249/* IOMMUv2 specific functions */
3250int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3251{
3252 return atomic_notifier_chain_register(&ppr_notifier, nb);
3253}
3254EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3255
3256int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3257{
3258 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3259}
3260EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003261
3262void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3263{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003264 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003265 unsigned long flags;
3266
3267 spin_lock_irqsave(&domain->lock, flags);
3268
3269 /* Update data structure */
3270 domain->mode = PAGE_MODE_NONE;
3271 domain->updated = true;
3272
3273 /* Make changes visible to IOMMUs */
3274 update_domain(domain);
3275
3276 /* Page-table is not visible to IOMMU anymore, so free it */
3277 free_pagetable(domain);
3278
3279 spin_unlock_irqrestore(&domain->lock, flags);
3280}
3281EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003282
3283int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3284{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003285 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003286 unsigned long flags;
3287 int levels, ret;
3288
3289 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3290 return -EINVAL;
3291
3292 /* Number of GCR3 table levels required */
3293 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3294 levels += 1;
3295
3296 if (levels > amd_iommu_max_glx_val)
3297 return -EINVAL;
3298
3299 spin_lock_irqsave(&domain->lock, flags);
3300
3301 /*
3302 * Save us all sanity checks whether devices already in the
3303 * domain support IOMMUv2. Just force that the domain has no
3304 * devices attached when it is switched into IOMMUv2 mode.
3305 */
3306 ret = -EBUSY;
3307 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3308 goto out;
3309
3310 ret = -ENOMEM;
3311 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3312 if (domain->gcr3_tbl == NULL)
3313 goto out;
3314
3315 domain->glx = levels;
3316 domain->flags |= PD_IOMMUV2_MASK;
3317 domain->updated = true;
3318
3319 update_domain(domain);
3320
3321 ret = 0;
3322
3323out:
3324 spin_unlock_irqrestore(&domain->lock, flags);
3325
3326 return ret;
3327}
3328EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003329
3330static int __flush_pasid(struct protection_domain *domain, int pasid,
3331 u64 address, bool size)
3332{
3333 struct iommu_dev_data *dev_data;
3334 struct iommu_cmd cmd;
3335 int i, ret;
3336
3337 if (!(domain->flags & PD_IOMMUV2_MASK))
3338 return -EINVAL;
3339
3340 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3341
3342 /*
3343 * IOMMU TLB needs to be flushed before Device TLB to
3344 * prevent device TLB refill from IOMMU TLB
3345 */
3346 for (i = 0; i < amd_iommus_present; ++i) {
3347 if (domain->dev_iommu[i] == 0)
3348 continue;
3349
3350 ret = iommu_queue_command(amd_iommus[i], &cmd);
3351 if (ret != 0)
3352 goto out;
3353 }
3354
3355 /* Wait until IOMMU TLB flushes are complete */
3356 domain_flush_complete(domain);
3357
3358 /* Now flush device TLBs */
3359 list_for_each_entry(dev_data, &domain->dev_list, list) {
3360 struct amd_iommu *iommu;
3361 int qdep;
3362
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003363 /*
3364 There might be non-IOMMUv2 capable devices in an IOMMUv2
3365 * domain.
3366 */
3367 if (!dev_data->ats.enabled)
3368 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003369
3370 qdep = dev_data->ats.qdep;
3371 iommu = amd_iommu_rlookup_table[dev_data->devid];
3372
3373 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3374 qdep, address, size);
3375
3376 ret = iommu_queue_command(iommu, &cmd);
3377 if (ret != 0)
3378 goto out;
3379 }
3380
3381 /* Wait until all device TLBs are flushed */
3382 domain_flush_complete(domain);
3383
3384 ret = 0;
3385
3386out:
3387
3388 return ret;
3389}
3390
3391static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3392 u64 address)
3393{
3394 return __flush_pasid(domain, pasid, address, false);
3395}
3396
3397int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3398 u64 address)
3399{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003400 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003401 unsigned long flags;
3402 int ret;
3403
3404 spin_lock_irqsave(&domain->lock, flags);
3405 ret = __amd_iommu_flush_page(domain, pasid, address);
3406 spin_unlock_irqrestore(&domain->lock, flags);
3407
3408 return ret;
3409}
3410EXPORT_SYMBOL(amd_iommu_flush_page);
3411
3412static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3413{
3414 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3415 true);
3416}
3417
3418int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3419{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003420 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003421 unsigned long flags;
3422 int ret;
3423
3424 spin_lock_irqsave(&domain->lock, flags);
3425 ret = __amd_iommu_flush_tlb(domain, pasid);
3426 spin_unlock_irqrestore(&domain->lock, flags);
3427
3428 return ret;
3429}
3430EXPORT_SYMBOL(amd_iommu_flush_tlb);
3431
Joerg Roedelb16137b2011-11-21 16:50:23 +01003432static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3433{
3434 int index;
3435 u64 *pte;
3436
3437 while (true) {
3438
3439 index = (pasid >> (9 * level)) & 0x1ff;
3440 pte = &root[index];
3441
3442 if (level == 0)
3443 break;
3444
3445 if (!(*pte & GCR3_VALID)) {
3446 if (!alloc)
3447 return NULL;
3448
3449 root = (void *)get_zeroed_page(GFP_ATOMIC);
3450 if (root == NULL)
3451 return NULL;
3452
3453 *pte = __pa(root) | GCR3_VALID;
3454 }
3455
3456 root = __va(*pte & PAGE_MASK);
3457
3458 level -= 1;
3459 }
3460
3461 return pte;
3462}
3463
3464static int __set_gcr3(struct protection_domain *domain, int pasid,
3465 unsigned long cr3)
3466{
3467 u64 *pte;
3468
3469 if (domain->mode != PAGE_MODE_NONE)
3470 return -EINVAL;
3471
3472 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3473 if (pte == NULL)
3474 return -ENOMEM;
3475
3476 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3477
3478 return __amd_iommu_flush_tlb(domain, pasid);
3479}
3480
3481static int __clear_gcr3(struct protection_domain *domain, int pasid)
3482{
3483 u64 *pte;
3484
3485 if (domain->mode != PAGE_MODE_NONE)
3486 return -EINVAL;
3487
3488 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3489 if (pte == NULL)
3490 return 0;
3491
3492 *pte = 0;
3493
3494 return __amd_iommu_flush_tlb(domain, pasid);
3495}
3496
3497int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3498 unsigned long cr3)
3499{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003500 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003501 unsigned long flags;
3502 int ret;
3503
3504 spin_lock_irqsave(&domain->lock, flags);
3505 ret = __set_gcr3(domain, pasid, cr3);
3506 spin_unlock_irqrestore(&domain->lock, flags);
3507
3508 return ret;
3509}
3510EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3511
3512int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3513{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003514 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003515 unsigned long flags;
3516 int ret;
3517
3518 spin_lock_irqsave(&domain->lock, flags);
3519 ret = __clear_gcr3(domain, pasid);
3520 spin_unlock_irqrestore(&domain->lock, flags);
3521
3522 return ret;
3523}
3524EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003525
3526int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3527 int status, int tag)
3528{
3529 struct iommu_dev_data *dev_data;
3530 struct amd_iommu *iommu;
3531 struct iommu_cmd cmd;
3532
3533 dev_data = get_dev_data(&pdev->dev);
3534 iommu = amd_iommu_rlookup_table[dev_data->devid];
3535
3536 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3537 tag, dev_data->pri_tlp);
3538
3539 return iommu_queue_command(iommu, &cmd);
3540}
3541EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003542
3543struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3544{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003545 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003546
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003547 pdomain = get_domain(&pdev->dev);
3548 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003549 return NULL;
3550
3551 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003552 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003553 return NULL;
3554
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003555 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003556}
3557EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003558
3559void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3560{
3561 struct iommu_dev_data *dev_data;
3562
3563 if (!amd_iommu_v2_supported())
3564 return;
3565
3566 dev_data = get_dev_data(&pdev->dev);
3567 dev_data->errata |= (1 << erratum);
3568}
3569EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003570
3571int amd_iommu_device_info(struct pci_dev *pdev,
3572 struct amd_iommu_device_info *info)
3573{
3574 int max_pasids;
3575 int pos;
3576
3577 if (pdev == NULL || info == NULL)
3578 return -EINVAL;
3579
3580 if (!amd_iommu_v2_supported())
3581 return -EINVAL;
3582
3583 memset(info, 0, sizeof(*info));
3584
3585 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3586 if (pos)
3587 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3588
3589 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3590 if (pos)
3591 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3592
3593 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3594 if (pos) {
3595 int features;
3596
3597 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3598 max_pasids = min(max_pasids, (1 << 20));
3599
3600 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3601 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3602
3603 features = pci_pasid_features(pdev);
3604 if (features & PCI_PASID_CAP_EXEC)
3605 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3606 if (features & PCI_PASID_CAP_PRIV)
3607 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3608 }
3609
3610 return 0;
3611}
3612EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003613
3614#ifdef CONFIG_IRQ_REMAP
3615
3616/*****************************************************************************
3617 *
3618 * Interrupt Remapping Implementation
3619 *
3620 *****************************************************************************/
3621
Jiang Liu7c71d302015-04-13 14:11:33 +08003622static struct irq_chip amd_ir_chip;
3623
Joerg Roedel2b324502012-06-21 16:29:10 +02003624#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3625#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3626#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3627#define DTE_IRQ_REMAP_ENABLE 1ULL
3628
3629static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3630{
3631 u64 dte;
3632
3633 dte = amd_iommu_dev_table[devid].data[2];
3634 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3635 dte |= virt_to_phys(table->table);
3636 dte |= DTE_IRQ_REMAP_INTCTL;
3637 dte |= DTE_IRQ_TABLE_LEN;
3638 dte |= DTE_IRQ_REMAP_ENABLE;
3639
3640 amd_iommu_dev_table[devid].data[2] = dte;
3641}
3642
Joerg Roedel2b324502012-06-21 16:29:10 +02003643static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3644{
3645 struct irq_remap_table *table = NULL;
3646 struct amd_iommu *iommu;
3647 unsigned long flags;
3648 u16 alias;
3649
3650 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3651
3652 iommu = amd_iommu_rlookup_table[devid];
3653 if (!iommu)
3654 goto out_unlock;
3655
3656 table = irq_lookup_table[devid];
3657 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003658 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003659
3660 alias = amd_iommu_alias_table[devid];
3661 table = irq_lookup_table[alias];
3662 if (table) {
3663 irq_lookup_table[devid] = table;
3664 set_dte_irq_entry(devid, table);
3665 iommu_flush_dte(iommu, devid);
3666 goto out;
3667 }
3668
3669 /* Nothing there yet, allocate new irq remapping table */
3670 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3671 if (!table)
Baoquan He09284b92016-09-20 09:05:34 +08003672 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003673
Joerg Roedel197887f2013-04-09 21:14:08 +02003674 /* Initialize table spin-lock */
3675 spin_lock_init(&table->lock);
3676
Joerg Roedel2b324502012-06-21 16:29:10 +02003677 if (ioapic)
3678 /* Keep the first 32 indexes free for IOAPIC interrupts */
3679 table->min_index = 32;
3680
3681 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3682 if (!table->table) {
3683 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003684 table = NULL;
Baoquan He09284b92016-09-20 09:05:34 +08003685 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003686 }
3687
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003688 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3689 memset(table->table, 0,
3690 MAX_IRQS_PER_TABLE * sizeof(u32));
3691 else
3692 memset(table->table, 0,
3693 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
Joerg Roedel2b324502012-06-21 16:29:10 +02003694
3695 if (ioapic) {
3696 int i;
3697
3698 for (i = 0; i < 32; ++i)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003699 iommu->irte_ops->set_allocated(table, i);
Joerg Roedel2b324502012-06-21 16:29:10 +02003700 }
3701
3702 irq_lookup_table[devid] = table;
3703 set_dte_irq_entry(devid, table);
3704 iommu_flush_dte(iommu, devid);
3705 if (devid != alias) {
3706 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003707 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003708 iommu_flush_dte(iommu, alias);
3709 }
3710
3711out:
3712 iommu_completion_wait(iommu);
3713
3714out_unlock:
3715 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3716
3717 return table;
3718}
3719
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003720static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003721{
3722 struct irq_remap_table *table;
3723 unsigned long flags;
3724 int index, c;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003725 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3726
3727 if (!iommu)
3728 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003729
3730 table = get_irq_table(devid, false);
3731 if (!table)
3732 return -ENODEV;
3733
3734 spin_lock_irqsave(&table->lock, flags);
3735
3736 /* Scan table for free entries */
3737 for (c = 0, index = table->min_index;
3738 index < MAX_IRQS_PER_TABLE;
3739 ++index) {
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003740 if (!iommu->irte_ops->is_allocated(table, index))
Joerg Roedel2b324502012-06-21 16:29:10 +02003741 c += 1;
3742 else
3743 c = 0;
3744
3745 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003746 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003747 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003748
3749 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003750 goto out;
3751 }
3752 }
3753
3754 index = -ENOSPC;
3755
3756out:
3757 spin_unlock_irqrestore(&table->lock, flags);
3758
3759 return index;
3760}
3761
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003762static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3763 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003764{
3765 struct irq_remap_table *table;
3766 struct amd_iommu *iommu;
3767 unsigned long flags;
3768 struct irte_ga *entry;
3769
3770 iommu = amd_iommu_rlookup_table[devid];
3771 if (iommu == NULL)
3772 return -EINVAL;
3773
3774 table = get_irq_table(devid, false);
3775 if (!table)
3776 return -ENOMEM;
3777
3778 spin_lock_irqsave(&table->lock, flags);
3779
3780 entry = (struct irte_ga *)table->table;
3781 entry = &entry[index];
3782 entry->lo.fields_remap.valid = 0;
3783 entry->hi.val = irte->hi.val;
3784 entry->lo.val = irte->lo.val;
3785 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003786 if (data)
3787 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003788
3789 spin_unlock_irqrestore(&table->lock, flags);
3790
3791 iommu_flush_irt(iommu, devid);
3792 iommu_completion_wait(iommu);
3793
3794 return 0;
3795}
3796
3797static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003798{
3799 struct irq_remap_table *table;
3800 struct amd_iommu *iommu;
3801 unsigned long flags;
3802
3803 iommu = amd_iommu_rlookup_table[devid];
3804 if (iommu == NULL)
3805 return -EINVAL;
3806
3807 table = get_irq_table(devid, false);
3808 if (!table)
3809 return -ENOMEM;
3810
3811 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003812 table->table[index] = irte->val;
Joerg Roedel2b324502012-06-21 16:29:10 +02003813 spin_unlock_irqrestore(&table->lock, flags);
3814
3815 iommu_flush_irt(iommu, devid);
3816 iommu_completion_wait(iommu);
3817
3818 return 0;
3819}
3820
3821static void free_irte(u16 devid, int index)
3822{
3823 struct irq_remap_table *table;
3824 struct amd_iommu *iommu;
3825 unsigned long flags;
3826
3827 iommu = amd_iommu_rlookup_table[devid];
3828 if (iommu == NULL)
3829 return;
3830
3831 table = get_irq_table(devid, false);
3832 if (!table)
3833 return;
3834
3835 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003836 iommu->irte_ops->clear_allocated(table, index);
Joerg Roedel2b324502012-06-21 16:29:10 +02003837 spin_unlock_irqrestore(&table->lock, flags);
3838
3839 iommu_flush_irt(iommu, devid);
3840 iommu_completion_wait(iommu);
3841}
3842
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003843static void irte_prepare(void *entry,
3844 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003845 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003846{
3847 union irte *irte = (union irte *) entry;
3848
3849 irte->val = 0;
3850 irte->fields.vector = vector;
3851 irte->fields.int_type = delivery_mode;
3852 irte->fields.destination = dest_apicid;
3853 irte->fields.dm = dest_mode;
3854 irte->fields.valid = 1;
3855}
3856
3857static void irte_ga_prepare(void *entry,
3858 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003859 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003860{
3861 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003862 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003863
3864 irte->lo.val = 0;
3865 irte->hi.val = 0;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003866 irte->lo.fields_remap.guest_mode = dev_data ? dev_data->use_vapic : 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003867 irte->lo.fields_remap.int_type = delivery_mode;
3868 irte->lo.fields_remap.dm = dest_mode;
3869 irte->hi.fields.vector = vector;
3870 irte->lo.fields_remap.destination = dest_apicid;
3871 irte->lo.fields_remap.valid = 1;
3872}
3873
3874static void irte_activate(void *entry, u16 devid, u16 index)
3875{
3876 union irte *irte = (union irte *) entry;
3877
3878 irte->fields.valid = 1;
3879 modify_irte(devid, index, irte);
3880}
3881
3882static void irte_ga_activate(void *entry, u16 devid, u16 index)
3883{
3884 struct irte_ga *irte = (struct irte_ga *) entry;
3885
3886 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003887 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003888}
3889
3890static void irte_deactivate(void *entry, u16 devid, u16 index)
3891{
3892 union irte *irte = (union irte *) entry;
3893
3894 irte->fields.valid = 0;
3895 modify_irte(devid, index, irte);
3896}
3897
3898static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3899{
3900 struct irte_ga *irte = (struct irte_ga *) entry;
3901
3902 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003903 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003904}
3905
3906static void irte_set_affinity(void *entry, u16 devid, u16 index,
3907 u8 vector, u32 dest_apicid)
3908{
3909 union irte *irte = (union irte *) entry;
3910
3911 irte->fields.vector = vector;
3912 irte->fields.destination = dest_apicid;
3913 modify_irte(devid, index, irte);
3914}
3915
3916static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3917 u8 vector, u32 dest_apicid)
3918{
3919 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003920 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003921
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003922 if (!dev_data || !dev_data->use_vapic) {
3923 irte->hi.fields.vector = vector;
3924 irte->lo.fields_remap.destination = dest_apicid;
3925 irte->lo.fields_remap.guest_mode = 0;
3926 modify_irte_ga(devid, index, irte, NULL);
3927 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003928}
3929
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003930#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003931static void irte_set_allocated(struct irq_remap_table *table, int index)
3932{
3933 table->table[index] = IRTE_ALLOCATED;
3934}
3935
3936static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3937{
3938 struct irte_ga *ptr = (struct irte_ga *)table->table;
3939 struct irte_ga *irte = &ptr[index];
3940
3941 memset(&irte->lo.val, 0, sizeof(u64));
3942 memset(&irte->hi.val, 0, sizeof(u64));
3943 irte->hi.fields.vector = 0xff;
3944}
3945
3946static bool irte_is_allocated(struct irq_remap_table *table, int index)
3947{
3948 union irte *ptr = (union irte *)table->table;
3949 union irte *irte = &ptr[index];
3950
3951 return irte->val != 0;
3952}
3953
3954static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
3955{
3956 struct irte_ga *ptr = (struct irte_ga *)table->table;
3957 struct irte_ga *irte = &ptr[index];
3958
3959 return irte->hi.fields.vector != 0;
3960}
3961
3962static void irte_clear_allocated(struct irq_remap_table *table, int index)
3963{
3964 table->table[index] = 0;
3965}
3966
3967static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
3968{
3969 struct irte_ga *ptr = (struct irte_ga *)table->table;
3970 struct irte_ga *irte = &ptr[index];
3971
3972 memset(&irte->lo.val, 0, sizeof(u64));
3973 memset(&irte->hi.val, 0, sizeof(u64));
3974}
3975
Jiang Liu7c71d302015-04-13 14:11:33 +08003976static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003977{
Jiang Liu7c71d302015-04-13 14:11:33 +08003978 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02003979
Jiang Liu7c71d302015-04-13 14:11:33 +08003980 switch (info->type) {
3981 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3982 devid = get_ioapic_devid(info->ioapic_id);
3983 break;
3984 case X86_IRQ_ALLOC_TYPE_HPET:
3985 devid = get_hpet_devid(info->hpet_id);
3986 break;
3987 case X86_IRQ_ALLOC_TYPE_MSI:
3988 case X86_IRQ_ALLOC_TYPE_MSIX:
3989 devid = get_device_id(&info->msi_dev->dev);
3990 break;
3991 default:
3992 BUG_ON(1);
3993 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02003994 }
3995
Jiang Liu7c71d302015-04-13 14:11:33 +08003996 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003997}
3998
Jiang Liu7c71d302015-04-13 14:11:33 +08003999static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004000{
Jiang Liu7c71d302015-04-13 14:11:33 +08004001 struct amd_iommu *iommu;
4002 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004003
Jiang Liu7c71d302015-04-13 14:11:33 +08004004 if (!info)
4005 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004006
Jiang Liu7c71d302015-04-13 14:11:33 +08004007 devid = get_devid(info);
4008 if (devid >= 0) {
4009 iommu = amd_iommu_rlookup_table[devid];
4010 if (iommu)
4011 return iommu->ir_domain;
4012 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004013
Jiang Liu7c71d302015-04-13 14:11:33 +08004014 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004015}
4016
Jiang Liu7c71d302015-04-13 14:11:33 +08004017static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004018{
Jiang Liu7c71d302015-04-13 14:11:33 +08004019 struct amd_iommu *iommu;
4020 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004021
Jiang Liu7c71d302015-04-13 14:11:33 +08004022 if (!info)
4023 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004024
Jiang Liu7c71d302015-04-13 14:11:33 +08004025 switch (info->type) {
4026 case X86_IRQ_ALLOC_TYPE_MSI:
4027 case X86_IRQ_ALLOC_TYPE_MSIX:
4028 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004029 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004030 return NULL;
4031
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004032 iommu = amd_iommu_rlookup_table[devid];
4033 if (iommu)
4034 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004035 break;
4036 default:
4037 break;
4038 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004039
Jiang Liu7c71d302015-04-13 14:11:33 +08004040 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004041}
4042
Joerg Roedel6b474b82012-06-26 16:46:04 +02004043struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004044 .prepare = amd_iommu_prepare,
4045 .enable = amd_iommu_enable,
4046 .disable = amd_iommu_disable,
4047 .reenable = amd_iommu_reenable,
4048 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004049 .get_ir_irq_domain = get_ir_irq_domain,
4050 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004051};
Jiang Liu7c71d302015-04-13 14:11:33 +08004052
4053static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4054 struct irq_cfg *irq_cfg,
4055 struct irq_alloc_info *info,
4056 int devid, int index, int sub_handle)
4057{
4058 struct irq_2_irte *irte_info = &data->irq_2_irte;
4059 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004060 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004061 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4062
4063 if (!iommu)
4064 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004065
Jiang Liu7c71d302015-04-13 14:11:33 +08004066 data->irq_2_irte.devid = devid;
4067 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004068 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4069 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004070 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004071
4072 switch (info->type) {
4073 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4074 /* Setup IOAPIC entry */
4075 entry = info->ioapic_entry;
4076 info->ioapic_entry = NULL;
4077 memset(entry, 0, sizeof(*entry));
4078 entry->vector = index;
4079 entry->mask = 0;
4080 entry->trigger = info->ioapic_trigger;
4081 entry->polarity = info->ioapic_polarity;
4082 /* Mask level triggered irqs. */
4083 if (info->ioapic_trigger)
4084 entry->mask = 1;
4085 break;
4086
4087 case X86_IRQ_ALLOC_TYPE_HPET:
4088 case X86_IRQ_ALLOC_TYPE_MSI:
4089 case X86_IRQ_ALLOC_TYPE_MSIX:
4090 msg->address_hi = MSI_ADDR_BASE_HI;
4091 msg->address_lo = MSI_ADDR_BASE_LO;
4092 msg->data = irte_info->index;
4093 break;
4094
4095 default:
4096 BUG_ON(1);
4097 break;
4098 }
4099}
4100
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004101struct amd_irte_ops irte_32_ops = {
4102 .prepare = irte_prepare,
4103 .activate = irte_activate,
4104 .deactivate = irte_deactivate,
4105 .set_affinity = irte_set_affinity,
4106 .set_allocated = irte_set_allocated,
4107 .is_allocated = irte_is_allocated,
4108 .clear_allocated = irte_clear_allocated,
4109};
4110
4111struct amd_irte_ops irte_128_ops = {
4112 .prepare = irte_ga_prepare,
4113 .activate = irte_ga_activate,
4114 .deactivate = irte_ga_deactivate,
4115 .set_affinity = irte_ga_set_affinity,
4116 .set_allocated = irte_ga_set_allocated,
4117 .is_allocated = irte_ga_is_allocated,
4118 .clear_allocated = irte_ga_clear_allocated,
4119};
4120
Jiang Liu7c71d302015-04-13 14:11:33 +08004121static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4122 unsigned int nr_irqs, void *arg)
4123{
4124 struct irq_alloc_info *info = arg;
4125 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004126 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004127 struct irq_cfg *cfg;
4128 int i, ret, devid;
4129 int index = -1;
4130
4131 if (!info)
4132 return -EINVAL;
4133 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4134 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4135 return -EINVAL;
4136
4137 /*
4138 * With IRQ remapping enabled, don't need contiguous CPU vectors
4139 * to support multiple MSI interrupts.
4140 */
4141 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4142 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4143
4144 devid = get_devid(info);
4145 if (devid < 0)
4146 return -EINVAL;
4147
4148 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4149 if (ret < 0)
4150 return ret;
4151
Jiang Liu7c71d302015-04-13 14:11:33 +08004152 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4153 if (get_irq_table(devid, true))
4154 index = info->ioapic_pin;
4155 else
4156 ret = -ENOMEM;
4157 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08004158 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08004159 }
4160 if (index < 0) {
4161 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004162 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004163 goto out_free_parent;
4164 }
4165
4166 for (i = 0; i < nr_irqs; i++) {
4167 irq_data = irq_domain_get_irq_data(domain, virq + i);
4168 cfg = irqd_cfg(irq_data);
4169 if (!irq_data || !cfg) {
4170 ret = -EINVAL;
4171 goto out_free_data;
4172 }
4173
Joerg Roedela130e692015-08-13 11:07:25 +02004174 ret = -ENOMEM;
4175 data = kzalloc(sizeof(*data), GFP_KERNEL);
4176 if (!data)
4177 goto out_free_data;
4178
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004179 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4180 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4181 else
4182 data->entry = kzalloc(sizeof(struct irte_ga),
4183 GFP_KERNEL);
4184 if (!data->entry) {
4185 kfree(data);
4186 goto out_free_data;
4187 }
4188
Jiang Liu7c71d302015-04-13 14:11:33 +08004189 irq_data->hwirq = (devid << 16) + i;
4190 irq_data->chip_data = data;
4191 irq_data->chip = &amd_ir_chip;
4192 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4193 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4194 }
Joerg Roedela130e692015-08-13 11:07:25 +02004195
Jiang Liu7c71d302015-04-13 14:11:33 +08004196 return 0;
4197
4198out_free_data:
4199 for (i--; i >= 0; i--) {
4200 irq_data = irq_domain_get_irq_data(domain, virq + i);
4201 if (irq_data)
4202 kfree(irq_data->chip_data);
4203 }
4204 for (i = 0; i < nr_irqs; i++)
4205 free_irte(devid, index + i);
4206out_free_parent:
4207 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4208 return ret;
4209}
4210
4211static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4212 unsigned int nr_irqs)
4213{
4214 struct irq_2_irte *irte_info;
4215 struct irq_data *irq_data;
4216 struct amd_ir_data *data;
4217 int i;
4218
4219 for (i = 0; i < nr_irqs; i++) {
4220 irq_data = irq_domain_get_irq_data(domain, virq + i);
4221 if (irq_data && irq_data->chip_data) {
4222 data = irq_data->chip_data;
4223 irte_info = &data->irq_2_irte;
4224 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004225 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004226 kfree(data);
4227 }
4228 }
4229 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4230}
4231
4232static void irq_remapping_activate(struct irq_domain *domain,
4233 struct irq_data *irq_data)
4234{
4235 struct amd_ir_data *data = irq_data->chip_data;
4236 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004237 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004238
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004239 if (iommu)
4240 iommu->irte_ops->activate(data->entry, irte_info->devid,
4241 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004242}
4243
4244static void irq_remapping_deactivate(struct irq_domain *domain,
4245 struct irq_data *irq_data)
4246{
4247 struct amd_ir_data *data = irq_data->chip_data;
4248 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004249 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004250
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004251 if (iommu)
4252 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4253 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004254}
4255
4256static struct irq_domain_ops amd_ir_domain_ops = {
4257 .alloc = irq_remapping_alloc,
4258 .free = irq_remapping_free,
4259 .activate = irq_remapping_activate,
4260 .deactivate = irq_remapping_deactivate,
4261};
4262
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004263static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4264{
4265 struct amd_iommu *iommu;
4266 struct amd_iommu_pi_data *pi_data = vcpu_info;
4267 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4268 struct amd_ir_data *ir_data = data->chip_data;
4269 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4270 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004271 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4272
4273 /* Note:
4274 * This device has never been set up for guest mode.
4275 * we should not modify the IRTE
4276 */
4277 if (!dev_data || !dev_data->use_vapic)
4278 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004279
4280 pi_data->ir_data = ir_data;
4281
4282 /* Note:
4283 * SVM tries to set up for VAPIC mode, but we are in
4284 * legacy mode. So, we force legacy mode instead.
4285 */
4286 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4287 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4288 __func__);
4289 pi_data->is_guest_mode = false;
4290 }
4291
4292 iommu = amd_iommu_rlookup_table[irte_info->devid];
4293 if (iommu == NULL)
4294 return -EINVAL;
4295
4296 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4297 if (pi_data->is_guest_mode) {
4298 /* Setting */
4299 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4300 irte->hi.fields.vector = vcpu_pi_info->vector;
4301 irte->lo.fields_vapic.guest_mode = 1;
4302 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4303
4304 ir_data->cached_ga_tag = pi_data->ga_tag;
4305 } else {
4306 /* Un-Setting */
4307 struct irq_cfg *cfg = irqd_cfg(data);
4308
4309 irte->hi.val = 0;
4310 irte->lo.val = 0;
4311 irte->hi.fields.vector = cfg->vector;
4312 irte->lo.fields_remap.guest_mode = 0;
4313 irte->lo.fields_remap.destination = cfg->dest_apicid;
4314 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4315 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4316
4317 /*
4318 * This communicates the ga_tag back to the caller
4319 * so that it can do all the necessary clean up.
4320 */
4321 ir_data->cached_ga_tag = 0;
4322 }
4323
4324 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4325}
4326
Jiang Liu7c71d302015-04-13 14:11:33 +08004327static int amd_ir_set_affinity(struct irq_data *data,
4328 const struct cpumask *mask, bool force)
4329{
4330 struct amd_ir_data *ir_data = data->chip_data;
4331 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4332 struct irq_cfg *cfg = irqd_cfg(data);
4333 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004334 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004335 int ret;
4336
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004337 if (!iommu)
4338 return -ENODEV;
4339
Jiang Liu7c71d302015-04-13 14:11:33 +08004340 ret = parent->chip->irq_set_affinity(parent, mask, force);
4341 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4342 return ret;
4343
4344 /*
4345 * Atomically updates the IRTE with the new destination, vector
4346 * and flushes the interrupt entry cache.
4347 */
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004348 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4349 irte_info->index, cfg->vector, cfg->dest_apicid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004350
4351 /*
4352 * After this point, all the interrupts will start arriving
4353 * at the new destination. So, time to cleanup the previous
4354 * vector allocation.
4355 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004356 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004357
4358 return IRQ_SET_MASK_OK_DONE;
4359}
4360
4361static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4362{
4363 struct amd_ir_data *ir_data = irq_data->chip_data;
4364
4365 *msg = ir_data->msi_entry;
4366}
4367
4368static struct irq_chip amd_ir_chip = {
4369 .irq_ack = ir_ack_apic_edge,
4370 .irq_set_affinity = amd_ir_set_affinity,
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004371 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
Jiang Liu7c71d302015-04-13 14:11:33 +08004372 .irq_compose_msi_msg = ir_compose_msi_msg,
4373};
4374
4375int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4376{
4377 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4378 if (!iommu->ir_domain)
4379 return -ENOMEM;
4380
4381 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4382 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4383
4384 return 0;
4385}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004386
4387int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4388{
4389 unsigned long flags;
4390 struct amd_iommu *iommu;
4391 struct irq_remap_table *irt;
4392 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4393 int devid = ir_data->irq_2_irte.devid;
4394 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4395 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4396
4397 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4398 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4399 return 0;
4400
4401 iommu = amd_iommu_rlookup_table[devid];
4402 if (!iommu)
4403 return -ENODEV;
4404
4405 irt = get_irq_table(devid, false);
4406 if (!irt)
4407 return -ENODEV;
4408
4409 spin_lock_irqsave(&irt->lock, flags);
4410
4411 if (ref->lo.fields_vapic.guest_mode) {
4412 if (cpu >= 0)
4413 ref->lo.fields_vapic.destination = cpu;
4414 ref->lo.fields_vapic.is_run = is_run;
4415 barrier();
4416 }
4417
4418 spin_unlock_irqrestore(&irt->lock, flags);
4419
4420 iommu_flush_irt(iommu, devid);
4421 iommu_completion_wait(iommu);
4422 return 0;
4423}
4424EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004425#endif