Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright(c) 2011-2016 Intel Corporation. All rights reserved. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 20 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 21 | * SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Kevin Tian <kevin.tian@intel.com> |
| 25 | * Dexuan Cui |
| 26 | * |
| 27 | * Contributors: |
| 28 | * Pei Zhang <pei.zhang@intel.com> |
| 29 | * Min He <min.he@intel.com> |
| 30 | * Niu Bing <bing.niu@intel.com> |
| 31 | * Yulei Zhang <yulei.zhang@intel.com> |
| 32 | * Zhenyu Wang <zhenyuw@linux.intel.com> |
| 33 | * Zhi Wang <zhi.a.wang@intel.com> |
| 34 | * |
| 35 | */ |
| 36 | |
| 37 | #include "i915_drv.h" |
Zhenyu Wang | feddf6e | 2016-10-20 17:15:03 +0800 | [diff] [blame] | 38 | #include "gvt.h" |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 39 | |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 40 | static int alloc_gm(struct intel_vgpu *vgpu, bool high_gm) |
| 41 | { |
| 42 | struct intel_gvt *gvt = vgpu->gvt; |
| 43 | struct drm_i915_private *dev_priv = gvt->dev_priv; |
Chris Wilson | e007b19 | 2017-01-11 11:23:10 +0000 | [diff] [blame] | 44 | unsigned int flags; |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 45 | u64 start, end, size; |
| 46 | struct drm_mm_node *node; |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 47 | int ret; |
| 48 | |
| 49 | if (high_gm) { |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 50 | node = &vgpu->gm.high_gm_node; |
| 51 | size = vgpu_hidden_sz(vgpu); |
Zhenyu Wang | 5b3cac1 | 2017-02-13 14:31:13 +0800 | [diff] [blame] | 52 | start = ALIGN(gvt_hidden_gmadr_base(gvt), I915_GTT_PAGE_SIZE); |
| 53 | end = ALIGN(gvt_hidden_gmadr_end(gvt), I915_GTT_PAGE_SIZE); |
Chris Wilson | e007b19 | 2017-01-11 11:23:10 +0000 | [diff] [blame] | 54 | flags = PIN_HIGH; |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 55 | } else { |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 56 | node = &vgpu->gm.low_gm_node; |
| 57 | size = vgpu_aperture_sz(vgpu); |
Zhenyu Wang | 5b3cac1 | 2017-02-13 14:31:13 +0800 | [diff] [blame] | 58 | start = ALIGN(gvt_aperture_gmadr_base(gvt), I915_GTT_PAGE_SIZE); |
| 59 | end = ALIGN(gvt_aperture_gmadr_end(gvt), I915_GTT_PAGE_SIZE); |
Chris Wilson | e007b19 | 2017-01-11 11:23:10 +0000 | [diff] [blame] | 60 | flags = PIN_MAPPABLE; |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 61 | } |
| 62 | |
| 63 | mutex_lock(&dev_priv->drm.struct_mutex); |
Chris Wilson | e007b19 | 2017-01-11 11:23:10 +0000 | [diff] [blame] | 64 | ret = i915_gem_gtt_insert(&dev_priv->ggtt.base, node, |
Zhenyu Wang | 5b3cac1 | 2017-02-13 14:31:13 +0800 | [diff] [blame] | 65 | size, I915_GTT_PAGE_SIZE, |
| 66 | I915_COLOR_UNEVICTABLE, |
Chris Wilson | e007b19 | 2017-01-11 11:23:10 +0000 | [diff] [blame] | 67 | start, end, flags); |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 68 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Chris Wilson | e007b19 | 2017-01-11 11:23:10 +0000 | [diff] [blame] | 69 | if (ret) |
| 70 | gvt_err("fail to alloc %s gm space from host\n", |
| 71 | high_gm ? "high" : "low"); |
| 72 | |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 73 | return ret; |
| 74 | } |
| 75 | |
| 76 | static int alloc_vgpu_gm(struct intel_vgpu *vgpu) |
| 77 | { |
| 78 | struct intel_gvt *gvt = vgpu->gvt; |
| 79 | struct drm_i915_private *dev_priv = gvt->dev_priv; |
| 80 | int ret; |
| 81 | |
| 82 | ret = alloc_gm(vgpu, false); |
| 83 | if (ret) |
| 84 | return ret; |
| 85 | |
| 86 | ret = alloc_gm(vgpu, true); |
| 87 | if (ret) |
| 88 | goto out_free_aperture; |
| 89 | |
| 90 | gvt_dbg_core("vgpu%d: alloc low GM start %llx size %llx\n", vgpu->id, |
| 91 | vgpu_aperture_offset(vgpu), vgpu_aperture_sz(vgpu)); |
| 92 | |
| 93 | gvt_dbg_core("vgpu%d: alloc high GM start %llx size %llx\n", vgpu->id, |
| 94 | vgpu_hidden_offset(vgpu), vgpu_hidden_sz(vgpu)); |
| 95 | |
| 96 | return 0; |
| 97 | out_free_aperture: |
| 98 | mutex_lock(&dev_priv->drm.struct_mutex); |
| 99 | drm_mm_remove_node(&vgpu->gm.low_gm_node); |
| 100 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 101 | return ret; |
| 102 | } |
| 103 | |
| 104 | static void free_vgpu_gm(struct intel_vgpu *vgpu) |
| 105 | { |
| 106 | struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv; |
| 107 | |
| 108 | mutex_lock(&dev_priv->drm.struct_mutex); |
| 109 | drm_mm_remove_node(&vgpu->gm.low_gm_node); |
| 110 | drm_mm_remove_node(&vgpu->gm.high_gm_node); |
| 111 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 112 | } |
| 113 | |
| 114 | /** |
| 115 | * intel_vgpu_write_fence - write fence registers owned by a vGPU |
| 116 | * @vgpu: vGPU instance |
| 117 | * @fence: vGPU fence register number |
| 118 | * @value: Fence register value to be written |
| 119 | * |
| 120 | * This function is used to write fence registers owned by a vGPU. The vGPU |
| 121 | * fence register number will be translated into HW fence register number. |
| 122 | * |
| 123 | */ |
| 124 | void intel_vgpu_write_fence(struct intel_vgpu *vgpu, |
| 125 | u32 fence, u64 value) |
| 126 | { |
| 127 | struct intel_gvt *gvt = vgpu->gvt; |
| 128 | struct drm_i915_private *dev_priv = gvt->dev_priv; |
| 129 | struct drm_i915_fence_reg *reg; |
| 130 | i915_reg_t fence_reg_lo, fence_reg_hi; |
| 131 | |
Chris Wilson | 75ea10d | 2016-10-19 11:11:37 +0100 | [diff] [blame] | 132 | assert_rpm_wakelock_held(dev_priv); |
| 133 | |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 134 | if (WARN_ON(fence > vgpu_fence_sz(vgpu))) |
| 135 | return; |
| 136 | |
| 137 | reg = vgpu->fence.regs[fence]; |
| 138 | if (WARN_ON(!reg)) |
| 139 | return; |
| 140 | |
| 141 | fence_reg_lo = FENCE_REG_GEN6_LO(reg->id); |
| 142 | fence_reg_hi = FENCE_REG_GEN6_HI(reg->id); |
| 143 | |
| 144 | I915_WRITE(fence_reg_lo, 0); |
| 145 | POSTING_READ(fence_reg_lo); |
| 146 | |
| 147 | I915_WRITE(fence_reg_hi, upper_32_bits(value)); |
| 148 | I915_WRITE(fence_reg_lo, lower_32_bits(value)); |
| 149 | POSTING_READ(fence_reg_lo); |
| 150 | } |
| 151 | |
Changbin Du | d22a48b | 2017-01-13 11:15:56 +0800 | [diff] [blame] | 152 | static void _clear_vgpu_fence(struct intel_vgpu *vgpu) |
| 153 | { |
| 154 | int i; |
| 155 | |
| 156 | for (i = 0; i < vgpu_fence_sz(vgpu); i++) |
| 157 | intel_vgpu_write_fence(vgpu, i, 0); |
| 158 | } |
| 159 | |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 160 | static void free_vgpu_fence(struct intel_vgpu *vgpu) |
| 161 | { |
| 162 | struct intel_gvt *gvt = vgpu->gvt; |
| 163 | struct drm_i915_private *dev_priv = gvt->dev_priv; |
| 164 | struct drm_i915_fence_reg *reg; |
| 165 | u32 i; |
| 166 | |
| 167 | if (WARN_ON(!vgpu_fence_sz(vgpu))) |
| 168 | return; |
| 169 | |
Chris Wilson | 75ea10d | 2016-10-19 11:11:37 +0100 | [diff] [blame] | 170 | intel_runtime_pm_get(dev_priv); |
| 171 | |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 172 | mutex_lock(&dev_priv->drm.struct_mutex); |
Changbin Du | d22a48b | 2017-01-13 11:15:56 +0800 | [diff] [blame] | 173 | _clear_vgpu_fence(vgpu); |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 174 | for (i = 0; i < vgpu_fence_sz(vgpu); i++) { |
| 175 | reg = vgpu->fence.regs[i]; |
Changbin Du | 969b095 | 2017-09-04 16:01:01 +0800 | [diff] [blame] | 176 | i915_unreserve_fence(reg); |
| 177 | vgpu->fence.regs[i] = NULL; |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 178 | } |
| 179 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 75ea10d | 2016-10-19 11:11:37 +0100 | [diff] [blame] | 180 | |
| 181 | intel_runtime_pm_put(dev_priv); |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 182 | } |
| 183 | |
| 184 | static int alloc_vgpu_fence(struct intel_vgpu *vgpu) |
| 185 | { |
| 186 | struct intel_gvt *gvt = vgpu->gvt; |
| 187 | struct drm_i915_private *dev_priv = gvt->dev_priv; |
| 188 | struct drm_i915_fence_reg *reg; |
| 189 | int i; |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 190 | |
Chris Wilson | 75ea10d | 2016-10-19 11:11:37 +0100 | [diff] [blame] | 191 | intel_runtime_pm_get(dev_priv); |
| 192 | |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 193 | /* Request fences from host */ |
| 194 | mutex_lock(&dev_priv->drm.struct_mutex); |
Changbin Du | 969b095 | 2017-09-04 16:01:01 +0800 | [diff] [blame] | 195 | |
| 196 | for (i = 0; i < vgpu_fence_sz(vgpu); i++) { |
| 197 | reg = i915_reserve_fence(dev_priv); |
| 198 | if (IS_ERR(reg)) |
| 199 | goto out_free_fence; |
| 200 | |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 201 | vgpu->fence.regs[i] = reg; |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 202 | } |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 203 | |
Changbin Du | d22a48b | 2017-01-13 11:15:56 +0800 | [diff] [blame] | 204 | _clear_vgpu_fence(vgpu); |
| 205 | |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 206 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 75ea10d | 2016-10-19 11:11:37 +0100 | [diff] [blame] | 207 | intel_runtime_pm_put(dev_priv); |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 208 | return 0; |
| 209 | out_free_fence: |
Changbin Du | 969b095 | 2017-09-04 16:01:01 +0800 | [diff] [blame] | 210 | gvt_vgpu_err("Failed to alloc fences\n"); |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 211 | /* Return fences to host, if fail */ |
| 212 | for (i = 0; i < vgpu_fence_sz(vgpu); i++) { |
| 213 | reg = vgpu->fence.regs[i]; |
| 214 | if (!reg) |
| 215 | continue; |
Changbin Du | 969b095 | 2017-09-04 16:01:01 +0800 | [diff] [blame] | 216 | i915_unreserve_fence(reg); |
| 217 | vgpu->fence.regs[i] = NULL; |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 218 | } |
| 219 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 75ea10d | 2016-10-19 11:11:37 +0100 | [diff] [blame] | 220 | intel_runtime_pm_put(dev_priv); |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 221 | return -ENOSPC; |
| 222 | } |
| 223 | |
| 224 | static void free_resource(struct intel_vgpu *vgpu) |
| 225 | { |
| 226 | struct intel_gvt *gvt = vgpu->gvt; |
| 227 | |
| 228 | gvt->gm.vgpu_allocated_low_gm_size -= vgpu_aperture_sz(vgpu); |
| 229 | gvt->gm.vgpu_allocated_high_gm_size -= vgpu_hidden_sz(vgpu); |
| 230 | gvt->fence.vgpu_allocated_fence_num -= vgpu_fence_sz(vgpu); |
| 231 | } |
| 232 | |
| 233 | static int alloc_resource(struct intel_vgpu *vgpu, |
| 234 | struct intel_vgpu_creation_params *param) |
| 235 | { |
| 236 | struct intel_gvt *gvt = vgpu->gvt; |
| 237 | unsigned long request, avail, max, taken; |
| 238 | const char *item; |
| 239 | |
| 240 | if (!param->low_gm_sz || !param->high_gm_sz || !param->fence_sz) { |
Tina Zhang | 695fbc0 | 2017-03-10 04:26:53 -0500 | [diff] [blame] | 241 | gvt_vgpu_err("Invalid vGPU creation params\n"); |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 242 | return -EINVAL; |
| 243 | } |
| 244 | |
| 245 | item = "low GM space"; |
| 246 | max = gvt_aperture_sz(gvt) - HOST_LOW_GM_SIZE; |
| 247 | taken = gvt->gm.vgpu_allocated_low_gm_size; |
| 248 | avail = max - taken; |
| 249 | request = MB_TO_BYTES(param->low_gm_sz); |
| 250 | |
| 251 | if (request > avail) |
| 252 | goto no_enough_resource; |
| 253 | |
Zhenyu Wang | 5b3cac1 | 2017-02-13 14:31:13 +0800 | [diff] [blame] | 254 | vgpu_aperture_sz(vgpu) = ALIGN(request, I915_GTT_PAGE_SIZE); |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 255 | |
| 256 | item = "high GM space"; |
| 257 | max = gvt_hidden_sz(gvt) - HOST_HIGH_GM_SIZE; |
| 258 | taken = gvt->gm.vgpu_allocated_high_gm_size; |
| 259 | avail = max - taken; |
| 260 | request = MB_TO_BYTES(param->high_gm_sz); |
| 261 | |
| 262 | if (request > avail) |
| 263 | goto no_enough_resource; |
| 264 | |
Zhenyu Wang | 5b3cac1 | 2017-02-13 14:31:13 +0800 | [diff] [blame] | 265 | vgpu_hidden_sz(vgpu) = ALIGN(request, I915_GTT_PAGE_SIZE); |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 266 | |
| 267 | item = "fence"; |
| 268 | max = gvt_fence_sz(gvt) - HOST_FENCE; |
| 269 | taken = gvt->fence.vgpu_allocated_fence_num; |
| 270 | avail = max - taken; |
| 271 | request = param->fence_sz; |
| 272 | |
| 273 | if (request > avail) |
| 274 | goto no_enough_resource; |
| 275 | |
| 276 | vgpu_fence_sz(vgpu) = request; |
| 277 | |
| 278 | gvt->gm.vgpu_allocated_low_gm_size += MB_TO_BYTES(param->low_gm_sz); |
| 279 | gvt->gm.vgpu_allocated_high_gm_size += MB_TO_BYTES(param->high_gm_sz); |
| 280 | gvt->fence.vgpu_allocated_fence_num += param->fence_sz; |
| 281 | return 0; |
| 282 | |
| 283 | no_enough_resource: |
Chuanxiao Dong | 4cf196e | 2017-06-13 14:31:58 +0800 | [diff] [blame] | 284 | gvt_err("fail to allocate resource %s\n", item); |
| 285 | gvt_err("request %luMB avail %luMB max %luMB taken %luMB\n", |
Tina Zhang | 695fbc0 | 2017-03-10 04:26:53 -0500 | [diff] [blame] | 286 | BYTES_TO_MB(request), BYTES_TO_MB(avail), |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 287 | BYTES_TO_MB(max), BYTES_TO_MB(taken)); |
| 288 | return -ENOSPC; |
| 289 | } |
| 290 | |
| 291 | /** |
| 292 | * inte_gvt_free_vgpu_resource - free HW resource owned by a vGPU |
| 293 | * @vgpu: a vGPU |
| 294 | * |
| 295 | * This function is used to free the HW resource owned by a vGPU. |
| 296 | * |
| 297 | */ |
| 298 | void intel_vgpu_free_resource(struct intel_vgpu *vgpu) |
| 299 | { |
| 300 | free_vgpu_gm(vgpu); |
| 301 | free_vgpu_fence(vgpu); |
| 302 | free_resource(vgpu); |
| 303 | } |
| 304 | |
| 305 | /** |
Changbin Du | d22a48b | 2017-01-13 11:15:56 +0800 | [diff] [blame] | 306 | * intel_vgpu_reset_resource - reset resource state owned by a vGPU |
| 307 | * @vgpu: a vGPU |
| 308 | * |
| 309 | * This function is used to reset resource state owned by a vGPU. |
| 310 | * |
| 311 | */ |
| 312 | void intel_vgpu_reset_resource(struct intel_vgpu *vgpu) |
| 313 | { |
| 314 | struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv; |
| 315 | |
| 316 | intel_runtime_pm_get(dev_priv); |
| 317 | _clear_vgpu_fence(vgpu); |
| 318 | intel_runtime_pm_put(dev_priv); |
| 319 | } |
| 320 | |
| 321 | /** |
Zhi Wang | 28a60de | 2016-09-02 12:41:29 +0800 | [diff] [blame] | 322 | * intel_alloc_vgpu_resource - allocate HW resource for a vGPU |
| 323 | * @vgpu: vGPU |
| 324 | * @param: vGPU creation params |
| 325 | * |
| 326 | * This function is used to allocate HW resource for a vGPU. User specifies |
| 327 | * the resource configuration through the creation params. |
| 328 | * |
| 329 | * Returns: |
| 330 | * zero on success, negative error code if failed. |
| 331 | * |
| 332 | */ |
| 333 | int intel_vgpu_alloc_resource(struct intel_vgpu *vgpu, |
| 334 | struct intel_vgpu_creation_params *param) |
| 335 | { |
| 336 | int ret; |
| 337 | |
| 338 | ret = alloc_resource(vgpu, param); |
| 339 | if (ret) |
| 340 | return ret; |
| 341 | |
| 342 | ret = alloc_vgpu_gm(vgpu); |
| 343 | if (ret) |
| 344 | goto out_free_resource; |
| 345 | |
| 346 | ret = alloc_vgpu_fence(vgpu); |
| 347 | if (ret) |
| 348 | goto out_free_vgpu_gm; |
| 349 | |
| 350 | return 0; |
| 351 | |
| 352 | out_free_vgpu_gm: |
| 353 | free_vgpu_gm(vgpu); |
| 354 | out_free_resource: |
| 355 | free_resource(vgpu); |
| 356 | return ret; |
| 357 | } |