blob: d9156be5b9a6bafec40c2c947cfaef16dbb66602 [file] [log] [blame]
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050028#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000029#include "radeon_asic.h"
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/radeon_drm.h>
Alex Deucher0fcdb612010-03-24 13:20:41 -040031#include "evergreend.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050032#include "atom.h"
33#include "avivod.h"
34#include "evergreen_reg.h"
Alex Deucher2281a372010-10-21 13:31:38 -040035#include "evergreen_blit_shaders.h"
Alex Deucher138e4e12013-01-11 15:33:13 -050036#include "radeon_ucode.h"
Alex Deucherfe251e22010-03-24 13:36:43 -040037
Alex Deucher4a159032012-08-15 17:13:53 -040038static const u32 crtc_offsets[6] =
39{
40 EVERGREEN_CRTC0_REGISTER_OFFSET,
41 EVERGREEN_CRTC1_REGISTER_OFFSET,
42 EVERGREEN_CRTC2_REGISTER_OFFSET,
43 EVERGREEN_CRTC3_REGISTER_OFFSET,
44 EVERGREEN_CRTC4_REGISTER_OFFSET,
45 EVERGREEN_CRTC5_REGISTER_OFFSET
46};
47
Alex Deucher2948f5e2013-04-12 13:52:52 -040048#include "clearstate_evergreen.h"
49
Alex Deucher1fd11772013-04-17 17:53:50 -040050static const u32 sumo_rlc_save_restore_register_list[] =
Alex Deucher2948f5e2013-04-12 13:52:52 -040051{
52 0x98fc,
53 0x9830,
54 0x9834,
55 0x9838,
56 0x9870,
57 0x9874,
58 0x8a14,
59 0x8b24,
60 0x8bcc,
61 0x8b10,
62 0x8d00,
63 0x8d04,
64 0x8c00,
65 0x8c04,
66 0x8c08,
67 0x8c0c,
68 0x8d8c,
69 0x8c20,
70 0x8c24,
71 0x8c28,
72 0x8c18,
73 0x8c1c,
74 0x8cf0,
75 0x8e2c,
76 0x8e38,
77 0x8c30,
78 0x9508,
79 0x9688,
80 0x9608,
81 0x960c,
82 0x9610,
83 0x9614,
84 0x88c4,
85 0x88d4,
86 0xa008,
87 0x900c,
88 0x9100,
89 0x913c,
90 0x98f8,
91 0x98f4,
92 0x9b7c,
93 0x3f8c,
94 0x8950,
95 0x8954,
96 0x8a18,
97 0x8b28,
98 0x9144,
99 0x9148,
100 0x914c,
101 0x3f90,
102 0x3f94,
103 0x915c,
104 0x9160,
105 0x9178,
106 0x917c,
107 0x9180,
108 0x918c,
109 0x9190,
110 0x9194,
111 0x9198,
112 0x919c,
113 0x91a8,
114 0x91ac,
115 0x91b0,
116 0x91b4,
117 0x91b8,
118 0x91c4,
119 0x91c8,
120 0x91cc,
121 0x91d0,
122 0x91d4,
123 0x91e0,
124 0x91e4,
125 0x91ec,
126 0x91f0,
127 0x91f4,
128 0x9200,
129 0x9204,
130 0x929c,
131 0x9150,
132 0x802c,
133};
Alex Deucher2948f5e2013-04-12 13:52:52 -0400134
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500135static void evergreen_gpu_init(struct radeon_device *rdev);
136void evergreen_fini(struct radeon_device *rdev);
Ilija Hadzicb07759b2011-09-20 10:22:58 -0400137void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucherf52382d2013-02-15 11:02:50 -0500138void evergreen_program_aspm(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500139extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
140 int ring, u32 cp_int_cntl);
Alex Deucher54e2e492013-06-13 18:26:25 -0400141extern void cayman_vm_decode_fault(struct radeon_device *rdev,
142 u32 status, u32 addr);
Alex Deucher22c775c2013-07-23 09:41:05 -0400143void cik_init_cp_pg_table(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500144
Alex Deucher59a82d02013-08-13 12:48:06 -0400145extern u32 si_get_csb_size(struct radeon_device *rdev);
146extern void si_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer);
Alex Deuchera0f38602013-08-22 11:57:46 -0400147extern u32 cik_get_csb_size(struct radeon_device *rdev);
148extern void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer);
Alex Deucherb5470b02013-11-01 16:25:10 -0400149extern void rv770_set_clk_bypass_mode(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500150
Alex Deucherd4788db2013-02-28 14:40:09 -0500151static const u32 evergreen_golden_registers[] =
152{
153 0x3f90, 0xffff0000, 0xff000000,
154 0x9148, 0xffff0000, 0xff000000,
155 0x3f94, 0xffff0000, 0xff000000,
156 0x914c, 0xffff0000, 0xff000000,
157 0x9b7c, 0xffffffff, 0x00000000,
158 0x8a14, 0xffffffff, 0x00000007,
159 0x8b10, 0xffffffff, 0x00000000,
160 0x960c, 0xffffffff, 0x54763210,
161 0x88c4, 0xffffffff, 0x000000c2,
162 0x88d4, 0xffffffff, 0x00000010,
163 0x8974, 0xffffffff, 0x00000000,
164 0xc78, 0x00000080, 0x00000080,
165 0x5eb4, 0xffffffff, 0x00000002,
166 0x5e78, 0xffffffff, 0x001000f0,
167 0x6104, 0x01000300, 0x00000000,
168 0x5bc0, 0x00300000, 0x00000000,
169 0x7030, 0xffffffff, 0x00000011,
170 0x7c30, 0xffffffff, 0x00000011,
171 0x10830, 0xffffffff, 0x00000011,
172 0x11430, 0xffffffff, 0x00000011,
173 0x12030, 0xffffffff, 0x00000011,
174 0x12c30, 0xffffffff, 0x00000011,
175 0xd02c, 0xffffffff, 0x08421000,
176 0x240c, 0xffffffff, 0x00000380,
177 0x8b24, 0xffffffff, 0x00ff0fff,
178 0x28a4c, 0x06000000, 0x06000000,
179 0x10c, 0x00000001, 0x00000001,
180 0x8d00, 0xffffffff, 0x100e4848,
181 0x8d04, 0xffffffff, 0x00164745,
182 0x8c00, 0xffffffff, 0xe4000003,
183 0x8c04, 0xffffffff, 0x40600060,
184 0x8c08, 0xffffffff, 0x001c001c,
185 0x8cf0, 0xffffffff, 0x08e00620,
186 0x8c20, 0xffffffff, 0x00800080,
187 0x8c24, 0xffffffff, 0x00800080,
188 0x8c18, 0xffffffff, 0x20202078,
189 0x8c1c, 0xffffffff, 0x00001010,
190 0x28350, 0xffffffff, 0x00000000,
191 0xa008, 0xffffffff, 0x00010000,
192 0x5cc, 0xffffffff, 0x00000001,
193 0x9508, 0xffffffff, 0x00000002,
194 0x913c, 0x0000000f, 0x0000000a
195};
196
197static const u32 evergreen_golden_registers2[] =
198{
199 0x2f4c, 0xffffffff, 0x00000000,
200 0x54f4, 0xffffffff, 0x00000000,
201 0x54f0, 0xffffffff, 0x00000000,
202 0x5498, 0xffffffff, 0x00000000,
203 0x549c, 0xffffffff, 0x00000000,
204 0x5494, 0xffffffff, 0x00000000,
205 0x53cc, 0xffffffff, 0x00000000,
206 0x53c8, 0xffffffff, 0x00000000,
207 0x53c4, 0xffffffff, 0x00000000,
208 0x53c0, 0xffffffff, 0x00000000,
209 0x53bc, 0xffffffff, 0x00000000,
210 0x53b8, 0xffffffff, 0x00000000,
211 0x53b4, 0xffffffff, 0x00000000,
212 0x53b0, 0xffffffff, 0x00000000
213};
214
215static const u32 cypress_mgcg_init[] =
216{
217 0x802c, 0xffffffff, 0xc0000000,
218 0x5448, 0xffffffff, 0x00000100,
219 0x55e4, 0xffffffff, 0x00000100,
220 0x160c, 0xffffffff, 0x00000100,
221 0x5644, 0xffffffff, 0x00000100,
222 0xc164, 0xffffffff, 0x00000100,
223 0x8a18, 0xffffffff, 0x00000100,
224 0x897c, 0xffffffff, 0x06000100,
225 0x8b28, 0xffffffff, 0x00000100,
226 0x9144, 0xffffffff, 0x00000100,
227 0x9a60, 0xffffffff, 0x00000100,
228 0x9868, 0xffffffff, 0x00000100,
229 0x8d58, 0xffffffff, 0x00000100,
230 0x9510, 0xffffffff, 0x00000100,
231 0x949c, 0xffffffff, 0x00000100,
232 0x9654, 0xffffffff, 0x00000100,
233 0x9030, 0xffffffff, 0x00000100,
234 0x9034, 0xffffffff, 0x00000100,
235 0x9038, 0xffffffff, 0x00000100,
236 0x903c, 0xffffffff, 0x00000100,
237 0x9040, 0xffffffff, 0x00000100,
238 0xa200, 0xffffffff, 0x00000100,
239 0xa204, 0xffffffff, 0x00000100,
240 0xa208, 0xffffffff, 0x00000100,
241 0xa20c, 0xffffffff, 0x00000100,
242 0x971c, 0xffffffff, 0x00000100,
243 0x977c, 0xffffffff, 0x00000100,
244 0x3f80, 0xffffffff, 0x00000100,
245 0xa210, 0xffffffff, 0x00000100,
246 0xa214, 0xffffffff, 0x00000100,
247 0x4d8, 0xffffffff, 0x00000100,
248 0x9784, 0xffffffff, 0x00000100,
249 0x9698, 0xffffffff, 0x00000100,
250 0x4d4, 0xffffffff, 0x00000200,
251 0x30cc, 0xffffffff, 0x00000100,
252 0xd0c0, 0xffffffff, 0xff000100,
253 0x802c, 0xffffffff, 0x40000000,
254 0x915c, 0xffffffff, 0x00010000,
255 0x9160, 0xffffffff, 0x00030002,
256 0x9178, 0xffffffff, 0x00070000,
257 0x917c, 0xffffffff, 0x00030002,
258 0x9180, 0xffffffff, 0x00050004,
259 0x918c, 0xffffffff, 0x00010006,
260 0x9190, 0xffffffff, 0x00090008,
261 0x9194, 0xffffffff, 0x00070000,
262 0x9198, 0xffffffff, 0x00030002,
263 0x919c, 0xffffffff, 0x00050004,
264 0x91a8, 0xffffffff, 0x00010006,
265 0x91ac, 0xffffffff, 0x00090008,
266 0x91b0, 0xffffffff, 0x00070000,
267 0x91b4, 0xffffffff, 0x00030002,
268 0x91b8, 0xffffffff, 0x00050004,
269 0x91c4, 0xffffffff, 0x00010006,
270 0x91c8, 0xffffffff, 0x00090008,
271 0x91cc, 0xffffffff, 0x00070000,
272 0x91d0, 0xffffffff, 0x00030002,
273 0x91d4, 0xffffffff, 0x00050004,
274 0x91e0, 0xffffffff, 0x00010006,
275 0x91e4, 0xffffffff, 0x00090008,
276 0x91e8, 0xffffffff, 0x00000000,
277 0x91ec, 0xffffffff, 0x00070000,
278 0x91f0, 0xffffffff, 0x00030002,
279 0x91f4, 0xffffffff, 0x00050004,
280 0x9200, 0xffffffff, 0x00010006,
281 0x9204, 0xffffffff, 0x00090008,
282 0x9208, 0xffffffff, 0x00070000,
283 0x920c, 0xffffffff, 0x00030002,
284 0x9210, 0xffffffff, 0x00050004,
285 0x921c, 0xffffffff, 0x00010006,
286 0x9220, 0xffffffff, 0x00090008,
287 0x9224, 0xffffffff, 0x00070000,
288 0x9228, 0xffffffff, 0x00030002,
289 0x922c, 0xffffffff, 0x00050004,
290 0x9238, 0xffffffff, 0x00010006,
291 0x923c, 0xffffffff, 0x00090008,
292 0x9240, 0xffffffff, 0x00070000,
293 0x9244, 0xffffffff, 0x00030002,
294 0x9248, 0xffffffff, 0x00050004,
295 0x9254, 0xffffffff, 0x00010006,
296 0x9258, 0xffffffff, 0x00090008,
297 0x925c, 0xffffffff, 0x00070000,
298 0x9260, 0xffffffff, 0x00030002,
299 0x9264, 0xffffffff, 0x00050004,
300 0x9270, 0xffffffff, 0x00010006,
301 0x9274, 0xffffffff, 0x00090008,
302 0x9278, 0xffffffff, 0x00070000,
303 0x927c, 0xffffffff, 0x00030002,
304 0x9280, 0xffffffff, 0x00050004,
305 0x928c, 0xffffffff, 0x00010006,
306 0x9290, 0xffffffff, 0x00090008,
307 0x9294, 0xffffffff, 0x00000000,
308 0x929c, 0xffffffff, 0x00000001,
309 0x802c, 0xffffffff, 0x40010000,
310 0x915c, 0xffffffff, 0x00010000,
311 0x9160, 0xffffffff, 0x00030002,
312 0x9178, 0xffffffff, 0x00070000,
313 0x917c, 0xffffffff, 0x00030002,
314 0x9180, 0xffffffff, 0x00050004,
315 0x918c, 0xffffffff, 0x00010006,
316 0x9190, 0xffffffff, 0x00090008,
317 0x9194, 0xffffffff, 0x00070000,
318 0x9198, 0xffffffff, 0x00030002,
319 0x919c, 0xffffffff, 0x00050004,
320 0x91a8, 0xffffffff, 0x00010006,
321 0x91ac, 0xffffffff, 0x00090008,
322 0x91b0, 0xffffffff, 0x00070000,
323 0x91b4, 0xffffffff, 0x00030002,
324 0x91b8, 0xffffffff, 0x00050004,
325 0x91c4, 0xffffffff, 0x00010006,
326 0x91c8, 0xffffffff, 0x00090008,
327 0x91cc, 0xffffffff, 0x00070000,
328 0x91d0, 0xffffffff, 0x00030002,
329 0x91d4, 0xffffffff, 0x00050004,
330 0x91e0, 0xffffffff, 0x00010006,
331 0x91e4, 0xffffffff, 0x00090008,
332 0x91e8, 0xffffffff, 0x00000000,
333 0x91ec, 0xffffffff, 0x00070000,
334 0x91f0, 0xffffffff, 0x00030002,
335 0x91f4, 0xffffffff, 0x00050004,
336 0x9200, 0xffffffff, 0x00010006,
337 0x9204, 0xffffffff, 0x00090008,
338 0x9208, 0xffffffff, 0x00070000,
339 0x920c, 0xffffffff, 0x00030002,
340 0x9210, 0xffffffff, 0x00050004,
341 0x921c, 0xffffffff, 0x00010006,
342 0x9220, 0xffffffff, 0x00090008,
343 0x9224, 0xffffffff, 0x00070000,
344 0x9228, 0xffffffff, 0x00030002,
345 0x922c, 0xffffffff, 0x00050004,
346 0x9238, 0xffffffff, 0x00010006,
347 0x923c, 0xffffffff, 0x00090008,
348 0x9240, 0xffffffff, 0x00070000,
349 0x9244, 0xffffffff, 0x00030002,
350 0x9248, 0xffffffff, 0x00050004,
351 0x9254, 0xffffffff, 0x00010006,
352 0x9258, 0xffffffff, 0x00090008,
353 0x925c, 0xffffffff, 0x00070000,
354 0x9260, 0xffffffff, 0x00030002,
355 0x9264, 0xffffffff, 0x00050004,
356 0x9270, 0xffffffff, 0x00010006,
357 0x9274, 0xffffffff, 0x00090008,
358 0x9278, 0xffffffff, 0x00070000,
359 0x927c, 0xffffffff, 0x00030002,
360 0x9280, 0xffffffff, 0x00050004,
361 0x928c, 0xffffffff, 0x00010006,
362 0x9290, 0xffffffff, 0x00090008,
363 0x9294, 0xffffffff, 0x00000000,
364 0x929c, 0xffffffff, 0x00000001,
365 0x802c, 0xffffffff, 0xc0000000
366};
367
368static const u32 redwood_mgcg_init[] =
369{
370 0x802c, 0xffffffff, 0xc0000000,
371 0x5448, 0xffffffff, 0x00000100,
372 0x55e4, 0xffffffff, 0x00000100,
373 0x160c, 0xffffffff, 0x00000100,
374 0x5644, 0xffffffff, 0x00000100,
375 0xc164, 0xffffffff, 0x00000100,
376 0x8a18, 0xffffffff, 0x00000100,
377 0x897c, 0xffffffff, 0x06000100,
378 0x8b28, 0xffffffff, 0x00000100,
379 0x9144, 0xffffffff, 0x00000100,
380 0x9a60, 0xffffffff, 0x00000100,
381 0x9868, 0xffffffff, 0x00000100,
382 0x8d58, 0xffffffff, 0x00000100,
383 0x9510, 0xffffffff, 0x00000100,
384 0x949c, 0xffffffff, 0x00000100,
385 0x9654, 0xffffffff, 0x00000100,
386 0x9030, 0xffffffff, 0x00000100,
387 0x9034, 0xffffffff, 0x00000100,
388 0x9038, 0xffffffff, 0x00000100,
389 0x903c, 0xffffffff, 0x00000100,
390 0x9040, 0xffffffff, 0x00000100,
391 0xa200, 0xffffffff, 0x00000100,
392 0xa204, 0xffffffff, 0x00000100,
393 0xa208, 0xffffffff, 0x00000100,
394 0xa20c, 0xffffffff, 0x00000100,
395 0x971c, 0xffffffff, 0x00000100,
396 0x977c, 0xffffffff, 0x00000100,
397 0x3f80, 0xffffffff, 0x00000100,
398 0xa210, 0xffffffff, 0x00000100,
399 0xa214, 0xffffffff, 0x00000100,
400 0x4d8, 0xffffffff, 0x00000100,
401 0x9784, 0xffffffff, 0x00000100,
402 0x9698, 0xffffffff, 0x00000100,
403 0x4d4, 0xffffffff, 0x00000200,
404 0x30cc, 0xffffffff, 0x00000100,
405 0xd0c0, 0xffffffff, 0xff000100,
406 0x802c, 0xffffffff, 0x40000000,
407 0x915c, 0xffffffff, 0x00010000,
408 0x9160, 0xffffffff, 0x00030002,
409 0x9178, 0xffffffff, 0x00070000,
410 0x917c, 0xffffffff, 0x00030002,
411 0x9180, 0xffffffff, 0x00050004,
412 0x918c, 0xffffffff, 0x00010006,
413 0x9190, 0xffffffff, 0x00090008,
414 0x9194, 0xffffffff, 0x00070000,
415 0x9198, 0xffffffff, 0x00030002,
416 0x919c, 0xffffffff, 0x00050004,
417 0x91a8, 0xffffffff, 0x00010006,
418 0x91ac, 0xffffffff, 0x00090008,
419 0x91b0, 0xffffffff, 0x00070000,
420 0x91b4, 0xffffffff, 0x00030002,
421 0x91b8, 0xffffffff, 0x00050004,
422 0x91c4, 0xffffffff, 0x00010006,
423 0x91c8, 0xffffffff, 0x00090008,
424 0x91cc, 0xffffffff, 0x00070000,
425 0x91d0, 0xffffffff, 0x00030002,
426 0x91d4, 0xffffffff, 0x00050004,
427 0x91e0, 0xffffffff, 0x00010006,
428 0x91e4, 0xffffffff, 0x00090008,
429 0x91e8, 0xffffffff, 0x00000000,
430 0x91ec, 0xffffffff, 0x00070000,
431 0x91f0, 0xffffffff, 0x00030002,
432 0x91f4, 0xffffffff, 0x00050004,
433 0x9200, 0xffffffff, 0x00010006,
434 0x9204, 0xffffffff, 0x00090008,
435 0x9294, 0xffffffff, 0x00000000,
436 0x929c, 0xffffffff, 0x00000001,
437 0x802c, 0xffffffff, 0xc0000000
438};
439
440static const u32 cedar_golden_registers[] =
441{
442 0x3f90, 0xffff0000, 0xff000000,
443 0x9148, 0xffff0000, 0xff000000,
444 0x3f94, 0xffff0000, 0xff000000,
445 0x914c, 0xffff0000, 0xff000000,
446 0x9b7c, 0xffffffff, 0x00000000,
447 0x8a14, 0xffffffff, 0x00000007,
448 0x8b10, 0xffffffff, 0x00000000,
449 0x960c, 0xffffffff, 0x54763210,
450 0x88c4, 0xffffffff, 0x000000c2,
451 0x88d4, 0xffffffff, 0x00000000,
452 0x8974, 0xffffffff, 0x00000000,
453 0xc78, 0x00000080, 0x00000080,
454 0x5eb4, 0xffffffff, 0x00000002,
455 0x5e78, 0xffffffff, 0x001000f0,
456 0x6104, 0x01000300, 0x00000000,
457 0x5bc0, 0x00300000, 0x00000000,
458 0x7030, 0xffffffff, 0x00000011,
459 0x7c30, 0xffffffff, 0x00000011,
460 0x10830, 0xffffffff, 0x00000011,
461 0x11430, 0xffffffff, 0x00000011,
462 0xd02c, 0xffffffff, 0x08421000,
463 0x240c, 0xffffffff, 0x00000380,
464 0x8b24, 0xffffffff, 0x00ff0fff,
465 0x28a4c, 0x06000000, 0x06000000,
466 0x10c, 0x00000001, 0x00000001,
467 0x8d00, 0xffffffff, 0x100e4848,
468 0x8d04, 0xffffffff, 0x00164745,
469 0x8c00, 0xffffffff, 0xe4000003,
470 0x8c04, 0xffffffff, 0x40600060,
471 0x8c08, 0xffffffff, 0x001c001c,
472 0x8cf0, 0xffffffff, 0x08e00410,
473 0x8c20, 0xffffffff, 0x00800080,
474 0x8c24, 0xffffffff, 0x00800080,
475 0x8c18, 0xffffffff, 0x20202078,
476 0x8c1c, 0xffffffff, 0x00001010,
477 0x28350, 0xffffffff, 0x00000000,
478 0xa008, 0xffffffff, 0x00010000,
479 0x5cc, 0xffffffff, 0x00000001,
480 0x9508, 0xffffffff, 0x00000002
481};
482
483static const u32 cedar_mgcg_init[] =
484{
485 0x802c, 0xffffffff, 0xc0000000,
486 0x5448, 0xffffffff, 0x00000100,
487 0x55e4, 0xffffffff, 0x00000100,
488 0x160c, 0xffffffff, 0x00000100,
489 0x5644, 0xffffffff, 0x00000100,
490 0xc164, 0xffffffff, 0x00000100,
491 0x8a18, 0xffffffff, 0x00000100,
492 0x897c, 0xffffffff, 0x06000100,
493 0x8b28, 0xffffffff, 0x00000100,
494 0x9144, 0xffffffff, 0x00000100,
495 0x9a60, 0xffffffff, 0x00000100,
496 0x9868, 0xffffffff, 0x00000100,
497 0x8d58, 0xffffffff, 0x00000100,
498 0x9510, 0xffffffff, 0x00000100,
499 0x949c, 0xffffffff, 0x00000100,
500 0x9654, 0xffffffff, 0x00000100,
501 0x9030, 0xffffffff, 0x00000100,
502 0x9034, 0xffffffff, 0x00000100,
503 0x9038, 0xffffffff, 0x00000100,
504 0x903c, 0xffffffff, 0x00000100,
505 0x9040, 0xffffffff, 0x00000100,
506 0xa200, 0xffffffff, 0x00000100,
507 0xa204, 0xffffffff, 0x00000100,
508 0xa208, 0xffffffff, 0x00000100,
509 0xa20c, 0xffffffff, 0x00000100,
510 0x971c, 0xffffffff, 0x00000100,
511 0x977c, 0xffffffff, 0x00000100,
512 0x3f80, 0xffffffff, 0x00000100,
513 0xa210, 0xffffffff, 0x00000100,
514 0xa214, 0xffffffff, 0x00000100,
515 0x4d8, 0xffffffff, 0x00000100,
516 0x9784, 0xffffffff, 0x00000100,
517 0x9698, 0xffffffff, 0x00000100,
518 0x4d4, 0xffffffff, 0x00000200,
519 0x30cc, 0xffffffff, 0x00000100,
520 0xd0c0, 0xffffffff, 0xff000100,
521 0x802c, 0xffffffff, 0x40000000,
522 0x915c, 0xffffffff, 0x00010000,
523 0x9178, 0xffffffff, 0x00050000,
524 0x917c, 0xffffffff, 0x00030002,
525 0x918c, 0xffffffff, 0x00010004,
526 0x9190, 0xffffffff, 0x00070006,
527 0x9194, 0xffffffff, 0x00050000,
528 0x9198, 0xffffffff, 0x00030002,
529 0x91a8, 0xffffffff, 0x00010004,
530 0x91ac, 0xffffffff, 0x00070006,
531 0x91e8, 0xffffffff, 0x00000000,
532 0x9294, 0xffffffff, 0x00000000,
533 0x929c, 0xffffffff, 0x00000001,
534 0x802c, 0xffffffff, 0xc0000000
535};
536
537static const u32 juniper_mgcg_init[] =
538{
539 0x802c, 0xffffffff, 0xc0000000,
540 0x5448, 0xffffffff, 0x00000100,
541 0x55e4, 0xffffffff, 0x00000100,
542 0x160c, 0xffffffff, 0x00000100,
543 0x5644, 0xffffffff, 0x00000100,
544 0xc164, 0xffffffff, 0x00000100,
545 0x8a18, 0xffffffff, 0x00000100,
546 0x897c, 0xffffffff, 0x06000100,
547 0x8b28, 0xffffffff, 0x00000100,
548 0x9144, 0xffffffff, 0x00000100,
549 0x9a60, 0xffffffff, 0x00000100,
550 0x9868, 0xffffffff, 0x00000100,
551 0x8d58, 0xffffffff, 0x00000100,
552 0x9510, 0xffffffff, 0x00000100,
553 0x949c, 0xffffffff, 0x00000100,
554 0x9654, 0xffffffff, 0x00000100,
555 0x9030, 0xffffffff, 0x00000100,
556 0x9034, 0xffffffff, 0x00000100,
557 0x9038, 0xffffffff, 0x00000100,
558 0x903c, 0xffffffff, 0x00000100,
559 0x9040, 0xffffffff, 0x00000100,
560 0xa200, 0xffffffff, 0x00000100,
561 0xa204, 0xffffffff, 0x00000100,
562 0xa208, 0xffffffff, 0x00000100,
563 0xa20c, 0xffffffff, 0x00000100,
564 0x971c, 0xffffffff, 0x00000100,
565 0xd0c0, 0xffffffff, 0xff000100,
566 0x802c, 0xffffffff, 0x40000000,
567 0x915c, 0xffffffff, 0x00010000,
568 0x9160, 0xffffffff, 0x00030002,
569 0x9178, 0xffffffff, 0x00070000,
570 0x917c, 0xffffffff, 0x00030002,
571 0x9180, 0xffffffff, 0x00050004,
572 0x918c, 0xffffffff, 0x00010006,
573 0x9190, 0xffffffff, 0x00090008,
574 0x9194, 0xffffffff, 0x00070000,
575 0x9198, 0xffffffff, 0x00030002,
576 0x919c, 0xffffffff, 0x00050004,
577 0x91a8, 0xffffffff, 0x00010006,
578 0x91ac, 0xffffffff, 0x00090008,
579 0x91b0, 0xffffffff, 0x00070000,
580 0x91b4, 0xffffffff, 0x00030002,
581 0x91b8, 0xffffffff, 0x00050004,
582 0x91c4, 0xffffffff, 0x00010006,
583 0x91c8, 0xffffffff, 0x00090008,
584 0x91cc, 0xffffffff, 0x00070000,
585 0x91d0, 0xffffffff, 0x00030002,
586 0x91d4, 0xffffffff, 0x00050004,
587 0x91e0, 0xffffffff, 0x00010006,
588 0x91e4, 0xffffffff, 0x00090008,
589 0x91e8, 0xffffffff, 0x00000000,
590 0x91ec, 0xffffffff, 0x00070000,
591 0x91f0, 0xffffffff, 0x00030002,
592 0x91f4, 0xffffffff, 0x00050004,
593 0x9200, 0xffffffff, 0x00010006,
594 0x9204, 0xffffffff, 0x00090008,
595 0x9208, 0xffffffff, 0x00070000,
596 0x920c, 0xffffffff, 0x00030002,
597 0x9210, 0xffffffff, 0x00050004,
598 0x921c, 0xffffffff, 0x00010006,
599 0x9220, 0xffffffff, 0x00090008,
600 0x9224, 0xffffffff, 0x00070000,
601 0x9228, 0xffffffff, 0x00030002,
602 0x922c, 0xffffffff, 0x00050004,
603 0x9238, 0xffffffff, 0x00010006,
604 0x923c, 0xffffffff, 0x00090008,
605 0x9240, 0xffffffff, 0x00070000,
606 0x9244, 0xffffffff, 0x00030002,
607 0x9248, 0xffffffff, 0x00050004,
608 0x9254, 0xffffffff, 0x00010006,
609 0x9258, 0xffffffff, 0x00090008,
610 0x925c, 0xffffffff, 0x00070000,
611 0x9260, 0xffffffff, 0x00030002,
612 0x9264, 0xffffffff, 0x00050004,
613 0x9270, 0xffffffff, 0x00010006,
614 0x9274, 0xffffffff, 0x00090008,
615 0x9278, 0xffffffff, 0x00070000,
616 0x927c, 0xffffffff, 0x00030002,
617 0x9280, 0xffffffff, 0x00050004,
618 0x928c, 0xffffffff, 0x00010006,
619 0x9290, 0xffffffff, 0x00090008,
620 0x9294, 0xffffffff, 0x00000000,
621 0x929c, 0xffffffff, 0x00000001,
622 0x802c, 0xffffffff, 0xc0000000,
623 0x977c, 0xffffffff, 0x00000100,
624 0x3f80, 0xffffffff, 0x00000100,
625 0xa210, 0xffffffff, 0x00000100,
626 0xa214, 0xffffffff, 0x00000100,
627 0x4d8, 0xffffffff, 0x00000100,
628 0x9784, 0xffffffff, 0x00000100,
629 0x9698, 0xffffffff, 0x00000100,
630 0x4d4, 0xffffffff, 0x00000200,
631 0x30cc, 0xffffffff, 0x00000100,
632 0x802c, 0xffffffff, 0xc0000000
633};
634
635static const u32 supersumo_golden_registers[] =
636{
637 0x5eb4, 0xffffffff, 0x00000002,
638 0x5cc, 0xffffffff, 0x00000001,
639 0x7030, 0xffffffff, 0x00000011,
640 0x7c30, 0xffffffff, 0x00000011,
641 0x6104, 0x01000300, 0x00000000,
642 0x5bc0, 0x00300000, 0x00000000,
643 0x8c04, 0xffffffff, 0x40600060,
644 0x8c08, 0xffffffff, 0x001c001c,
645 0x8c20, 0xffffffff, 0x00800080,
646 0x8c24, 0xffffffff, 0x00800080,
647 0x8c18, 0xffffffff, 0x20202078,
648 0x8c1c, 0xffffffff, 0x00001010,
649 0x918c, 0xffffffff, 0x00010006,
650 0x91a8, 0xffffffff, 0x00010006,
651 0x91c4, 0xffffffff, 0x00010006,
652 0x91e0, 0xffffffff, 0x00010006,
653 0x9200, 0xffffffff, 0x00010006,
654 0x9150, 0xffffffff, 0x6e944040,
655 0x917c, 0xffffffff, 0x00030002,
656 0x9180, 0xffffffff, 0x00050004,
657 0x9198, 0xffffffff, 0x00030002,
658 0x919c, 0xffffffff, 0x00050004,
659 0x91b4, 0xffffffff, 0x00030002,
660 0x91b8, 0xffffffff, 0x00050004,
661 0x91d0, 0xffffffff, 0x00030002,
662 0x91d4, 0xffffffff, 0x00050004,
663 0x91f0, 0xffffffff, 0x00030002,
664 0x91f4, 0xffffffff, 0x00050004,
665 0x915c, 0xffffffff, 0x00010000,
666 0x9160, 0xffffffff, 0x00030002,
667 0x3f90, 0xffff0000, 0xff000000,
668 0x9178, 0xffffffff, 0x00070000,
669 0x9194, 0xffffffff, 0x00070000,
670 0x91b0, 0xffffffff, 0x00070000,
671 0x91cc, 0xffffffff, 0x00070000,
672 0x91ec, 0xffffffff, 0x00070000,
673 0x9148, 0xffff0000, 0xff000000,
674 0x9190, 0xffffffff, 0x00090008,
675 0x91ac, 0xffffffff, 0x00090008,
676 0x91c8, 0xffffffff, 0x00090008,
677 0x91e4, 0xffffffff, 0x00090008,
678 0x9204, 0xffffffff, 0x00090008,
679 0x3f94, 0xffff0000, 0xff000000,
680 0x914c, 0xffff0000, 0xff000000,
681 0x929c, 0xffffffff, 0x00000001,
682 0x8a18, 0xffffffff, 0x00000100,
683 0x8b28, 0xffffffff, 0x00000100,
684 0x9144, 0xffffffff, 0x00000100,
685 0x5644, 0xffffffff, 0x00000100,
686 0x9b7c, 0xffffffff, 0x00000000,
687 0x8030, 0xffffffff, 0x0000100a,
688 0x8a14, 0xffffffff, 0x00000007,
689 0x8b24, 0xffffffff, 0x00ff0fff,
690 0x8b10, 0xffffffff, 0x00000000,
691 0x28a4c, 0x06000000, 0x06000000,
692 0x4d8, 0xffffffff, 0x00000100,
693 0x913c, 0xffff000f, 0x0100000a,
694 0x960c, 0xffffffff, 0x54763210,
695 0x88c4, 0xffffffff, 0x000000c2,
696 0x88d4, 0xffffffff, 0x00000010,
697 0x8974, 0xffffffff, 0x00000000,
698 0xc78, 0x00000080, 0x00000080,
699 0x5e78, 0xffffffff, 0x001000f0,
700 0xd02c, 0xffffffff, 0x08421000,
701 0xa008, 0xffffffff, 0x00010000,
702 0x8d00, 0xffffffff, 0x100e4848,
703 0x8d04, 0xffffffff, 0x00164745,
704 0x8c00, 0xffffffff, 0xe4000003,
705 0x8cf0, 0x1fffffff, 0x08e00620,
706 0x28350, 0xffffffff, 0x00000000,
707 0x9508, 0xffffffff, 0x00000002
708};
709
710static const u32 sumo_golden_registers[] =
711{
712 0x900c, 0x00ffffff, 0x0017071f,
713 0x8c18, 0xffffffff, 0x10101060,
714 0x8c1c, 0xffffffff, 0x00001010,
715 0x8c30, 0x0000000f, 0x00000005,
716 0x9688, 0x0000000f, 0x00000007
717};
718
719static const u32 wrestler_golden_registers[] =
720{
721 0x5eb4, 0xffffffff, 0x00000002,
722 0x5cc, 0xffffffff, 0x00000001,
723 0x7030, 0xffffffff, 0x00000011,
724 0x7c30, 0xffffffff, 0x00000011,
725 0x6104, 0x01000300, 0x00000000,
726 0x5bc0, 0x00300000, 0x00000000,
727 0x918c, 0xffffffff, 0x00010006,
728 0x91a8, 0xffffffff, 0x00010006,
729 0x9150, 0xffffffff, 0x6e944040,
730 0x917c, 0xffffffff, 0x00030002,
731 0x9198, 0xffffffff, 0x00030002,
732 0x915c, 0xffffffff, 0x00010000,
733 0x3f90, 0xffff0000, 0xff000000,
734 0x9178, 0xffffffff, 0x00070000,
735 0x9194, 0xffffffff, 0x00070000,
736 0x9148, 0xffff0000, 0xff000000,
737 0x9190, 0xffffffff, 0x00090008,
738 0x91ac, 0xffffffff, 0x00090008,
739 0x3f94, 0xffff0000, 0xff000000,
740 0x914c, 0xffff0000, 0xff000000,
741 0x929c, 0xffffffff, 0x00000001,
742 0x8a18, 0xffffffff, 0x00000100,
743 0x8b28, 0xffffffff, 0x00000100,
744 0x9144, 0xffffffff, 0x00000100,
745 0x9b7c, 0xffffffff, 0x00000000,
746 0x8030, 0xffffffff, 0x0000100a,
747 0x8a14, 0xffffffff, 0x00000001,
748 0x8b24, 0xffffffff, 0x00ff0fff,
749 0x8b10, 0xffffffff, 0x00000000,
750 0x28a4c, 0x06000000, 0x06000000,
751 0x4d8, 0xffffffff, 0x00000100,
752 0x913c, 0xffff000f, 0x0100000a,
753 0x960c, 0xffffffff, 0x54763210,
754 0x88c4, 0xffffffff, 0x000000c2,
755 0x88d4, 0xffffffff, 0x00000010,
756 0x8974, 0xffffffff, 0x00000000,
757 0xc78, 0x00000080, 0x00000080,
758 0x5e78, 0xffffffff, 0x001000f0,
759 0xd02c, 0xffffffff, 0x08421000,
760 0xa008, 0xffffffff, 0x00010000,
761 0x8d00, 0xffffffff, 0x100e4848,
762 0x8d04, 0xffffffff, 0x00164745,
763 0x8c00, 0xffffffff, 0xe4000003,
764 0x8cf0, 0x1fffffff, 0x08e00410,
765 0x28350, 0xffffffff, 0x00000000,
766 0x9508, 0xffffffff, 0x00000002,
767 0x900c, 0xffffffff, 0x0017071f,
768 0x8c18, 0xffffffff, 0x10101060,
769 0x8c1c, 0xffffffff, 0x00001010
770};
771
772static const u32 barts_golden_registers[] =
773{
774 0x5eb4, 0xffffffff, 0x00000002,
775 0x5e78, 0x8f311ff1, 0x001000f0,
776 0x3f90, 0xffff0000, 0xff000000,
777 0x9148, 0xffff0000, 0xff000000,
778 0x3f94, 0xffff0000, 0xff000000,
779 0x914c, 0xffff0000, 0xff000000,
780 0xc78, 0x00000080, 0x00000080,
781 0xbd4, 0x70073777, 0x00010001,
782 0xd02c, 0xbfffff1f, 0x08421000,
783 0xd0b8, 0x03773777, 0x02011003,
784 0x5bc0, 0x00200000, 0x50100000,
785 0x98f8, 0x33773777, 0x02011003,
786 0x98fc, 0xffffffff, 0x76543210,
787 0x7030, 0x31000311, 0x00000011,
788 0x2f48, 0x00000007, 0x02011003,
789 0x6b28, 0x00000010, 0x00000012,
790 0x7728, 0x00000010, 0x00000012,
791 0x10328, 0x00000010, 0x00000012,
792 0x10f28, 0x00000010, 0x00000012,
793 0x11b28, 0x00000010, 0x00000012,
794 0x12728, 0x00000010, 0x00000012,
795 0x240c, 0x000007ff, 0x00000380,
796 0x8a14, 0xf000001f, 0x00000007,
797 0x8b24, 0x3fff3fff, 0x00ff0fff,
798 0x8b10, 0x0000ff0f, 0x00000000,
799 0x28a4c, 0x07ffffff, 0x06000000,
800 0x10c, 0x00000001, 0x00010003,
801 0xa02c, 0xffffffff, 0x0000009b,
802 0x913c, 0x0000000f, 0x0100000a,
803 0x8d00, 0xffff7f7f, 0x100e4848,
804 0x8d04, 0x00ffffff, 0x00164745,
805 0x8c00, 0xfffc0003, 0xe4000003,
806 0x8c04, 0xf8ff00ff, 0x40600060,
807 0x8c08, 0x00ff00ff, 0x001c001c,
808 0x8cf0, 0x1fff1fff, 0x08e00620,
809 0x8c20, 0x0fff0fff, 0x00800080,
810 0x8c24, 0x0fff0fff, 0x00800080,
811 0x8c18, 0xffffffff, 0x20202078,
812 0x8c1c, 0x0000ffff, 0x00001010,
813 0x28350, 0x00000f01, 0x00000000,
814 0x9508, 0x3700001f, 0x00000002,
815 0x960c, 0xffffffff, 0x54763210,
816 0x88c4, 0x001f3ae3, 0x000000c2,
817 0x88d4, 0x0000001f, 0x00000010,
818 0x8974, 0xffffffff, 0x00000000
819};
820
821static const u32 turks_golden_registers[] =
822{
823 0x5eb4, 0xffffffff, 0x00000002,
824 0x5e78, 0x8f311ff1, 0x001000f0,
825 0x8c8, 0x00003000, 0x00001070,
826 0x8cc, 0x000fffff, 0x00040035,
827 0x3f90, 0xffff0000, 0xfff00000,
828 0x9148, 0xffff0000, 0xfff00000,
829 0x3f94, 0xffff0000, 0xfff00000,
830 0x914c, 0xffff0000, 0xfff00000,
831 0xc78, 0x00000080, 0x00000080,
832 0xbd4, 0x00073007, 0x00010002,
833 0xd02c, 0xbfffff1f, 0x08421000,
834 0xd0b8, 0x03773777, 0x02010002,
835 0x5bc0, 0x00200000, 0x50100000,
836 0x98f8, 0x33773777, 0x00010002,
837 0x98fc, 0xffffffff, 0x33221100,
838 0x7030, 0x31000311, 0x00000011,
839 0x2f48, 0x33773777, 0x00010002,
840 0x6b28, 0x00000010, 0x00000012,
841 0x7728, 0x00000010, 0x00000012,
842 0x10328, 0x00000010, 0x00000012,
843 0x10f28, 0x00000010, 0x00000012,
844 0x11b28, 0x00000010, 0x00000012,
845 0x12728, 0x00000010, 0x00000012,
846 0x240c, 0x000007ff, 0x00000380,
847 0x8a14, 0xf000001f, 0x00000007,
848 0x8b24, 0x3fff3fff, 0x00ff0fff,
849 0x8b10, 0x0000ff0f, 0x00000000,
850 0x28a4c, 0x07ffffff, 0x06000000,
851 0x10c, 0x00000001, 0x00010003,
852 0xa02c, 0xffffffff, 0x0000009b,
853 0x913c, 0x0000000f, 0x0100000a,
854 0x8d00, 0xffff7f7f, 0x100e4848,
855 0x8d04, 0x00ffffff, 0x00164745,
856 0x8c00, 0xfffc0003, 0xe4000003,
857 0x8c04, 0xf8ff00ff, 0x40600060,
858 0x8c08, 0x00ff00ff, 0x001c001c,
859 0x8cf0, 0x1fff1fff, 0x08e00410,
860 0x8c20, 0x0fff0fff, 0x00800080,
861 0x8c24, 0x0fff0fff, 0x00800080,
862 0x8c18, 0xffffffff, 0x20202078,
863 0x8c1c, 0x0000ffff, 0x00001010,
864 0x28350, 0x00000f01, 0x00000000,
865 0x9508, 0x3700001f, 0x00000002,
866 0x960c, 0xffffffff, 0x54763210,
867 0x88c4, 0x001f3ae3, 0x000000c2,
868 0x88d4, 0x0000001f, 0x00000010,
869 0x8974, 0xffffffff, 0x00000000
870};
871
872static const u32 caicos_golden_registers[] =
873{
874 0x5eb4, 0xffffffff, 0x00000002,
875 0x5e78, 0x8f311ff1, 0x001000f0,
876 0x8c8, 0x00003420, 0x00001450,
877 0x8cc, 0x000fffff, 0x00040035,
878 0x3f90, 0xffff0000, 0xfffc0000,
879 0x9148, 0xffff0000, 0xfffc0000,
880 0x3f94, 0xffff0000, 0xfffc0000,
881 0x914c, 0xffff0000, 0xfffc0000,
882 0xc78, 0x00000080, 0x00000080,
883 0xbd4, 0x00073007, 0x00010001,
884 0xd02c, 0xbfffff1f, 0x08421000,
885 0xd0b8, 0x03773777, 0x02010001,
886 0x5bc0, 0x00200000, 0x50100000,
887 0x98f8, 0x33773777, 0x02010001,
888 0x98fc, 0xffffffff, 0x33221100,
889 0x7030, 0x31000311, 0x00000011,
890 0x2f48, 0x33773777, 0x02010001,
891 0x6b28, 0x00000010, 0x00000012,
892 0x7728, 0x00000010, 0x00000012,
893 0x10328, 0x00000010, 0x00000012,
894 0x10f28, 0x00000010, 0x00000012,
895 0x11b28, 0x00000010, 0x00000012,
896 0x12728, 0x00000010, 0x00000012,
897 0x240c, 0x000007ff, 0x00000380,
898 0x8a14, 0xf000001f, 0x00000001,
899 0x8b24, 0x3fff3fff, 0x00ff0fff,
900 0x8b10, 0x0000ff0f, 0x00000000,
901 0x28a4c, 0x07ffffff, 0x06000000,
902 0x10c, 0x00000001, 0x00010003,
903 0xa02c, 0xffffffff, 0x0000009b,
904 0x913c, 0x0000000f, 0x0100000a,
905 0x8d00, 0xffff7f7f, 0x100e4848,
906 0x8d04, 0x00ffffff, 0x00164745,
907 0x8c00, 0xfffc0003, 0xe4000003,
908 0x8c04, 0xf8ff00ff, 0x40600060,
909 0x8c08, 0x00ff00ff, 0x001c001c,
910 0x8cf0, 0x1fff1fff, 0x08e00410,
911 0x8c20, 0x0fff0fff, 0x00800080,
912 0x8c24, 0x0fff0fff, 0x00800080,
913 0x8c18, 0xffffffff, 0x20202078,
914 0x8c1c, 0x0000ffff, 0x00001010,
915 0x28350, 0x00000f01, 0x00000000,
916 0x9508, 0x3700001f, 0x00000002,
917 0x960c, 0xffffffff, 0x54763210,
918 0x88c4, 0x001f3ae3, 0x000000c2,
919 0x88d4, 0x0000001f, 0x00000010,
920 0x8974, 0xffffffff, 0x00000000
921};
922
923static void evergreen_init_golden_registers(struct radeon_device *rdev)
924{
925 switch (rdev->family) {
926 case CHIP_CYPRESS:
927 case CHIP_HEMLOCK:
928 radeon_program_register_sequence(rdev,
929 evergreen_golden_registers,
930 (const u32)ARRAY_SIZE(evergreen_golden_registers));
931 radeon_program_register_sequence(rdev,
932 evergreen_golden_registers2,
933 (const u32)ARRAY_SIZE(evergreen_golden_registers2));
934 radeon_program_register_sequence(rdev,
935 cypress_mgcg_init,
936 (const u32)ARRAY_SIZE(cypress_mgcg_init));
937 break;
938 case CHIP_JUNIPER:
939 radeon_program_register_sequence(rdev,
940 evergreen_golden_registers,
941 (const u32)ARRAY_SIZE(evergreen_golden_registers));
942 radeon_program_register_sequence(rdev,
943 evergreen_golden_registers2,
944 (const u32)ARRAY_SIZE(evergreen_golden_registers2));
945 radeon_program_register_sequence(rdev,
946 juniper_mgcg_init,
947 (const u32)ARRAY_SIZE(juniper_mgcg_init));
948 break;
949 case CHIP_REDWOOD:
950 radeon_program_register_sequence(rdev,
951 evergreen_golden_registers,
952 (const u32)ARRAY_SIZE(evergreen_golden_registers));
953 radeon_program_register_sequence(rdev,
954 evergreen_golden_registers2,
955 (const u32)ARRAY_SIZE(evergreen_golden_registers2));
956 radeon_program_register_sequence(rdev,
957 redwood_mgcg_init,
958 (const u32)ARRAY_SIZE(redwood_mgcg_init));
959 break;
960 case CHIP_CEDAR:
961 radeon_program_register_sequence(rdev,
962 cedar_golden_registers,
963 (const u32)ARRAY_SIZE(cedar_golden_registers));
964 radeon_program_register_sequence(rdev,
965 evergreen_golden_registers2,
966 (const u32)ARRAY_SIZE(evergreen_golden_registers2));
967 radeon_program_register_sequence(rdev,
968 cedar_mgcg_init,
969 (const u32)ARRAY_SIZE(cedar_mgcg_init));
970 break;
971 case CHIP_PALM:
972 radeon_program_register_sequence(rdev,
973 wrestler_golden_registers,
974 (const u32)ARRAY_SIZE(wrestler_golden_registers));
975 break;
976 case CHIP_SUMO:
977 radeon_program_register_sequence(rdev,
978 supersumo_golden_registers,
979 (const u32)ARRAY_SIZE(supersumo_golden_registers));
980 break;
981 case CHIP_SUMO2:
982 radeon_program_register_sequence(rdev,
983 supersumo_golden_registers,
984 (const u32)ARRAY_SIZE(supersumo_golden_registers));
985 radeon_program_register_sequence(rdev,
986 sumo_golden_registers,
987 (const u32)ARRAY_SIZE(sumo_golden_registers));
988 break;
989 case CHIP_BARTS:
990 radeon_program_register_sequence(rdev,
991 barts_golden_registers,
992 (const u32)ARRAY_SIZE(barts_golden_registers));
993 break;
994 case CHIP_TURKS:
995 radeon_program_register_sequence(rdev,
996 turks_golden_registers,
997 (const u32)ARRAY_SIZE(turks_golden_registers));
998 break;
999 case CHIP_CAICOS:
1000 radeon_program_register_sequence(rdev,
1001 caicos_golden_registers,
1002 (const u32)ARRAY_SIZE(caicos_golden_registers));
1003 break;
1004 default:
1005 break;
1006 }
1007}
1008
Jerome Glisse285484e2011-12-16 17:03:42 -05001009void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
1010 unsigned *bankh, unsigned *mtaspect,
1011 unsigned *tile_split)
1012{
1013 *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
1014 *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
1015 *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
1016 *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
1017 switch (*bankw) {
1018 default:
1019 case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
1020 case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
1021 case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
1022 case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
1023 }
1024 switch (*bankh) {
1025 default:
1026 case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
1027 case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
1028 case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
1029 case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
1030 }
1031 switch (*mtaspect) {
1032 default:
1033 case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
1034 case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
1035 case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
1036 case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
1037 }
1038}
1039
Alex Deucher23d33ba2013-04-08 12:41:32 +02001040static int sumo_set_uvd_clock(struct radeon_device *rdev, u32 clock,
1041 u32 cntl_reg, u32 status_reg)
1042{
1043 int r, i;
1044 struct atom_clock_dividers dividers;
1045
1046 r = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
1047 clock, false, &dividers);
1048 if (r)
1049 return r;
1050
1051 WREG32_P(cntl_reg, dividers.post_div, ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK));
1052
1053 for (i = 0; i < 100; i++) {
1054 if (RREG32(status_reg) & DCLK_STATUS)
1055 break;
1056 mdelay(10);
1057 }
1058 if (i == 100)
1059 return -ETIMEDOUT;
1060
1061 return 0;
1062}
1063
1064int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
1065{
1066 int r = 0;
1067 u32 cg_scratch = RREG32(CG_SCRATCH1);
1068
1069 r = sumo_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
1070 if (r)
1071 goto done;
1072 cg_scratch &= 0xffff0000;
1073 cg_scratch |= vclk / 100; /* Mhz */
1074
1075 r = sumo_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
1076 if (r)
1077 goto done;
1078 cg_scratch &= 0x0000ffff;
1079 cg_scratch |= (dclk / 100) << 16; /* Mhz */
1080
1081done:
1082 WREG32(CG_SCRATCH1, cg_scratch);
1083
1084 return r;
1085}
1086
Alex Deuchera8b49252013-04-08 12:41:33 +02001087int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
1088{
1089 /* start off with something large */
Christian Königfacd1122013-04-29 11:55:02 +02001090 unsigned fb_div = 0, vclk_div = 0, dclk_div = 0;
Alex Deuchera8b49252013-04-08 12:41:33 +02001091 int r;
1092
Christian König4ed10832013-04-18 15:25:58 +02001093 /* bypass vclk and dclk with bclk */
1094 WREG32_P(CG_UPLL_FUNC_CNTL_2,
1095 VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
1096 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
1097
1098 /* put PLL in bypass mode */
1099 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
1100
1101 if (!vclk || !dclk) {
1102 /* keep the Bypass mode, put PLL to sleep */
1103 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
1104 return 0;
1105 }
1106
Christian Königfacd1122013-04-29 11:55:02 +02001107 r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 125000, 250000,
1108 16384, 0x03FFFFFF, 0, 128, 5,
1109 &fb_div, &vclk_div, &dclk_div);
1110 if (r)
1111 return r;
Alex Deuchera8b49252013-04-08 12:41:33 +02001112
1113 /* set VCO_MODE to 1 */
1114 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_VCO_MODE_MASK, ~UPLL_VCO_MODE_MASK);
1115
1116 /* toggle UPLL_SLEEP to 1 then back to 0 */
1117 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
1118 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_SLEEP_MASK);
1119
1120 /* deassert UPLL_RESET */
1121 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
1122
1123 mdelay(1);
1124
Christian Königfacd1122013-04-29 11:55:02 +02001125 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
Alex Deuchera8b49252013-04-08 12:41:33 +02001126 if (r)
1127 return r;
1128
1129 /* assert UPLL_RESET again */
1130 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
1131
1132 /* disable spread spectrum. */
1133 WREG32_P(CG_UPLL_SPREAD_SPECTRUM, 0, ~SSEN_MASK);
1134
1135 /* set feedback divider */
Christian Königfacd1122013-04-29 11:55:02 +02001136 WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(fb_div), ~UPLL_FB_DIV_MASK);
Alex Deuchera8b49252013-04-08 12:41:33 +02001137
1138 /* set ref divider to 0 */
1139 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_REF_DIV_MASK);
1140
Christian Königfacd1122013-04-29 11:55:02 +02001141 if (fb_div < 307200)
Alex Deuchera8b49252013-04-08 12:41:33 +02001142 WREG32_P(CG_UPLL_FUNC_CNTL_4, 0, ~UPLL_SPARE_ISPARE9);
1143 else
1144 WREG32_P(CG_UPLL_FUNC_CNTL_4, UPLL_SPARE_ISPARE9, ~UPLL_SPARE_ISPARE9);
1145
1146 /* set PDIV_A and PDIV_B */
1147 WREG32_P(CG_UPLL_FUNC_CNTL_2,
Christian Königfacd1122013-04-29 11:55:02 +02001148 UPLL_PDIV_A(vclk_div) | UPLL_PDIV_B(dclk_div),
Alex Deuchera8b49252013-04-08 12:41:33 +02001149 ~(UPLL_PDIV_A_MASK | UPLL_PDIV_B_MASK));
1150
1151 /* give the PLL some time to settle */
1152 mdelay(15);
1153
1154 /* deassert PLL_RESET */
1155 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
1156
1157 mdelay(15);
1158
1159 /* switch from bypass mode to normal mode */
1160 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
1161
Christian Königfacd1122013-04-29 11:55:02 +02001162 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
Alex Deuchera8b49252013-04-08 12:41:33 +02001163 if (r)
1164 return r;
1165
1166 /* switch VCLK and DCLK selection */
1167 WREG32_P(CG_UPLL_FUNC_CNTL_2,
1168 VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
1169 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
1170
1171 mdelay(100);
1172
1173 return 0;
1174}
1175
Alex Deucherd054ac12011-09-01 17:46:15 +00001176void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
1177{
Yijing Wangc11592f2013-09-09 21:13:08 +08001178 int readrq;
1179 u16 v;
Alex Deucherd054ac12011-09-01 17:46:15 +00001180
Yijing Wangc11592f2013-09-09 21:13:08 +08001181 readrq = pcie_get_readrq(rdev->pdev);
1182 v = ffs(readrq) - 8;
Alex Deucherd054ac12011-09-01 17:46:15 +00001183 /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
1184 * to avoid hangs or perfomance issues
1185 */
Yijing Wangc11592f2013-09-09 21:13:08 +08001186 if ((v == 0) || (v == 6) || (v == 7))
1187 pcie_set_readrq(rdev->pdev, 512);
Alex Deucherd054ac12011-09-01 17:46:15 +00001188}
1189
Alex Deucher134b4802013-09-23 12:22:11 -04001190void dce4_program_fmt(struct drm_encoder *encoder)
1191{
1192 struct drm_device *dev = encoder->dev;
1193 struct radeon_device *rdev = dev->dev_private;
1194 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1195 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1196 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1197 int bpc = 0;
1198 u32 tmp = 0;
Alex Deucher6214bb72013-09-24 17:26:26 -04001199 enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
Alex Deucher134b4802013-09-23 12:22:11 -04001200
Alex Deucher6214bb72013-09-24 17:26:26 -04001201 if (connector) {
1202 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher134b4802013-09-23 12:22:11 -04001203 bpc = radeon_get_monitor_bpc(connector);
Alex Deucher6214bb72013-09-24 17:26:26 -04001204 dither = radeon_connector->dither;
1205 }
Alex Deucher134b4802013-09-23 12:22:11 -04001206
1207 /* LVDS/eDP FMT is set up by atom */
1208 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
1209 return;
1210
1211 /* not needed for analog */
1212 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
1213 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
1214 return;
1215
1216 if (bpc == 0)
1217 return;
1218
1219 switch (bpc) {
1220 case 6:
Alex Deucher6214bb72013-09-24 17:26:26 -04001221 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -04001222 /* XXX sort out optimal dither settings */
1223 tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
1224 FMT_SPATIAL_DITHER_EN);
1225 else
1226 tmp |= FMT_TRUNCATE_EN;
1227 break;
1228 case 8:
Alex Deucher6214bb72013-09-24 17:26:26 -04001229 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -04001230 /* XXX sort out optimal dither settings */
1231 tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
1232 FMT_RGB_RANDOM_ENABLE |
1233 FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
1234 else
1235 tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
1236 break;
1237 case 10:
1238 default:
1239 /* not needed */
1240 break;
1241 }
1242
1243 WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
1244}
1245
Alex Deucher10257a62013-04-09 18:49:59 -04001246static bool dce4_is_in_vblank(struct radeon_device *rdev, int crtc)
1247{
1248 if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
1249 return true;
1250 else
1251 return false;
1252}
1253
1254static bool dce4_is_counter_moving(struct radeon_device *rdev, int crtc)
1255{
1256 u32 pos1, pos2;
1257
1258 pos1 = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
1259 pos2 = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
1260
1261 if (pos1 != pos2)
1262 return true;
1263 else
1264 return false;
1265}
1266
Alex Deucher377edc82012-07-17 14:02:42 -04001267/**
1268 * dce4_wait_for_vblank - vblank wait asic callback.
1269 *
1270 * @rdev: radeon_device pointer
1271 * @crtc: crtc to wait for vblank on
1272 *
1273 * Wait for vblank on the requested crtc (evergreen+).
1274 */
Alex Deucher3ae19b72012-02-23 17:53:37 -05001275void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
1276{
Alex Deucher10257a62013-04-09 18:49:59 -04001277 unsigned i = 0;
Alex Deucher3ae19b72012-02-23 17:53:37 -05001278
Alex Deucher4a159032012-08-15 17:13:53 -04001279 if (crtc >= rdev->num_crtc)
1280 return;
1281
Alex Deucher10257a62013-04-09 18:49:59 -04001282 if (!(RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN))
1283 return;
1284
1285 /* depending on when we hit vblank, we may be close to active; if so,
1286 * wait for another frame.
1287 */
1288 while (dce4_is_in_vblank(rdev, crtc)) {
1289 if (i++ % 100 == 0) {
1290 if (!dce4_is_counter_moving(rdev, crtc))
Alex Deucher3ae19b72012-02-23 17:53:37 -05001291 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -05001292 }
Alex Deucher10257a62013-04-09 18:49:59 -04001293 }
1294
1295 while (!dce4_is_in_vblank(rdev, crtc)) {
1296 if (i++ % 100 == 0) {
1297 if (!dce4_is_counter_moving(rdev, crtc))
Alex Deucher3ae19b72012-02-23 17:53:37 -05001298 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -05001299 }
1300 }
1301}
1302
Alex Deucher377edc82012-07-17 14:02:42 -04001303/**
1304 * radeon_irq_kms_pflip_irq_get - pre-pageflip callback.
1305 *
1306 * @rdev: radeon_device pointer
1307 * @crtc: crtc to prepare for pageflip on
1308 *
1309 * Pre-pageflip callback (evergreen+).
1310 * Enables the pageflip irq (vblank irq).
1311 */
Alex Deucher6f34be52010-11-21 10:59:01 -05001312void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
1313{
Alex Deucher6f34be52010-11-21 10:59:01 -05001314 /* enable the pflip int */
1315 radeon_irq_kms_pflip_irq_get(rdev, crtc);
1316}
1317
Alex Deucher377edc82012-07-17 14:02:42 -04001318/**
1319 * evergreen_post_page_flip - pos-pageflip callback.
1320 *
1321 * @rdev: radeon_device pointer
1322 * @crtc: crtc to cleanup pageflip on
1323 *
1324 * Post-pageflip callback (evergreen+).
1325 * Disables the pageflip irq (vblank irq).
1326 */
Alex Deucher6f34be52010-11-21 10:59:01 -05001327void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
1328{
1329 /* disable the pflip int */
1330 radeon_irq_kms_pflip_irq_put(rdev, crtc);
1331}
1332
Alex Deucher377edc82012-07-17 14:02:42 -04001333/**
1334 * evergreen_page_flip - pageflip callback.
1335 *
1336 * @rdev: radeon_device pointer
1337 * @crtc_id: crtc to cleanup pageflip on
1338 * @crtc_base: new address of the crtc (GPU MC address)
1339 *
1340 * Does the actual pageflip (evergreen+).
1341 * During vblank we take the crtc lock and wait for the update_pending
1342 * bit to go high, when it does, we release the lock, and allow the
1343 * double buffered update to take place.
1344 * Returns the current update pending status.
1345 */
Alex Deucher6f34be52010-11-21 10:59:01 -05001346u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
1347{
1348 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
1349 u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
Alex Deucherf6496472011-11-28 14:49:26 -05001350 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -05001351
1352 /* Lock the graphics update lock */
1353 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
1354 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
1355
1356 /* update the scanout addresses */
1357 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1358 upper_32_bits(crtc_base));
1359 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1360 (u32)crtc_base);
1361
1362 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1363 upper_32_bits(crtc_base));
1364 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1365 (u32)crtc_base);
1366
1367 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -05001368 for (i = 0; i < rdev->usec_timeout; i++) {
1369 if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
1370 break;
1371 udelay(1);
1372 }
Alex Deucher6f34be52010-11-21 10:59:01 -05001373 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
1374
1375 /* Unlock the lock, so double-buffering can take place inside vblank */
1376 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
1377 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
1378
1379 /* Return current update_pending status: */
1380 return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
1381}
1382
Alex Deucher21a81222010-07-02 12:58:16 -04001383/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -05001384int evergreen_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -04001385{
Alex Deucher1c88d742011-06-14 19:15:53 +00001386 u32 temp, toffset;
1387 int actual_temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -04001388
Alex Deucher67b3f822011-05-25 18:45:37 -04001389 if (rdev->family == CHIP_JUNIPER) {
1390 toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
1391 TOFFSET_SHIFT;
1392 temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
1393 TS0_ADC_DOUT_SHIFT;
Alex Deucher21a81222010-07-02 12:58:16 -04001394
Alex Deucher67b3f822011-05-25 18:45:37 -04001395 if (toffset & 0x100)
1396 actual_temp = temp / 2 - (0x200 - toffset);
1397 else
1398 actual_temp = temp / 2 + toffset;
1399
1400 actual_temp = actual_temp * 1000;
1401
1402 } else {
1403 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
1404 ASIC_T_SHIFT;
1405
1406 if (temp & 0x400)
1407 actual_temp = -256;
1408 else if (temp & 0x200)
1409 actual_temp = 255;
1410 else if (temp & 0x100) {
1411 actual_temp = temp & 0x1ff;
1412 actual_temp |= ~0x1ff;
1413 } else
1414 actual_temp = temp & 0xff;
1415
1416 actual_temp = (actual_temp * 1000) / 2;
1417 }
1418
1419 return actual_temp;
Alex Deucher21a81222010-07-02 12:58:16 -04001420}
1421
Alex Deucher20d391d2011-02-01 16:12:34 -05001422int sumo_get_temp(struct radeon_device *rdev)
Alex Deuchere33df252010-11-22 17:56:32 -05001423{
1424 u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
Alex Deucher20d391d2011-02-01 16:12:34 -05001425 int actual_temp = temp - 49;
Alex Deuchere33df252010-11-22 17:56:32 -05001426
1427 return actual_temp * 1000;
1428}
1429
Alex Deucher377edc82012-07-17 14:02:42 -04001430/**
1431 * sumo_pm_init_profile - Initialize power profiles callback.
1432 *
1433 * @rdev: radeon_device pointer
1434 *
1435 * Initialize the power states used in profile mode
1436 * (sumo, trinity, SI).
1437 * Used for profile mode only.
1438 */
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001439void sumo_pm_init_profile(struct radeon_device *rdev)
1440{
1441 int idx;
1442
1443 /* default */
1444 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
1445 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
1446 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
1447 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
1448
1449 /* low,mid sh/mh */
1450 if (rdev->flags & RADEON_IS_MOBILITY)
1451 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
1452 else
1453 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
1454
1455 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
1456 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
1457 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
1458 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
1459
1460 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
1461 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
1462 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
1463 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
1464
1465 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
1466 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
1467 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
1468 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
1469
1470 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
1471 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
1472 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
1473 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
1474
1475 /* high sh/mh */
1476 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
1477 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
1478 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
1479 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
1480 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
1481 rdev->pm.power_state[idx].num_clock_modes - 1;
1482
1483 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
1484 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
1485 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
1486 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
1487 rdev->pm.power_state[idx].num_clock_modes - 1;
1488}
1489
Alex Deucher377edc82012-07-17 14:02:42 -04001490/**
Alex Deucher27810fb2012-10-01 19:25:11 -04001491 * btc_pm_init_profile - Initialize power profiles callback.
1492 *
1493 * @rdev: radeon_device pointer
1494 *
1495 * Initialize the power states used in profile mode
1496 * (BTC, cayman).
1497 * Used for profile mode only.
1498 */
1499void btc_pm_init_profile(struct radeon_device *rdev)
1500{
1501 int idx;
1502
1503 /* default */
1504 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
1505 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
1506 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
1507 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
1508 /* starting with BTC, there is one state that is used for both
1509 * MH and SH. Difference is that we always use the high clock index for
1510 * mclk.
1511 */
1512 if (rdev->flags & RADEON_IS_MOBILITY)
1513 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
1514 else
1515 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
1516 /* low sh */
1517 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
1518 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
1519 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
1520 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
1521 /* mid sh */
1522 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
1523 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
1524 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
1525 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
1526 /* high sh */
1527 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
1528 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
1529 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
1530 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
1531 /* low mh */
1532 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
1533 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
1534 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
1535 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
1536 /* mid mh */
1537 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
1538 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
1539 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
1540 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
1541 /* high mh */
1542 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
1543 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
1544 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
1545 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
1546}
1547
1548/**
Alex Deucher377edc82012-07-17 14:02:42 -04001549 * evergreen_pm_misc - set additional pm hw parameters callback.
1550 *
1551 * @rdev: radeon_device pointer
1552 *
1553 * Set non-clock parameters associated with a power state
1554 * (voltage, etc.) (evergreen+).
1555 */
Alex Deucher49e02b72010-04-23 17:57:27 -04001556void evergreen_pm_misc(struct radeon_device *rdev)
1557{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -04001558 int req_ps_idx = rdev->pm.requested_power_state_index;
1559 int req_cm_idx = rdev->pm.requested_clock_mode_index;
1560 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
1561 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher49e02b72010-04-23 17:57:27 -04001562
Alex Deucher2feea492011-04-12 14:49:24 -04001563 if (voltage->type == VOLTAGE_SW) {
Alex Deucherc6cf7772013-07-05 13:14:30 -04001564 /* 0xff0x are flags rather then an actual voltage */
1565 if ((voltage->voltage & 0xff00) == 0xff00)
Alex Deuchera377e182011-06-20 13:00:31 -04001566 return;
Alex Deucher2feea492011-04-12 14:49:24 -04001567 if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
Alex Deucher8a83ec52011-04-12 14:49:23 -04001568 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -04001569 rdev->pm.current_vddc = voltage->voltage;
Alex Deucher2feea492011-04-12 14:49:24 -04001570 DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
1571 }
Alex Deucher7ae764b2013-02-11 08:44:48 -05001572
1573 /* starting with BTC, there is one state that is used for both
1574 * MH and SH. Difference is that we always use the high clock index for
1575 * mclk and vddci.
1576 */
1577 if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
1578 (rdev->family >= CHIP_BARTS) &&
1579 rdev->pm.active_crtc_count &&
1580 ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
1581 (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
1582 voltage = &rdev->pm.power_state[req_ps_idx].
1583 clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].voltage;
1584
Alex Deucherc6cf7772013-07-05 13:14:30 -04001585 /* 0xff0x are flags rather then an actual voltage */
1586 if ((voltage->vddci & 0xff00) == 0xff00)
Alex Deuchera377e182011-06-20 13:00:31 -04001587 return;
Alex Deucher2feea492011-04-12 14:49:24 -04001588 if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
1589 radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
1590 rdev->pm.current_vddci = voltage->vddci;
1591 DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
Alex Deucher4d601732010-06-07 18:15:18 -04001592 }
1593 }
Alex Deucher49e02b72010-04-23 17:57:27 -04001594}
1595
Alex Deucher377edc82012-07-17 14:02:42 -04001596/**
1597 * evergreen_pm_prepare - pre-power state change callback.
1598 *
1599 * @rdev: radeon_device pointer
1600 *
1601 * Prepare for a power state change (evergreen+).
1602 */
Alex Deucher49e02b72010-04-23 17:57:27 -04001603void evergreen_pm_prepare(struct radeon_device *rdev)
1604{
1605 struct drm_device *ddev = rdev->ddev;
1606 struct drm_crtc *crtc;
1607 struct radeon_crtc *radeon_crtc;
1608 u32 tmp;
1609
1610 /* disable any active CRTCs */
1611 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
1612 radeon_crtc = to_radeon_crtc(crtc);
1613 if (radeon_crtc->enabled) {
1614 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
1615 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
1616 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
1617 }
1618 }
1619}
1620
Alex Deucher377edc82012-07-17 14:02:42 -04001621/**
1622 * evergreen_pm_finish - post-power state change callback.
1623 *
1624 * @rdev: radeon_device pointer
1625 *
1626 * Clean up after a power state change (evergreen+).
1627 */
Alex Deucher49e02b72010-04-23 17:57:27 -04001628void evergreen_pm_finish(struct radeon_device *rdev)
1629{
1630 struct drm_device *ddev = rdev->ddev;
1631 struct drm_crtc *crtc;
1632 struct radeon_crtc *radeon_crtc;
1633 u32 tmp;
1634
1635 /* enable any active CRTCs */
1636 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
1637 radeon_crtc = to_radeon_crtc(crtc);
1638 if (radeon_crtc->enabled) {
1639 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
1640 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
1641 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
1642 }
1643 }
1644}
1645
Alex Deucher377edc82012-07-17 14:02:42 -04001646/**
1647 * evergreen_hpd_sense - hpd sense callback.
1648 *
1649 * @rdev: radeon_device pointer
1650 * @hpd: hpd (hotplug detect) pin
1651 *
1652 * Checks if a digital monitor is connected (evergreen+).
1653 * Returns true if connected, false if not connected.
1654 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001655bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
1656{
1657 bool connected = false;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001658
1659 switch (hpd) {
1660 case RADEON_HPD_1:
1661 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
1662 connected = true;
1663 break;
1664 case RADEON_HPD_2:
1665 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
1666 connected = true;
1667 break;
1668 case RADEON_HPD_3:
1669 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
1670 connected = true;
1671 break;
1672 case RADEON_HPD_4:
1673 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
1674 connected = true;
1675 break;
1676 case RADEON_HPD_5:
1677 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
1678 connected = true;
1679 break;
1680 case RADEON_HPD_6:
1681 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
1682 connected = true;
1683 break;
1684 default:
1685 break;
1686 }
1687
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001688 return connected;
1689}
1690
Alex Deucher377edc82012-07-17 14:02:42 -04001691/**
1692 * evergreen_hpd_set_polarity - hpd set polarity callback.
1693 *
1694 * @rdev: radeon_device pointer
1695 * @hpd: hpd (hotplug detect) pin
1696 *
1697 * Set the polarity of the hpd pin (evergreen+).
1698 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001699void evergreen_hpd_set_polarity(struct radeon_device *rdev,
1700 enum radeon_hpd_id hpd)
1701{
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001702 u32 tmp;
1703 bool connected = evergreen_hpd_sense(rdev, hpd);
1704
1705 switch (hpd) {
1706 case RADEON_HPD_1:
1707 tmp = RREG32(DC_HPD1_INT_CONTROL);
1708 if (connected)
1709 tmp &= ~DC_HPDx_INT_POLARITY;
1710 else
1711 tmp |= DC_HPDx_INT_POLARITY;
1712 WREG32(DC_HPD1_INT_CONTROL, tmp);
1713 break;
1714 case RADEON_HPD_2:
1715 tmp = RREG32(DC_HPD2_INT_CONTROL);
1716 if (connected)
1717 tmp &= ~DC_HPDx_INT_POLARITY;
1718 else
1719 tmp |= DC_HPDx_INT_POLARITY;
1720 WREG32(DC_HPD2_INT_CONTROL, tmp);
1721 break;
1722 case RADEON_HPD_3:
1723 tmp = RREG32(DC_HPD3_INT_CONTROL);
1724 if (connected)
1725 tmp &= ~DC_HPDx_INT_POLARITY;
1726 else
1727 tmp |= DC_HPDx_INT_POLARITY;
1728 WREG32(DC_HPD3_INT_CONTROL, tmp);
1729 break;
1730 case RADEON_HPD_4:
1731 tmp = RREG32(DC_HPD4_INT_CONTROL);
1732 if (connected)
1733 tmp &= ~DC_HPDx_INT_POLARITY;
1734 else
1735 tmp |= DC_HPDx_INT_POLARITY;
1736 WREG32(DC_HPD4_INT_CONTROL, tmp);
1737 break;
1738 case RADEON_HPD_5:
1739 tmp = RREG32(DC_HPD5_INT_CONTROL);
1740 if (connected)
1741 tmp &= ~DC_HPDx_INT_POLARITY;
1742 else
1743 tmp |= DC_HPDx_INT_POLARITY;
1744 WREG32(DC_HPD5_INT_CONTROL, tmp);
1745 break;
1746 case RADEON_HPD_6:
1747 tmp = RREG32(DC_HPD6_INT_CONTROL);
1748 if (connected)
1749 tmp &= ~DC_HPDx_INT_POLARITY;
1750 else
1751 tmp |= DC_HPDx_INT_POLARITY;
1752 WREG32(DC_HPD6_INT_CONTROL, tmp);
1753 break;
1754 default:
1755 break;
1756 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001757}
1758
Alex Deucher377edc82012-07-17 14:02:42 -04001759/**
1760 * evergreen_hpd_init - hpd setup callback.
1761 *
1762 * @rdev: radeon_device pointer
1763 *
1764 * Setup the hpd pins used by the card (evergreen+).
1765 * Enable the pin, set the polarity, and enable the hpd interrupts.
1766 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001767void evergreen_hpd_init(struct radeon_device *rdev)
1768{
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001769 struct drm_device *dev = rdev->ddev;
1770 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +02001771 unsigned enabled = 0;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001772 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
1773 DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001774
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001775 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1776 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher2e97be72013-04-11 12:45:34 -04001777
1778 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
1779 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
1780 /* don't try to enable hpd on eDP or LVDS avoid breaking the
1781 * aux dp channel on imac and help (but not completely fix)
1782 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
1783 * also avoid interrupt storms during dpms.
1784 */
1785 continue;
1786 }
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001787 switch (radeon_connector->hpd.hpd) {
1788 case RADEON_HPD_1:
1789 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001790 break;
1791 case RADEON_HPD_2:
1792 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001793 break;
1794 case RADEON_HPD_3:
1795 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001796 break;
1797 case RADEON_HPD_4:
1798 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001799 break;
1800 case RADEON_HPD_5:
1801 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001802 break;
1803 case RADEON_HPD_6:
1804 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001805 break;
1806 default:
1807 break;
1808 }
Alex Deucher64912e92011-11-03 11:21:39 -04001809 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Christian Koenigfb982572012-05-17 01:33:30 +02001810 enabled |= 1 << radeon_connector->hpd.hpd;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001811 }
Christian Koenigfb982572012-05-17 01:33:30 +02001812 radeon_irq_kms_enable_hpd(rdev, enabled);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001813}
1814
Alex Deucher377edc82012-07-17 14:02:42 -04001815/**
1816 * evergreen_hpd_fini - hpd tear down callback.
1817 *
1818 * @rdev: radeon_device pointer
1819 *
1820 * Tear down the hpd pins used by the card (evergreen+).
1821 * Disable the hpd interrupts.
1822 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001823void evergreen_hpd_fini(struct radeon_device *rdev)
1824{
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001825 struct drm_device *dev = rdev->ddev;
1826 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +02001827 unsigned disabled = 0;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001828
1829 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1830 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1831 switch (radeon_connector->hpd.hpd) {
1832 case RADEON_HPD_1:
1833 WREG32(DC_HPD1_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001834 break;
1835 case RADEON_HPD_2:
1836 WREG32(DC_HPD2_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001837 break;
1838 case RADEON_HPD_3:
1839 WREG32(DC_HPD3_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001840 break;
1841 case RADEON_HPD_4:
1842 WREG32(DC_HPD4_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001843 break;
1844 case RADEON_HPD_5:
1845 WREG32(DC_HPD5_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001846 break;
1847 case RADEON_HPD_6:
1848 WREG32(DC_HPD6_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001849 break;
1850 default:
1851 break;
1852 }
Christian Koenigfb982572012-05-17 01:33:30 +02001853 disabled |= 1 << radeon_connector->hpd.hpd;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001854 }
Christian Koenigfb982572012-05-17 01:33:30 +02001855 radeon_irq_kms_disable_hpd(rdev, disabled);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001856}
1857
Alex Deucherf9d9c362010-10-22 02:51:05 -04001858/* watermark setup */
1859
1860static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
1861 struct radeon_crtc *radeon_crtc,
1862 struct drm_display_mode *mode,
1863 struct drm_display_mode *other_mode)
1864{
Alex Deucher0b31e022013-08-19 11:06:50 -04001865 u32 tmp, buffer_alloc, i;
1866 u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
Alex Deucherf9d9c362010-10-22 02:51:05 -04001867 /*
1868 * Line Buffer Setup
1869 * There are 3 line buffers, each one shared by 2 display controllers.
1870 * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
1871 * the display controllers. The paritioning is done via one of four
1872 * preset allocations specified in bits 2:0:
1873 * first display controller
1874 * 0 - first half of lb (3840 * 2)
1875 * 1 - first 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -04001876 * 2 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -04001877 * 3 - first 1/4 of lb (1920 * 2)
1878 * second display controller
1879 * 4 - second half of lb (3840 * 2)
1880 * 5 - second 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -04001881 * 6 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -04001882 * 7 - last 1/4 of lb (1920 * 2)
1883 */
Alex Deucher12dfc842011-04-14 19:07:34 -04001884 /* this can get tricky if we have two large displays on a paired group
1885 * of crtcs. Ideally for multiple large displays we'd assign them to
1886 * non-linked crtcs for maximum line buffer allocation.
1887 */
1888 if (radeon_crtc->base.enabled && mode) {
Alex Deucher0b31e022013-08-19 11:06:50 -04001889 if (other_mode) {
Alex Deucherf9d9c362010-10-22 02:51:05 -04001890 tmp = 0; /* 1/2 */
Alex Deucher0b31e022013-08-19 11:06:50 -04001891 buffer_alloc = 1;
1892 } else {
Alex Deucher12dfc842011-04-14 19:07:34 -04001893 tmp = 2; /* whole */
Alex Deucher0b31e022013-08-19 11:06:50 -04001894 buffer_alloc = 2;
1895 }
1896 } else {
Alex Deucher12dfc842011-04-14 19:07:34 -04001897 tmp = 0;
Alex Deucher0b31e022013-08-19 11:06:50 -04001898 buffer_alloc = 0;
1899 }
Alex Deucherf9d9c362010-10-22 02:51:05 -04001900
1901 /* second controller of the pair uses second half of the lb */
1902 if (radeon_crtc->crtc_id % 2)
1903 tmp += 4;
1904 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
1905
Alex Deucher0b31e022013-08-19 11:06:50 -04001906 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
1907 WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
1908 DMIF_BUFFERS_ALLOCATED(buffer_alloc));
1909 for (i = 0; i < rdev->usec_timeout; i++) {
1910 if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
1911 DMIF_BUFFERS_ALLOCATED_COMPLETED)
1912 break;
1913 udelay(1);
1914 }
1915 }
1916
Alex Deucher12dfc842011-04-14 19:07:34 -04001917 if (radeon_crtc->base.enabled && mode) {
1918 switch (tmp) {
1919 case 0:
1920 case 4:
1921 default:
1922 if (ASIC_IS_DCE5(rdev))
1923 return 4096 * 2;
1924 else
1925 return 3840 * 2;
1926 case 1:
1927 case 5:
1928 if (ASIC_IS_DCE5(rdev))
1929 return 6144 * 2;
1930 else
1931 return 5760 * 2;
1932 case 2:
1933 case 6:
1934 if (ASIC_IS_DCE5(rdev))
1935 return 8192 * 2;
1936 else
1937 return 7680 * 2;
1938 case 3:
1939 case 7:
1940 if (ASIC_IS_DCE5(rdev))
1941 return 2048 * 2;
1942 else
1943 return 1920 * 2;
1944 }
Alex Deucherf9d9c362010-10-22 02:51:05 -04001945 }
Alex Deucher12dfc842011-04-14 19:07:34 -04001946
1947 /* controller not enabled, so no lb used */
1948 return 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -04001949}
1950
Alex Deucherca7db222012-03-20 17:18:30 -04001951u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
Alex Deucherf9d9c362010-10-22 02:51:05 -04001952{
1953 u32 tmp = RREG32(MC_SHARED_CHMAP);
1954
1955 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1956 case 0:
1957 default:
1958 return 1;
1959 case 1:
1960 return 2;
1961 case 2:
1962 return 4;
1963 case 3:
1964 return 8;
1965 }
1966}
1967
1968struct evergreen_wm_params {
1969 u32 dram_channels; /* number of dram channels */
1970 u32 yclk; /* bandwidth per dram data pin in kHz */
1971 u32 sclk; /* engine clock in kHz */
1972 u32 disp_clk; /* display clock in kHz */
1973 u32 src_width; /* viewport width */
1974 u32 active_time; /* active display time in ns */
1975 u32 blank_time; /* blank time in ns */
1976 bool interlaced; /* mode is interlaced */
1977 fixed20_12 vsc; /* vertical scale ratio */
1978 u32 num_heads; /* number of active crtcs */
1979 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
1980 u32 lb_size; /* line buffer allocated to pipe */
1981 u32 vtaps; /* vertical scaler taps */
1982};
1983
1984static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
1985{
1986 /* Calculate DRAM Bandwidth and the part allocated to display. */
1987 fixed20_12 dram_efficiency; /* 0.7 */
1988 fixed20_12 yclk, dram_channels, bandwidth;
1989 fixed20_12 a;
1990
1991 a.full = dfixed_const(1000);
1992 yclk.full = dfixed_const(wm->yclk);
1993 yclk.full = dfixed_div(yclk, a);
1994 dram_channels.full = dfixed_const(wm->dram_channels * 4);
1995 a.full = dfixed_const(10);
1996 dram_efficiency.full = dfixed_const(7);
1997 dram_efficiency.full = dfixed_div(dram_efficiency, a);
1998 bandwidth.full = dfixed_mul(dram_channels, yclk);
1999 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
2000
2001 return dfixed_trunc(bandwidth);
2002}
2003
2004static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
2005{
2006 /* Calculate DRAM Bandwidth and the part allocated to display. */
2007 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
2008 fixed20_12 yclk, dram_channels, bandwidth;
2009 fixed20_12 a;
2010
2011 a.full = dfixed_const(1000);
2012 yclk.full = dfixed_const(wm->yclk);
2013 yclk.full = dfixed_div(yclk, a);
2014 dram_channels.full = dfixed_const(wm->dram_channels * 4);
2015 a.full = dfixed_const(10);
2016 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
2017 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
2018 bandwidth.full = dfixed_mul(dram_channels, yclk);
2019 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
2020
2021 return dfixed_trunc(bandwidth);
2022}
2023
2024static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
2025{
2026 /* Calculate the display Data return Bandwidth */
2027 fixed20_12 return_efficiency; /* 0.8 */
2028 fixed20_12 sclk, bandwidth;
2029 fixed20_12 a;
2030
2031 a.full = dfixed_const(1000);
2032 sclk.full = dfixed_const(wm->sclk);
2033 sclk.full = dfixed_div(sclk, a);
2034 a.full = dfixed_const(10);
2035 return_efficiency.full = dfixed_const(8);
2036 return_efficiency.full = dfixed_div(return_efficiency, a);
2037 a.full = dfixed_const(32);
2038 bandwidth.full = dfixed_mul(a, sclk);
2039 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
2040
2041 return dfixed_trunc(bandwidth);
2042}
2043
2044static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
2045{
2046 /* Calculate the DMIF Request Bandwidth */
2047 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
2048 fixed20_12 disp_clk, bandwidth;
2049 fixed20_12 a;
2050
2051 a.full = dfixed_const(1000);
2052 disp_clk.full = dfixed_const(wm->disp_clk);
2053 disp_clk.full = dfixed_div(disp_clk, a);
2054 a.full = dfixed_const(10);
2055 disp_clk_request_efficiency.full = dfixed_const(8);
2056 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
2057 a.full = dfixed_const(32);
2058 bandwidth.full = dfixed_mul(a, disp_clk);
2059 bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
2060
2061 return dfixed_trunc(bandwidth);
2062}
2063
2064static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
2065{
2066 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
2067 u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
2068 u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
2069 u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
2070
2071 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
2072}
2073
2074static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
2075{
2076 /* Calculate the display mode Average Bandwidth
2077 * DisplayMode should contain the source and destination dimensions,
2078 * timing, etc.
2079 */
2080 fixed20_12 bpp;
2081 fixed20_12 line_time;
2082 fixed20_12 src_width;
2083 fixed20_12 bandwidth;
2084 fixed20_12 a;
2085
2086 a.full = dfixed_const(1000);
2087 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
2088 line_time.full = dfixed_div(line_time, a);
2089 bpp.full = dfixed_const(wm->bytes_per_pixel);
2090 src_width.full = dfixed_const(wm->src_width);
2091 bandwidth.full = dfixed_mul(src_width, bpp);
2092 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
2093 bandwidth.full = dfixed_div(bandwidth, line_time);
2094
2095 return dfixed_trunc(bandwidth);
2096}
2097
2098static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
2099{
2100 /* First calcualte the latency in ns */
2101 u32 mc_latency = 2000; /* 2000 ns. */
2102 u32 available_bandwidth = evergreen_available_bandwidth(wm);
2103 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
2104 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
2105 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
2106 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
2107 (wm->num_heads * cursor_line_pair_return_time);
2108 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
2109 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
2110 fixed20_12 a, b, c;
2111
2112 if (wm->num_heads == 0)
2113 return 0;
2114
2115 a.full = dfixed_const(2);
2116 b.full = dfixed_const(1);
2117 if ((wm->vsc.full > a.full) ||
2118 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
2119 (wm->vtaps >= 5) ||
2120 ((wm->vsc.full >= a.full) && wm->interlaced))
2121 max_src_lines_per_dst_line = 4;
2122 else
2123 max_src_lines_per_dst_line = 2;
2124
2125 a.full = dfixed_const(available_bandwidth);
2126 b.full = dfixed_const(wm->num_heads);
2127 a.full = dfixed_div(a, b);
2128
2129 b.full = dfixed_const(1000);
2130 c.full = dfixed_const(wm->disp_clk);
2131 b.full = dfixed_div(c, b);
2132 c.full = dfixed_const(wm->bytes_per_pixel);
2133 b.full = dfixed_mul(b, c);
2134
2135 lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
2136
2137 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
2138 b.full = dfixed_const(1000);
2139 c.full = dfixed_const(lb_fill_bw);
2140 b.full = dfixed_div(c, b);
2141 a.full = dfixed_div(a, b);
2142 line_fill_time = dfixed_trunc(a);
2143
2144 if (line_fill_time < wm->active_time)
2145 return latency;
2146 else
2147 return latency + (line_fill_time - wm->active_time);
2148
2149}
2150
2151static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
2152{
2153 if (evergreen_average_bandwidth(wm) <=
2154 (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
2155 return true;
2156 else
2157 return false;
2158};
2159
2160static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
2161{
2162 if (evergreen_average_bandwidth(wm) <=
2163 (evergreen_available_bandwidth(wm) / wm->num_heads))
2164 return true;
2165 else
2166 return false;
2167};
2168
2169static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
2170{
2171 u32 lb_partitions = wm->lb_size / wm->src_width;
2172 u32 line_time = wm->active_time + wm->blank_time;
2173 u32 latency_tolerant_lines;
2174 u32 latency_hiding;
2175 fixed20_12 a;
2176
2177 a.full = dfixed_const(1);
2178 if (wm->vsc.full > a.full)
2179 latency_tolerant_lines = 1;
2180 else {
2181 if (lb_partitions <= (wm->vtaps + 1))
2182 latency_tolerant_lines = 1;
2183 else
2184 latency_tolerant_lines = 2;
2185 }
2186
2187 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
2188
2189 if (evergreen_latency_watermark(wm) <= latency_hiding)
2190 return true;
2191 else
2192 return false;
2193}
2194
2195static void evergreen_program_watermarks(struct radeon_device *rdev,
2196 struct radeon_crtc *radeon_crtc,
2197 u32 lb_size, u32 num_heads)
2198{
2199 struct drm_display_mode *mode = &radeon_crtc->base.mode;
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002200 struct evergreen_wm_params wm_low, wm_high;
2201 u32 dram_channels;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002202 u32 pixel_period;
2203 u32 line_time = 0;
2204 u32 latency_watermark_a = 0, latency_watermark_b = 0;
2205 u32 priority_a_mark = 0, priority_b_mark = 0;
2206 u32 priority_a_cnt = PRIORITY_OFF;
2207 u32 priority_b_cnt = PRIORITY_OFF;
2208 u32 pipe_offset = radeon_crtc->crtc_id * 16;
2209 u32 tmp, arb_control3;
2210 fixed20_12 a, b, c;
2211
2212 if (radeon_crtc->base.enabled && num_heads && mode) {
2213 pixel_period = 1000000 / (u32)mode->clock;
2214 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
2215 priority_a_cnt = 0;
2216 priority_b_cnt = 0;
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002217 dram_channels = evergreen_get_number_of_dram_channels(rdev);
Alex Deucherf9d9c362010-10-22 02:51:05 -04002218
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002219 /* watermark for high clocks */
2220 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
2221 wm_high.yclk =
2222 radeon_dpm_get_mclk(rdev, false) * 10;
2223 wm_high.sclk =
2224 radeon_dpm_get_sclk(rdev, false) * 10;
2225 } else {
2226 wm_high.yclk = rdev->pm.current_mclk * 10;
2227 wm_high.sclk = rdev->pm.current_sclk * 10;
2228 }
2229
2230 wm_high.disp_clk = mode->clock;
2231 wm_high.src_width = mode->crtc_hdisplay;
2232 wm_high.active_time = mode->crtc_hdisplay * pixel_period;
2233 wm_high.blank_time = line_time - wm_high.active_time;
2234 wm_high.interlaced = false;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002235 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002236 wm_high.interlaced = true;
2237 wm_high.vsc = radeon_crtc->vsc;
2238 wm_high.vtaps = 1;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002239 if (radeon_crtc->rmx_type != RMX_OFF)
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002240 wm_high.vtaps = 2;
2241 wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
2242 wm_high.lb_size = lb_size;
2243 wm_high.dram_channels = dram_channels;
2244 wm_high.num_heads = num_heads;
2245
2246 /* watermark for low clocks */
2247 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
2248 wm_low.yclk =
2249 radeon_dpm_get_mclk(rdev, true) * 10;
2250 wm_low.sclk =
2251 radeon_dpm_get_sclk(rdev, true) * 10;
2252 } else {
2253 wm_low.yclk = rdev->pm.current_mclk * 10;
2254 wm_low.sclk = rdev->pm.current_sclk * 10;
2255 }
2256
2257 wm_low.disp_clk = mode->clock;
2258 wm_low.src_width = mode->crtc_hdisplay;
2259 wm_low.active_time = mode->crtc_hdisplay * pixel_period;
2260 wm_low.blank_time = line_time - wm_low.active_time;
2261 wm_low.interlaced = false;
2262 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2263 wm_low.interlaced = true;
2264 wm_low.vsc = radeon_crtc->vsc;
2265 wm_low.vtaps = 1;
2266 if (radeon_crtc->rmx_type != RMX_OFF)
2267 wm_low.vtaps = 2;
2268 wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
2269 wm_low.lb_size = lb_size;
2270 wm_low.dram_channels = dram_channels;
2271 wm_low.num_heads = num_heads;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002272
2273 /* set for high clocks */
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002274 latency_watermark_a = min(evergreen_latency_watermark(&wm_high), (u32)65535);
Alex Deucherf9d9c362010-10-22 02:51:05 -04002275 /* set for low clocks */
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002276 latency_watermark_b = min(evergreen_latency_watermark(&wm_low), (u32)65535);
Alex Deucherf9d9c362010-10-22 02:51:05 -04002277
2278 /* possibly force display priority to high */
2279 /* should really do this at mode validation time... */
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002280 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
2281 !evergreen_average_bandwidth_vs_available_bandwidth(&wm_high) ||
2282 !evergreen_check_latency_hiding(&wm_high) ||
Alex Deucherf9d9c362010-10-22 02:51:05 -04002283 (rdev->disp_priority == 2)) {
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002284 DRM_DEBUG_KMS("force priority a to high\n");
Alex Deucherf9d9c362010-10-22 02:51:05 -04002285 priority_a_cnt |= PRIORITY_ALWAYS_ON;
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002286 }
2287 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
2288 !evergreen_average_bandwidth_vs_available_bandwidth(&wm_low) ||
2289 !evergreen_check_latency_hiding(&wm_low) ||
2290 (rdev->disp_priority == 2)) {
2291 DRM_DEBUG_KMS("force priority b to high\n");
Alex Deucherf9d9c362010-10-22 02:51:05 -04002292 priority_b_cnt |= PRIORITY_ALWAYS_ON;
2293 }
2294
2295 a.full = dfixed_const(1000);
2296 b.full = dfixed_const(mode->clock);
2297 b.full = dfixed_div(b, a);
2298 c.full = dfixed_const(latency_watermark_a);
2299 c.full = dfixed_mul(c, b);
2300 c.full = dfixed_mul(c, radeon_crtc->hsc);
2301 c.full = dfixed_div(c, a);
2302 a.full = dfixed_const(16);
2303 c.full = dfixed_div(c, a);
2304 priority_a_mark = dfixed_trunc(c);
2305 priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
2306
2307 a.full = dfixed_const(1000);
2308 b.full = dfixed_const(mode->clock);
2309 b.full = dfixed_div(b, a);
2310 c.full = dfixed_const(latency_watermark_b);
2311 c.full = dfixed_mul(c, b);
2312 c.full = dfixed_mul(c, radeon_crtc->hsc);
2313 c.full = dfixed_div(c, a);
2314 a.full = dfixed_const(16);
2315 c.full = dfixed_div(c, a);
2316 priority_b_mark = dfixed_trunc(c);
2317 priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
2318 }
2319
2320 /* select wm A */
2321 arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
2322 tmp = arb_control3;
2323 tmp &= ~LATENCY_WATERMARK_MASK(3);
2324 tmp |= LATENCY_WATERMARK_MASK(1);
2325 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
2326 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
2327 (LATENCY_LOW_WATERMARK(latency_watermark_a) |
2328 LATENCY_HIGH_WATERMARK(line_time)));
2329 /* select wm B */
2330 tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
2331 tmp &= ~LATENCY_WATERMARK_MASK(3);
2332 tmp |= LATENCY_WATERMARK_MASK(2);
2333 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
2334 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
2335 (LATENCY_LOW_WATERMARK(latency_watermark_b) |
2336 LATENCY_HIGH_WATERMARK(line_time)));
2337 /* restore original selection */
2338 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
2339
2340 /* write the priority marks */
2341 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
2342 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
2343
Alex Deucher7178d2a2013-03-21 10:38:49 -04002344 /* save values for DPM */
2345 radeon_crtc->line_time = line_time;
2346 radeon_crtc->wm_high = latency_watermark_a;
2347 radeon_crtc->wm_low = latency_watermark_b;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002348}
2349
Alex Deucher377edc82012-07-17 14:02:42 -04002350/**
2351 * evergreen_bandwidth_update - update display watermarks callback.
2352 *
2353 * @rdev: radeon_device pointer
2354 *
2355 * Update the display watermarks based on the requested mode(s)
2356 * (evergreen+).
2357 */
Alex Deucher0ca2ab52010-02-26 13:57:45 -05002358void evergreen_bandwidth_update(struct radeon_device *rdev)
2359{
Alex Deucherf9d9c362010-10-22 02:51:05 -04002360 struct drm_display_mode *mode0 = NULL;
2361 struct drm_display_mode *mode1 = NULL;
2362 u32 num_heads = 0, lb_size;
2363 int i;
2364
2365 radeon_update_display_priority(rdev);
2366
2367 for (i = 0; i < rdev->num_crtc; i++) {
2368 if (rdev->mode_info.crtcs[i]->base.enabled)
2369 num_heads++;
2370 }
2371 for (i = 0; i < rdev->num_crtc; i += 2) {
2372 mode0 = &rdev->mode_info.crtcs[i]->base.mode;
2373 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
2374 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
2375 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
2376 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
2377 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
2378 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002379}
2380
Alex Deucher377edc82012-07-17 14:02:42 -04002381/**
2382 * evergreen_mc_wait_for_idle - wait for MC idle callback.
2383 *
2384 * @rdev: radeon_device pointer
2385 *
2386 * Wait for the MC (memory controller) to be idle.
2387 * (evergreen+).
2388 * Returns 0 if the MC is idle, -1 if not.
2389 */
Alex Deucherb9952a82011-03-02 20:07:33 -05002390int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002391{
2392 unsigned i;
2393 u32 tmp;
2394
2395 for (i = 0; i < rdev->usec_timeout; i++) {
2396 /* read MC_STATUS */
2397 tmp = RREG32(SRBM_STATUS) & 0x1F00;
2398 if (!tmp)
2399 return 0;
2400 udelay(1);
2401 }
2402 return -1;
2403}
2404
2405/*
2406 * GART
2407 */
Alex Deucher0fcdb612010-03-24 13:20:41 -04002408void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
2409{
2410 unsigned i;
2411 u32 tmp;
2412
Alex Deucher6f2f48a2010-12-15 11:01:56 -05002413 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
2414
Alex Deucher0fcdb612010-03-24 13:20:41 -04002415 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
2416 for (i = 0; i < rdev->usec_timeout; i++) {
2417 /* read MC_STATUS */
2418 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
2419 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
2420 if (tmp == 2) {
2421 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
2422 return;
2423 }
2424 if (tmp) {
2425 return;
2426 }
2427 udelay(1);
2428 }
2429}
2430
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002431static int evergreen_pcie_gart_enable(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002432{
2433 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -04002434 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002435
Jerome Glissec9a1be92011-11-03 11:16:49 -04002436 if (rdev->gart.robj == NULL) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002437 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
2438 return -EINVAL;
2439 }
2440 r = radeon_gart_table_vram_pin(rdev);
2441 if (r)
2442 return r;
Dave Airlie82568562010-02-05 16:00:07 +10002443 radeon_gart_restore(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002444 /* Setup L2 cache */
2445 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
2446 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
2447 EFFECTIVE_L2_QUEUE_SIZE(7));
2448 WREG32(VM_L2_CNTL2, 0);
2449 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
2450 /* Setup TLB control */
2451 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
2452 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
2453 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
2454 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04002455 if (rdev->flags & RADEON_IS_IGP) {
2456 WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
2457 WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
2458 WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
2459 } else {
2460 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
2461 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
2462 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
Alex Deucher0b8c30b2012-05-31 18:54:43 -04002463 if ((rdev->family == CHIP_JUNIPER) ||
2464 (rdev->family == CHIP_CYPRESS) ||
2465 (rdev->family == CHIP_HEMLOCK) ||
2466 (rdev->family == CHIP_BARTS))
2467 WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04002468 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002469 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
2470 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
2471 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
2472 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
2473 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
2474 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
2475 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
2476 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
2477 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
2478 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
2479 (u32)(rdev->dummy_page.addr >> 12));
Alex Deucher0fcdb612010-03-24 13:20:41 -04002480 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002481
Alex Deucher0fcdb612010-03-24 13:20:41 -04002482 evergreen_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00002483 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
2484 (unsigned)(rdev->mc.gtt_size >> 20),
2485 (unsigned long long)rdev->gart.table_addr);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002486 rdev->gart.ready = true;
2487 return 0;
2488}
2489
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002490static void evergreen_pcie_gart_disable(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002491{
2492 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002493
2494 /* Disable all tables */
Alex Deucher0fcdb612010-03-24 13:20:41 -04002495 WREG32(VM_CONTEXT0_CNTL, 0);
2496 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002497
2498 /* Setup L2 cache */
2499 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
2500 EFFECTIVE_L2_QUEUE_SIZE(7));
2501 WREG32(VM_L2_CNTL2, 0);
2502 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
2503 /* Setup TLB control */
2504 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
2505 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
2506 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
2507 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
2508 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
2509 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
2510 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
2511 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -04002512 radeon_gart_table_vram_unpin(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002513}
2514
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002515static void evergreen_pcie_gart_fini(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002516{
2517 evergreen_pcie_gart_disable(rdev);
2518 radeon_gart_table_vram_free(rdev);
2519 radeon_gart_fini(rdev);
2520}
2521
2522
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002523static void evergreen_agp_enable(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002524{
2525 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002526
2527 /* Setup L2 cache */
2528 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
2529 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
2530 EFFECTIVE_L2_QUEUE_SIZE(7));
2531 WREG32(VM_L2_CNTL2, 0);
2532 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
2533 /* Setup TLB control */
2534 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
2535 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
2536 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
2537 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
2538 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
2539 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
2540 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
2541 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
2542 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
2543 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
2544 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Alex Deucher0fcdb612010-03-24 13:20:41 -04002545 WREG32(VM_CONTEXT0_CNTL, 0);
2546 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002547}
2548
Alex Deucherb9952a82011-03-02 20:07:33 -05002549void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002550{
Alex Deucher62444b72012-08-15 17:18:42 -04002551 u32 crtc_enabled, tmp, frame_count, blackout;
2552 int i, j;
2553
Alex Deucher51535502012-08-30 14:34:30 -04002554 if (!ASIC_IS_NODCE(rdev)) {
2555 save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
2556 save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002557
Alex Deucher51535502012-08-30 14:34:30 -04002558 /* disable VGA render */
2559 WREG32(VGA_RENDER_CONTROL, 0);
2560 }
Alex Deucher62444b72012-08-15 17:18:42 -04002561 /* blank the display controllers */
2562 for (i = 0; i < rdev->num_crtc; i++) {
2563 crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
2564 if (crtc_enabled) {
2565 save->crtc_enabled[i] = true;
2566 if (ASIC_IS_DCE6(rdev)) {
2567 tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
2568 if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
2569 radeon_wait_for_vblank(rdev, i);
Alex Deucherabf14572013-04-10 19:08:14 -04002570 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deucher62444b72012-08-15 17:18:42 -04002571 tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
2572 WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
2573 }
2574 } else {
2575 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
2576 if (!(tmp & EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE)) {
2577 radeon_wait_for_vblank(rdev, i);
Alex Deucherabf14572013-04-10 19:08:14 -04002578 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deucher62444b72012-08-15 17:18:42 -04002579 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
2580 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
Alex Deucherabf14572013-04-10 19:08:14 -04002581 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deucher62444b72012-08-15 17:18:42 -04002582 }
2583 }
2584 /* wait for the next frame */
2585 frame_count = radeon_get_vblank_counter(rdev, i);
2586 for (j = 0; j < rdev->usec_timeout; j++) {
2587 if (radeon_get_vblank_counter(rdev, i) != frame_count)
2588 break;
2589 udelay(1);
2590 }
Alex Deucherabf14572013-04-10 19:08:14 -04002591
2592 /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
2593 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
2594 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
2595 tmp &= ~EVERGREEN_CRTC_MASTER_EN;
2596 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
2597 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
2598 save->crtc_enabled[i] = false;
2599 /* ***** */
Alex Deucher804cc4a02012-11-19 09:11:27 -05002600 } else {
2601 save->crtc_enabled[i] = false;
Alex Deucher62444b72012-08-15 17:18:42 -04002602 }
Alex Deucher18007402010-11-22 17:56:28 -05002603 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002604
Alex Deucher62444b72012-08-15 17:18:42 -04002605 radeon_mc_wait_for_idle(rdev);
2606
2607 blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
2608 if ((blackout & BLACKOUT_MODE_MASK) != 1) {
2609 /* Block CPU access */
2610 WREG32(BIF_FB_EN, 0);
2611 /* blackout the MC */
2612 blackout &= ~BLACKOUT_MODE_MASK;
2613 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04002614 }
Alex Deuchered39fad2013-01-31 09:00:52 -05002615 /* wait for the MC to settle */
2616 udelay(100);
Alex Deucher968c0162013-04-10 09:58:42 -04002617
2618 /* lock double buffered regs */
2619 for (i = 0; i < rdev->num_crtc; i++) {
2620 if (save->crtc_enabled[i]) {
2621 tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
2622 if (!(tmp & EVERGREEN_GRPH_UPDATE_LOCK)) {
2623 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
2624 WREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i], tmp);
2625 }
2626 tmp = RREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i]);
2627 if (!(tmp & 1)) {
2628 tmp |= 1;
2629 WREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
2630 }
2631 }
2632 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002633}
2634
Alex Deucherb9952a82011-03-02 20:07:33 -05002635void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002636{
Alex Deucher62444b72012-08-15 17:18:42 -04002637 u32 tmp, frame_count;
2638 int i, j;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002639
Alex Deucher62444b72012-08-15 17:18:42 -04002640 /* update crtc base addresses */
2641 for (i = 0; i < rdev->num_crtc; i++) {
2642 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05002643 upper_32_bits(rdev->mc.vram_start));
Alex Deucher62444b72012-08-15 17:18:42 -04002644 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05002645 upper_32_bits(rdev->mc.vram_start));
Alex Deucher62444b72012-08-15 17:18:42 -04002646 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05002647 (u32)rdev->mc.vram_start);
Alex Deucher62444b72012-08-15 17:18:42 -04002648 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05002649 (u32)rdev->mc.vram_start);
Alex Deucherb7eff392011-07-08 11:44:56 -04002650 }
Alex Deucher51535502012-08-30 14:34:30 -04002651
2652 if (!ASIC_IS_NODCE(rdev)) {
2653 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
2654 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
2655 }
Alex Deucher62444b72012-08-15 17:18:42 -04002656
Alex Deucher968c0162013-04-10 09:58:42 -04002657 /* unlock regs and wait for update */
2658 for (i = 0; i < rdev->num_crtc; i++) {
2659 if (save->crtc_enabled[i]) {
2660 tmp = RREG32(EVERGREEN_MASTER_UPDATE_MODE + crtc_offsets[i]);
2661 if ((tmp & 0x3) != 0) {
2662 tmp &= ~0x3;
2663 WREG32(EVERGREEN_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
2664 }
2665 tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
2666 if (tmp & EVERGREEN_GRPH_UPDATE_LOCK) {
2667 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
2668 WREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i], tmp);
2669 }
2670 tmp = RREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i]);
2671 if (tmp & 1) {
2672 tmp &= ~1;
2673 WREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
2674 }
2675 for (j = 0; j < rdev->usec_timeout; j++) {
2676 tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
2677 if ((tmp & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING) == 0)
2678 break;
2679 udelay(1);
2680 }
2681 }
2682 }
2683
Alex Deucher62444b72012-08-15 17:18:42 -04002684 /* unblackout the MC */
2685 tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
2686 tmp &= ~BLACKOUT_MODE_MASK;
2687 WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
2688 /* allow CPU access */
2689 WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
2690
2691 for (i = 0; i < rdev->num_crtc; i++) {
Alex Deucher695ddeb2012-11-05 16:34:58 +00002692 if (save->crtc_enabled[i]) {
Alex Deucher62444b72012-08-15 17:18:42 -04002693 if (ASIC_IS_DCE6(rdev)) {
2694 tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
2695 tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
Christopher Staitebb5888202013-01-26 11:10:58 -05002696 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deucher62444b72012-08-15 17:18:42 -04002697 WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
Christopher Staitebb5888202013-01-26 11:10:58 -05002698 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deucher62444b72012-08-15 17:18:42 -04002699 } else {
2700 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
2701 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
Christopher Staitebb5888202013-01-26 11:10:58 -05002702 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deucher62444b72012-08-15 17:18:42 -04002703 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
Christopher Staitebb5888202013-01-26 11:10:58 -05002704 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deucher62444b72012-08-15 17:18:42 -04002705 }
2706 /* wait for the next frame */
2707 frame_count = radeon_get_vblank_counter(rdev, i);
2708 for (j = 0; j < rdev->usec_timeout; j++) {
2709 if (radeon_get_vblank_counter(rdev, i) != frame_count)
2710 break;
2711 udelay(1);
2712 }
2713 }
2714 }
Alex Deucher51535502012-08-30 14:34:30 -04002715 if (!ASIC_IS_NODCE(rdev)) {
2716 /* Unlock vga access */
2717 WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
2718 mdelay(1);
2719 WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
2720 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002721}
2722
Alex Deucher755d8192011-03-02 20:07:34 -05002723void evergreen_mc_program(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002724{
2725 struct evergreen_mc_save save;
2726 u32 tmp;
2727 int i, j;
2728
2729 /* Initialize HDP */
2730 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
2731 WREG32((0x2c14 + j), 0x00000000);
2732 WREG32((0x2c18 + j), 0x00000000);
2733 WREG32((0x2c1c + j), 0x00000000);
2734 WREG32((0x2c20 + j), 0x00000000);
2735 WREG32((0x2c24 + j), 0x00000000);
2736 }
2737 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
2738
2739 evergreen_mc_stop(rdev, &save);
2740 if (evergreen_mc_wait_for_idle(rdev)) {
2741 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2742 }
2743 /* Lockout access through VGA aperture*/
2744 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
2745 /* Update configuration */
2746 if (rdev->flags & RADEON_IS_AGP) {
2747 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
2748 /* VRAM before AGP */
2749 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
2750 rdev->mc.vram_start >> 12);
2751 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
2752 rdev->mc.gtt_end >> 12);
2753 } else {
2754 /* VRAM after AGP */
2755 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
2756 rdev->mc.gtt_start >> 12);
2757 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
2758 rdev->mc.vram_end >> 12);
2759 }
2760 } else {
2761 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
2762 rdev->mc.vram_start >> 12);
2763 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
2764 rdev->mc.vram_end >> 12);
2765 }
Alex Deucher3b9832f2011-11-10 08:59:39 -05002766 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Alex Deucher05b3ef62012-03-20 17:18:37 -04002767 /* llano/ontario only */
2768 if ((rdev->family == CHIP_PALM) ||
2769 (rdev->family == CHIP_SUMO) ||
2770 (rdev->family == CHIP_SUMO2)) {
Alex Deucherb4183e32010-12-15 11:04:10 -05002771 tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
2772 tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
2773 tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
2774 WREG32(MC_FUS_VM_FB_OFFSET, tmp);
2775 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002776 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
2777 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
2778 WREG32(MC_VM_FB_LOCATION, tmp);
2779 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
Alex Deucherc46cb4d2011-01-06 19:12:37 -05002780 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02002781 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002782 if (rdev->flags & RADEON_IS_AGP) {
2783 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
2784 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
2785 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
2786 } else {
2787 WREG32(MC_VM_AGP_BASE, 0);
2788 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
2789 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
2790 }
2791 if (evergreen_mc_wait_for_idle(rdev)) {
2792 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2793 }
2794 evergreen_mc_resume(rdev, &save);
2795 /* we need to own VRAM, so turn off the VGA renderer here
2796 * to stop it overwriting our objects */
2797 rv515_vga_render_disable(rdev);
2798}
2799
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002800/*
2801 * CP.
2802 */
Alex Deucher12920592011-02-02 12:37:40 -05002803void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2804{
Christian König876dc9f2012-05-08 14:24:01 +02002805 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04002806 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02002807
Alex Deucher12920592011-02-02 12:37:40 -05002808 /* set to DX10/11 mode */
Christian Könige32eb502011-10-23 12:56:27 +02002809 radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
2810 radeon_ring_write(ring, 1);
Christian König45df6802012-07-06 16:22:55 +02002811
2812 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04002813 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02002814 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2815 radeon_ring_write(ring, ((ring->rptr_save_reg -
2816 PACKET3_SET_CONFIG_REG_START) >> 2));
2817 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04002818 } else if (rdev->wb.enabled) {
2819 next_rptr = ring->wptr + 5 + 4;
2820 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
2821 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
2822 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
2823 radeon_ring_write(ring, next_rptr);
2824 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02002825 }
2826
Christian Könige32eb502011-10-23 12:56:27 +02002827 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2828 radeon_ring_write(ring,
Alex Deucher0f234f5f2011-02-13 19:06:33 -05002829#ifdef __BIG_ENDIAN
2830 (2 << 0) |
2831#endif
2832 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02002833 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
2834 radeon_ring_write(ring, ib->length_dw);
Alex Deucher12920592011-02-02 12:37:40 -05002835}
2836
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002837
2838static int evergreen_cp_load_microcode(struct radeon_device *rdev)
2839{
Alex Deucherfe251e22010-03-24 13:36:43 -04002840 const __be32 *fw_data;
2841 int i;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002842
Alex Deucherfe251e22010-03-24 13:36:43 -04002843 if (!rdev->me_fw || !rdev->pfp_fw)
2844 return -EINVAL;
2845
2846 r700_cp_stop(rdev);
Alex Deucher0f234f5f2011-02-13 19:06:33 -05002847 WREG32(CP_RB_CNTL,
2848#ifdef __BIG_ENDIAN
2849 BUF_SWAP_32BIT |
2850#endif
2851 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Alex Deucherfe251e22010-03-24 13:36:43 -04002852
2853 fw_data = (const __be32 *)rdev->pfp_fw->data;
2854 WREG32(CP_PFP_UCODE_ADDR, 0);
2855 for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
2856 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
2857 WREG32(CP_PFP_UCODE_ADDR, 0);
2858
2859 fw_data = (const __be32 *)rdev->me_fw->data;
2860 WREG32(CP_ME_RAM_WADDR, 0);
2861 for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
2862 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
2863
2864 WREG32(CP_PFP_UCODE_ADDR, 0);
2865 WREG32(CP_ME_RAM_WADDR, 0);
2866 WREG32(CP_ME_RAM_RADDR, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002867 return 0;
2868}
2869
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002870static int evergreen_cp_start(struct radeon_device *rdev)
2871{
Christian Könige32eb502011-10-23 12:56:27 +02002872 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher2281a372010-10-21 13:31:38 -04002873 int r, i;
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002874 uint32_t cp_me;
2875
Christian Könige32eb502011-10-23 12:56:27 +02002876 r = radeon_ring_lock(rdev, ring, 7);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002877 if (r) {
2878 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2879 return r;
2880 }
Christian Könige32eb502011-10-23 12:56:27 +02002881 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2882 radeon_ring_write(ring, 0x1);
2883 radeon_ring_write(ring, 0x0);
2884 radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
2885 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2886 radeon_ring_write(ring, 0);
2887 radeon_ring_write(ring, 0);
2888 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002889
2890 cp_me = 0xff;
2891 WREG32(CP_ME_CNTL, cp_me);
2892
Christian Könige32eb502011-10-23 12:56:27 +02002893 r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002894 if (r) {
2895 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2896 return r;
2897 }
Alex Deucher2281a372010-10-21 13:31:38 -04002898
2899 /* setup clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02002900 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2901 radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04002902
2903 for (i = 0; i < evergreen_default_size; i++)
Christian Könige32eb502011-10-23 12:56:27 +02002904 radeon_ring_write(ring, evergreen_default_state[i]);
Alex Deucher2281a372010-10-21 13:31:38 -04002905
Christian Könige32eb502011-10-23 12:56:27 +02002906 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2907 radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04002908
2909 /* set clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02002910 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
2911 radeon_ring_write(ring, 0);
Alex Deucher2281a372010-10-21 13:31:38 -04002912
2913 /* SQ_VTX_BASE_VTX_LOC */
Christian Könige32eb502011-10-23 12:56:27 +02002914 radeon_ring_write(ring, 0xc0026f00);
2915 radeon_ring_write(ring, 0x00000000);
2916 radeon_ring_write(ring, 0x00000000);
2917 radeon_ring_write(ring, 0x00000000);
Alex Deucher2281a372010-10-21 13:31:38 -04002918
2919 /* Clear consts */
Christian Könige32eb502011-10-23 12:56:27 +02002920 radeon_ring_write(ring, 0xc0036f00);
2921 radeon_ring_write(ring, 0x00000bc4);
2922 radeon_ring_write(ring, 0xffffffff);
2923 radeon_ring_write(ring, 0xffffffff);
2924 radeon_ring_write(ring, 0xffffffff);
Alex Deucher2281a372010-10-21 13:31:38 -04002925
Christian Könige32eb502011-10-23 12:56:27 +02002926 radeon_ring_write(ring, 0xc0026900);
2927 radeon_ring_write(ring, 0x00000316);
2928 radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
2929 radeon_ring_write(ring, 0x00000010); /* */
Alex Deucher18ff84d2011-02-02 12:37:41 -05002930
Christian Könige32eb502011-10-23 12:56:27 +02002931 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002932
2933 return 0;
2934}
2935
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002936static int evergreen_cp_resume(struct radeon_device *rdev)
Alex Deucherfe251e22010-03-24 13:36:43 -04002937{
Christian Könige32eb502011-10-23 12:56:27 +02002938 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucherfe251e22010-03-24 13:36:43 -04002939 u32 tmp;
2940 u32 rb_bufsz;
2941 int r;
2942
2943 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
2944 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
2945 SOFT_RESET_PA |
2946 SOFT_RESET_SH |
2947 SOFT_RESET_VGT |
Jerome Glissea49a50d2011-08-24 20:00:17 +00002948 SOFT_RESET_SPI |
Alex Deucherfe251e22010-03-24 13:36:43 -04002949 SOFT_RESET_SX));
2950 RREG32(GRBM_SOFT_RESET);
2951 mdelay(15);
2952 WREG32(GRBM_SOFT_RESET, 0);
2953 RREG32(GRBM_SOFT_RESET);
2954
2955 /* Set ring buffer size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02002956 rb_bufsz = order_base_2(ring->ring_size / 8);
2957 tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Alex Deucherfe251e22010-03-24 13:36:43 -04002958#ifdef __BIG_ENDIAN
2959 tmp |= BUF_SWAP_32BIT;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002960#endif
Alex Deucherfe251e22010-03-24 13:36:43 -04002961 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002962 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Alex Deucher11ef3f1f2012-01-20 14:47:43 -05002963 WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
Alex Deucherfe251e22010-03-24 13:36:43 -04002964
2965 /* Set the write pointer delay */
2966 WREG32(CP_RB_WPTR_DELAY, 0);
2967
2968 /* Initialize the ring buffer's read and write pointers */
2969 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2970 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002971 ring->wptr = 0;
2972 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002973
Adam Buchbinder48fc7f72012-09-19 21:48:00 -04002974 /* set the wb address whether it's enabled or not */
Alex Deucher0f234f5f2011-02-13 19:06:33 -05002975 WREG32(CP_RB_RPTR_ADDR,
Alex Deucher0f234f5f2011-02-13 19:06:33 -05002976 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002977 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2978 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2979
2980 if (rdev->wb.enabled)
2981 WREG32(SCRATCH_UMSK, 0xff);
2982 else {
2983 tmp |= RB_NO_UPDATE;
2984 WREG32(SCRATCH_UMSK, 0);
2985 }
2986
Alex Deucherfe251e22010-03-24 13:36:43 -04002987 mdelay(1);
2988 WREG32(CP_RB_CNTL, tmp);
2989
Christian Könige32eb502011-10-23 12:56:27 +02002990 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Alex Deucherfe251e22010-03-24 13:36:43 -04002991 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2992
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002993 evergreen_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002994 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002995 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Alex Deucherfe251e22010-03-24 13:36:43 -04002996 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002997 ring->ready = false;
Alex Deucherfe251e22010-03-24 13:36:43 -04002998 return r;
2999 }
3000 return 0;
3001}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003002
3003/*
3004 * Core functions
3005 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003006static void evergreen_gpu_init(struct radeon_device *rdev)
3007{
Alex Deucher416a2bd2012-05-31 19:00:25 -04003008 u32 gb_addr_config;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003009 u32 mc_shared_chmap, mc_arb_ramcfg;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003010 u32 sx_debug_1;
3011 u32 smx_dc_ctl0;
3012 u32 sq_config;
3013 u32 sq_lds_resource_mgmt;
3014 u32 sq_gpr_resource_mgmt_1;
3015 u32 sq_gpr_resource_mgmt_2;
3016 u32 sq_gpr_resource_mgmt_3;
3017 u32 sq_thread_resource_mgmt;
3018 u32 sq_thread_resource_mgmt_2;
3019 u32 sq_stack_resource_mgmt_1;
3020 u32 sq_stack_resource_mgmt_2;
3021 u32 sq_stack_resource_mgmt_3;
3022 u32 vgt_cache_invalidation;
Alex Deucherf25a5c62011-05-19 11:07:57 -04003023 u32 hdp_host_path_cntl, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003024 u32 disabled_rb_mask;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003025 int i, j, num_shader_engines, ps_thread_count;
3026
3027 switch (rdev->family) {
3028 case CHIP_CYPRESS:
3029 case CHIP_HEMLOCK:
3030 rdev->config.evergreen.num_ses = 2;
3031 rdev->config.evergreen.max_pipes = 4;
3032 rdev->config.evergreen.max_tile_pipes = 8;
3033 rdev->config.evergreen.max_simds = 10;
3034 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
3035 rdev->config.evergreen.max_gprs = 256;
3036 rdev->config.evergreen.max_threads = 248;
3037 rdev->config.evergreen.max_gs_threads = 32;
3038 rdev->config.evergreen.max_stack_entries = 512;
3039 rdev->config.evergreen.sx_num_of_sets = 4;
3040 rdev->config.evergreen.sx_max_export_size = 256;
3041 rdev->config.evergreen.sx_max_export_pos_size = 64;
3042 rdev->config.evergreen.sx_max_export_smx_size = 192;
3043 rdev->config.evergreen.max_hw_contexts = 8;
3044 rdev->config.evergreen.sq_num_cf_insts = 2;
3045
3046 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3047 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3048 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003049 gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003050 break;
3051 case CHIP_JUNIPER:
3052 rdev->config.evergreen.num_ses = 1;
3053 rdev->config.evergreen.max_pipes = 4;
3054 rdev->config.evergreen.max_tile_pipes = 4;
3055 rdev->config.evergreen.max_simds = 10;
3056 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
3057 rdev->config.evergreen.max_gprs = 256;
3058 rdev->config.evergreen.max_threads = 248;
3059 rdev->config.evergreen.max_gs_threads = 32;
3060 rdev->config.evergreen.max_stack_entries = 512;
3061 rdev->config.evergreen.sx_num_of_sets = 4;
3062 rdev->config.evergreen.sx_max_export_size = 256;
3063 rdev->config.evergreen.sx_max_export_pos_size = 64;
3064 rdev->config.evergreen.sx_max_export_smx_size = 192;
3065 rdev->config.evergreen.max_hw_contexts = 8;
3066 rdev->config.evergreen.sq_num_cf_insts = 2;
3067
3068 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3069 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3070 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003071 gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003072 break;
3073 case CHIP_REDWOOD:
3074 rdev->config.evergreen.num_ses = 1;
3075 rdev->config.evergreen.max_pipes = 4;
3076 rdev->config.evergreen.max_tile_pipes = 4;
3077 rdev->config.evergreen.max_simds = 5;
3078 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
3079 rdev->config.evergreen.max_gprs = 256;
3080 rdev->config.evergreen.max_threads = 248;
3081 rdev->config.evergreen.max_gs_threads = 32;
3082 rdev->config.evergreen.max_stack_entries = 256;
3083 rdev->config.evergreen.sx_num_of_sets = 4;
3084 rdev->config.evergreen.sx_max_export_size = 256;
3085 rdev->config.evergreen.sx_max_export_pos_size = 64;
3086 rdev->config.evergreen.sx_max_export_smx_size = 192;
3087 rdev->config.evergreen.max_hw_contexts = 8;
3088 rdev->config.evergreen.sq_num_cf_insts = 2;
3089
3090 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3091 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3092 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003093 gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003094 break;
3095 case CHIP_CEDAR:
3096 default:
3097 rdev->config.evergreen.num_ses = 1;
3098 rdev->config.evergreen.max_pipes = 2;
3099 rdev->config.evergreen.max_tile_pipes = 2;
3100 rdev->config.evergreen.max_simds = 2;
3101 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
3102 rdev->config.evergreen.max_gprs = 256;
3103 rdev->config.evergreen.max_threads = 192;
3104 rdev->config.evergreen.max_gs_threads = 16;
3105 rdev->config.evergreen.max_stack_entries = 256;
3106 rdev->config.evergreen.sx_num_of_sets = 4;
3107 rdev->config.evergreen.sx_max_export_size = 128;
3108 rdev->config.evergreen.sx_max_export_pos_size = 32;
3109 rdev->config.evergreen.sx_max_export_smx_size = 96;
3110 rdev->config.evergreen.max_hw_contexts = 4;
3111 rdev->config.evergreen.sq_num_cf_insts = 1;
3112
3113 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3114 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3115 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003116 gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003117 break;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003118 case CHIP_PALM:
3119 rdev->config.evergreen.num_ses = 1;
3120 rdev->config.evergreen.max_pipes = 2;
3121 rdev->config.evergreen.max_tile_pipes = 2;
3122 rdev->config.evergreen.max_simds = 2;
3123 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
3124 rdev->config.evergreen.max_gprs = 256;
3125 rdev->config.evergreen.max_threads = 192;
3126 rdev->config.evergreen.max_gs_threads = 16;
3127 rdev->config.evergreen.max_stack_entries = 256;
3128 rdev->config.evergreen.sx_num_of_sets = 4;
3129 rdev->config.evergreen.sx_max_export_size = 128;
3130 rdev->config.evergreen.sx_max_export_pos_size = 32;
3131 rdev->config.evergreen.sx_max_export_smx_size = 96;
3132 rdev->config.evergreen.max_hw_contexts = 4;
3133 rdev->config.evergreen.sq_num_cf_insts = 1;
3134
3135 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3136 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3137 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003138 gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003139 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003140 case CHIP_SUMO:
3141 rdev->config.evergreen.num_ses = 1;
3142 rdev->config.evergreen.max_pipes = 4;
Jerome Glissebd25f072012-12-11 11:56:52 -05003143 rdev->config.evergreen.max_tile_pipes = 4;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003144 if (rdev->pdev->device == 0x9648)
3145 rdev->config.evergreen.max_simds = 3;
3146 else if ((rdev->pdev->device == 0x9647) ||
3147 (rdev->pdev->device == 0x964a))
3148 rdev->config.evergreen.max_simds = 4;
3149 else
3150 rdev->config.evergreen.max_simds = 5;
3151 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
3152 rdev->config.evergreen.max_gprs = 256;
3153 rdev->config.evergreen.max_threads = 248;
3154 rdev->config.evergreen.max_gs_threads = 32;
3155 rdev->config.evergreen.max_stack_entries = 256;
3156 rdev->config.evergreen.sx_num_of_sets = 4;
3157 rdev->config.evergreen.sx_max_export_size = 256;
3158 rdev->config.evergreen.sx_max_export_pos_size = 64;
3159 rdev->config.evergreen.sx_max_export_smx_size = 192;
3160 rdev->config.evergreen.max_hw_contexts = 8;
3161 rdev->config.evergreen.sq_num_cf_insts = 2;
3162
3163 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3164 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3165 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Jerome Glissebd25f072012-12-11 11:56:52 -05003166 gb_addr_config = SUMO_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003167 break;
3168 case CHIP_SUMO2:
3169 rdev->config.evergreen.num_ses = 1;
3170 rdev->config.evergreen.max_pipes = 4;
3171 rdev->config.evergreen.max_tile_pipes = 4;
3172 rdev->config.evergreen.max_simds = 2;
3173 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
3174 rdev->config.evergreen.max_gprs = 256;
3175 rdev->config.evergreen.max_threads = 248;
3176 rdev->config.evergreen.max_gs_threads = 32;
3177 rdev->config.evergreen.max_stack_entries = 512;
3178 rdev->config.evergreen.sx_num_of_sets = 4;
3179 rdev->config.evergreen.sx_max_export_size = 256;
3180 rdev->config.evergreen.sx_max_export_pos_size = 64;
3181 rdev->config.evergreen.sx_max_export_smx_size = 192;
wojciech kapuscinski50b8f5a2013-10-01 19:54:33 -04003182 rdev->config.evergreen.max_hw_contexts = 4;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003183 rdev->config.evergreen.sq_num_cf_insts = 2;
3184
3185 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3186 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3187 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Jerome Glissebd25f072012-12-11 11:56:52 -05003188 gb_addr_config = SUMO2_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003189 break;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003190 case CHIP_BARTS:
3191 rdev->config.evergreen.num_ses = 2;
3192 rdev->config.evergreen.max_pipes = 4;
3193 rdev->config.evergreen.max_tile_pipes = 8;
3194 rdev->config.evergreen.max_simds = 7;
3195 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
3196 rdev->config.evergreen.max_gprs = 256;
3197 rdev->config.evergreen.max_threads = 248;
3198 rdev->config.evergreen.max_gs_threads = 32;
3199 rdev->config.evergreen.max_stack_entries = 512;
3200 rdev->config.evergreen.sx_num_of_sets = 4;
3201 rdev->config.evergreen.sx_max_export_size = 256;
3202 rdev->config.evergreen.sx_max_export_pos_size = 64;
3203 rdev->config.evergreen.sx_max_export_smx_size = 192;
3204 rdev->config.evergreen.max_hw_contexts = 8;
3205 rdev->config.evergreen.sq_num_cf_insts = 2;
3206
3207 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3208 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3209 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003210 gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003211 break;
3212 case CHIP_TURKS:
3213 rdev->config.evergreen.num_ses = 1;
3214 rdev->config.evergreen.max_pipes = 4;
3215 rdev->config.evergreen.max_tile_pipes = 4;
3216 rdev->config.evergreen.max_simds = 6;
3217 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
3218 rdev->config.evergreen.max_gprs = 256;
3219 rdev->config.evergreen.max_threads = 248;
3220 rdev->config.evergreen.max_gs_threads = 32;
3221 rdev->config.evergreen.max_stack_entries = 256;
3222 rdev->config.evergreen.sx_num_of_sets = 4;
3223 rdev->config.evergreen.sx_max_export_size = 256;
3224 rdev->config.evergreen.sx_max_export_pos_size = 64;
3225 rdev->config.evergreen.sx_max_export_smx_size = 192;
3226 rdev->config.evergreen.max_hw_contexts = 8;
3227 rdev->config.evergreen.sq_num_cf_insts = 2;
3228
3229 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3230 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3231 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003232 gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003233 break;
3234 case CHIP_CAICOS:
3235 rdev->config.evergreen.num_ses = 1;
Jerome Glissebd25f072012-12-11 11:56:52 -05003236 rdev->config.evergreen.max_pipes = 2;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003237 rdev->config.evergreen.max_tile_pipes = 2;
3238 rdev->config.evergreen.max_simds = 2;
3239 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
3240 rdev->config.evergreen.max_gprs = 256;
3241 rdev->config.evergreen.max_threads = 192;
3242 rdev->config.evergreen.max_gs_threads = 16;
3243 rdev->config.evergreen.max_stack_entries = 256;
3244 rdev->config.evergreen.sx_num_of_sets = 4;
3245 rdev->config.evergreen.sx_max_export_size = 128;
3246 rdev->config.evergreen.sx_max_export_pos_size = 32;
3247 rdev->config.evergreen.sx_max_export_smx_size = 96;
3248 rdev->config.evergreen.max_hw_contexts = 4;
3249 rdev->config.evergreen.sq_num_cf_insts = 1;
3250
3251 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3252 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3253 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003254 gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003255 break;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003256 }
3257
3258 /* Initialize HDP */
3259 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
3260 WREG32((0x2c14 + j), 0x00000000);
3261 WREG32((0x2c18 + j), 0x00000000);
3262 WREG32((0x2c1c + j), 0x00000000);
3263 WREG32((0x2c20 + j), 0x00000000);
3264 WREG32((0x2c24 + j), 0x00000000);
3265 }
3266
3267 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
3268
Alex Deucherd054ac12011-09-01 17:46:15 +00003269 evergreen_fix_pci_max_read_req_size(rdev);
3270
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003271 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
Alex Deucher05b3ef62012-03-20 17:18:37 -04003272 if ((rdev->family == CHIP_PALM) ||
3273 (rdev->family == CHIP_SUMO) ||
3274 (rdev->family == CHIP_SUMO2))
Alex Deucherd9282fc2011-05-11 03:15:24 -04003275 mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
3276 else
3277 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003278
Alex Deucher1aa52bd2010-11-17 12:11:03 -05003279 /* setup tiling info dword. gb_addr_config is not adequate since it does
3280 * not have bank info, so create a custom tiling dword.
3281 * bits 3:0 num_pipes
3282 * bits 7:4 num_banks
3283 * bits 11:8 group_size
3284 * bits 15:12 row_size
3285 */
3286 rdev->config.evergreen.tile_config = 0;
3287 switch (rdev->config.evergreen.max_tile_pipes) {
3288 case 1:
3289 default:
3290 rdev->config.evergreen.tile_config |= (0 << 0);
3291 break;
3292 case 2:
3293 rdev->config.evergreen.tile_config |= (1 << 0);
3294 break;
3295 case 4:
3296 rdev->config.evergreen.tile_config |= (2 << 0);
3297 break;
3298 case 8:
3299 rdev->config.evergreen.tile_config |= (3 << 0);
3300 break;
3301 }
Alex Deucherd698a342011-06-23 00:49:29 -04003302 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
Alex Deucher5bfa4872011-05-20 12:35:22 -04003303 if (rdev->flags & RADEON_IS_IGP)
Alex Deucherd698a342011-06-23 00:49:29 -04003304 rdev->config.evergreen.tile_config |= 1 << 4;
Alex Deucher29d65402012-05-31 18:53:36 -04003305 else {
Alex Deucherc8d15ed2012-07-31 11:01:10 -04003306 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
3307 case 0: /* four banks */
Alex Deucher29d65402012-05-31 18:53:36 -04003308 rdev->config.evergreen.tile_config |= 0 << 4;
Alex Deucherc8d15ed2012-07-31 11:01:10 -04003309 break;
3310 case 1: /* eight banks */
3311 rdev->config.evergreen.tile_config |= 1 << 4;
3312 break;
3313 case 2: /* sixteen banks */
3314 default:
3315 rdev->config.evergreen.tile_config |= 2 << 4;
3316 break;
3317 }
Alex Deucher29d65402012-05-31 18:53:36 -04003318 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04003319 rdev->config.evergreen.tile_config |= 0 << 8;
Alex Deucher1aa52bd2010-11-17 12:11:03 -05003320 rdev->config.evergreen.tile_config |=
3321 ((gb_addr_config & 0x30000000) >> 28) << 12;
3322
Alex Deucher416a2bd2012-05-31 19:00:25 -04003323 num_shader_engines = (gb_addr_config & NUM_SHADER_ENGINES(3) >> 12) + 1;
3324
3325 if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
3326 u32 efuse_straps_4;
3327 u32 efuse_straps_3;
3328
Alex Deucherff82bbc2013-04-12 11:27:20 -04003329 efuse_straps_4 = RREG32_RCU(0x204);
3330 efuse_straps_3 = RREG32_RCU(0x203);
Alex Deucher416a2bd2012-05-31 19:00:25 -04003331 tmp = (((efuse_straps_4 & 0xf) << 4) |
3332 ((efuse_straps_3 & 0xf0000000) >> 28));
3333 } else {
3334 tmp = 0;
3335 for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
3336 u32 rb_disable_bitmap;
3337
3338 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
3339 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
3340 rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
3341 tmp <<= 4;
3342 tmp |= rb_disable_bitmap;
3343 }
3344 }
3345 /* enabled rb are just the one not disabled :) */
3346 disabled_rb_mask = tmp;
Alex Deuchercedb6552013-04-09 10:13:22 -04003347 tmp = 0;
3348 for (i = 0; i < rdev->config.evergreen.max_backends; i++)
3349 tmp |= (1 << i);
3350 /* if all the backends are disabled, fix it up here */
3351 if ((disabled_rb_mask & tmp) == tmp) {
3352 for (i = 0; i < rdev->config.evergreen.max_backends; i++)
3353 disabled_rb_mask &= ~(1 << i);
3354 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04003355
3356 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
3357 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
3358
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003359 WREG32(GB_ADDR_CONFIG, gb_addr_config);
3360 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
3361 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
Alex Deucher233d1ad2012-12-04 15:25:59 -05003362 WREG32(DMA_TILING_CONFIG, gb_addr_config);
Christian König9a210592013-04-08 12:41:37 +02003363 WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
3364 WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
3365 WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003366
Alex Deucherf7eb9732013-01-30 13:57:40 -05003367 if ((rdev->config.evergreen.max_backends == 1) &&
3368 (rdev->flags & RADEON_IS_IGP)) {
3369 if ((disabled_rb_mask & 3) == 1) {
3370 /* RB0 disabled, RB1 enabled */
3371 tmp = 0x11111111;
3372 } else {
3373 /* RB1 disabled, RB0 enabled */
3374 tmp = 0x00000000;
3375 }
3376 } else {
3377 tmp = gb_addr_config & NUM_PIPES_MASK;
3378 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
3379 EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
3380 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04003381 WREG32(GB_BACKEND_MAP, tmp);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003382
3383 WREG32(CGTS_SYS_TCC_DISABLE, 0);
3384 WREG32(CGTS_TCC_DISABLE, 0);
3385 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
3386 WREG32(CGTS_USER_TCC_DISABLE, 0);
3387
3388 /* set HW defaults for 3D engine */
3389 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
3390 ROQ_IB2_START(0x2b)));
3391
3392 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
3393
3394 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
3395 SYNC_GRADIENT |
3396 SYNC_WALKER |
3397 SYNC_ALIGNER));
3398
3399 sx_debug_1 = RREG32(SX_DEBUG_1);
3400 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
3401 WREG32(SX_DEBUG_1, sx_debug_1);
3402
3403
3404 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
3405 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
3406 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
3407 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
3408
Alex Deucherb866d132012-06-14 22:06:36 +02003409 if (rdev->family <= CHIP_SUMO2)
3410 WREG32(SMX_SAR_CTL0, 0x00010000);
3411
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003412 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
3413 POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
3414 SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
3415
3416 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
3417 SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
3418 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
3419
3420 WREG32(VGT_NUM_INSTANCES, 1);
3421 WREG32(SPI_CONFIG_CNTL, 0);
3422 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
3423 WREG32(CP_PERFMON_CNTL, 0);
3424
3425 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
3426 FETCH_FIFO_HIWATER(0x4) |
3427 DONE_FIFO_HIWATER(0xe0) |
3428 ALU_UPDATE_FIFO_HIWATER(0x8)));
3429
3430 sq_config = RREG32(SQ_CONFIG);
3431 sq_config &= ~(PS_PRIO(3) |
3432 VS_PRIO(3) |
3433 GS_PRIO(3) |
3434 ES_PRIO(3));
3435 sq_config |= (VC_ENABLE |
3436 EXPORT_SRC_C |
3437 PS_PRIO(0) |
3438 VS_PRIO(1) |
3439 GS_PRIO(2) |
3440 ES_PRIO(3));
3441
Alex Deucherd5e455e2010-11-22 17:56:29 -05003442 switch (rdev->family) {
3443 case CHIP_CEDAR:
3444 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04003445 case CHIP_SUMO:
3446 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05003447 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003448 /* no vertex cache */
3449 sq_config &= ~VC_ENABLE;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003450 break;
3451 default:
3452 break;
3453 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003454
3455 sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
3456
3457 sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
3458 sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
3459 sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
3460 sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
3461 sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
3462 sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
3463 sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
3464
Alex Deucherd5e455e2010-11-22 17:56:29 -05003465 switch (rdev->family) {
3466 case CHIP_CEDAR:
3467 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04003468 case CHIP_SUMO:
3469 case CHIP_SUMO2:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003470 ps_thread_count = 96;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003471 break;
3472 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003473 ps_thread_count = 128;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003474 break;
3475 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003476
3477 sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
Alex Deucherf96b35c2010-06-16 12:24:07 -04003478 sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
3479 sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
3480 sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
3481 sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
3482 sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003483
3484 sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3485 sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3486 sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3487 sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3488 sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3489 sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3490
3491 WREG32(SQ_CONFIG, sq_config);
3492 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
3493 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
3494 WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
3495 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
3496 WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
3497 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
3498 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
3499 WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
3500 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
3501 WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
3502
3503 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
3504 FORCE_EOV_MAX_REZ_CNT(255)));
3505
Alex Deucherd5e455e2010-11-22 17:56:29 -05003506 switch (rdev->family) {
3507 case CHIP_CEDAR:
3508 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04003509 case CHIP_SUMO:
3510 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05003511 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003512 vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
Alex Deucherd5e455e2010-11-22 17:56:29 -05003513 break;
3514 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003515 vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
Alex Deucherd5e455e2010-11-22 17:56:29 -05003516 break;
3517 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003518 vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
3519 WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
3520
3521 WREG32(VGT_GS_VERTEX_REUSE, 16);
Alex Deucher12920592011-02-02 12:37:40 -05003522 WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003523 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
3524
Alex Deucher60a4a3e2010-06-29 17:03:35 -04003525 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
3526 WREG32(VGT_OUT_DEALLOC_CNTL, 16);
3527
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003528 WREG32(CB_PERF_CTR0_SEL_0, 0);
3529 WREG32(CB_PERF_CTR0_SEL_1, 0);
3530 WREG32(CB_PERF_CTR1_SEL_0, 0);
3531 WREG32(CB_PERF_CTR1_SEL_1, 0);
3532 WREG32(CB_PERF_CTR2_SEL_0, 0);
3533 WREG32(CB_PERF_CTR2_SEL_1, 0);
3534 WREG32(CB_PERF_CTR3_SEL_0, 0);
3535 WREG32(CB_PERF_CTR3_SEL_1, 0);
3536
Alex Deucher60a4a3e2010-06-29 17:03:35 -04003537 /* clear render buffer base addresses */
3538 WREG32(CB_COLOR0_BASE, 0);
3539 WREG32(CB_COLOR1_BASE, 0);
3540 WREG32(CB_COLOR2_BASE, 0);
3541 WREG32(CB_COLOR3_BASE, 0);
3542 WREG32(CB_COLOR4_BASE, 0);
3543 WREG32(CB_COLOR5_BASE, 0);
3544 WREG32(CB_COLOR6_BASE, 0);
3545 WREG32(CB_COLOR7_BASE, 0);
3546 WREG32(CB_COLOR8_BASE, 0);
3547 WREG32(CB_COLOR9_BASE, 0);
3548 WREG32(CB_COLOR10_BASE, 0);
3549 WREG32(CB_COLOR11_BASE, 0);
3550
3551 /* set the shader const cache sizes to 0 */
3552 for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
3553 WREG32(i, 0);
3554 for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
3555 WREG32(i, 0);
3556
Alex Deucherf25a5c62011-05-19 11:07:57 -04003557 tmp = RREG32(HDP_MISC_CNTL);
3558 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
3559 WREG32(HDP_MISC_CNTL, tmp);
3560
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003561 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
3562 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
3563
3564 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
3565
3566 udelay(50);
3567
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003568}
3569
3570int evergreen_mc_init(struct radeon_device *rdev)
3571{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003572 u32 tmp;
3573 int chansize, numchan;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003574
3575 /* Get VRAM informations */
3576 rdev->mc.vram_is_ddr = true;
Alex Deucher05b3ef62012-03-20 17:18:37 -04003577 if ((rdev->family == CHIP_PALM) ||
3578 (rdev->family == CHIP_SUMO) ||
3579 (rdev->family == CHIP_SUMO2))
Alex Deucher82084412011-07-01 13:18:28 -04003580 tmp = RREG32(FUS_MC_ARB_RAMCFG);
3581 else
3582 tmp = RREG32(MC_ARB_RAMCFG);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003583 if (tmp & CHANSIZE_OVERRIDE) {
3584 chansize = 16;
3585 } else if (tmp & CHANSIZE_MASK) {
3586 chansize = 64;
3587 } else {
3588 chansize = 32;
3589 }
3590 tmp = RREG32(MC_SHARED_CHMAP);
3591 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
3592 case 0:
3593 default:
3594 numchan = 1;
3595 break;
3596 case 1:
3597 numchan = 2;
3598 break;
3599 case 2:
3600 numchan = 4;
3601 break;
3602 case 3:
3603 numchan = 8;
3604 break;
3605 }
3606 rdev->mc.vram_width = numchan * chansize;
3607 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06003608 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
3609 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003610 /* Setup GPU memory space */
Alex Deucher05b3ef62012-03-20 17:18:37 -04003611 if ((rdev->family == CHIP_PALM) ||
3612 (rdev->family == CHIP_SUMO) ||
3613 (rdev->family == CHIP_SUMO2)) {
Alex Deucher6eb18f82010-11-22 17:56:27 -05003614 /* size in bytes on fusion */
3615 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
3616 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
3617 } else {
Alex Deucher05b3ef62012-03-20 17:18:37 -04003618 /* size in MB on evergreen/cayman/tn */
Niels Ole Salscheiderfc986032013-05-18 21:19:23 +02003619 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
3620 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
Alex Deucher6eb18f82010-11-22 17:56:27 -05003621 }
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00003622 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05003623 r700_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04003624 radeon_update_bandwidth_info(rdev);
3625
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003626 return 0;
3627}
Jerome Glissed594e462010-02-17 21:54:29 +00003628
Alex Deucher187e3592013-01-18 14:51:38 -05003629void evergreen_print_gpu_status_regs(struct radeon_device *rdev)
Alex Deucher747943e2010-03-24 13:26:36 -04003630{
Jerome Glisse64c56e82013-01-02 17:30:35 -05003631 dev_info(rdev->dev, " GRBM_STATUS = 0x%08X\n",
Alex Deucher747943e2010-03-24 13:26:36 -04003632 RREG32(GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05003633 dev_info(rdev->dev, " GRBM_STATUS_SE0 = 0x%08X\n",
Alex Deucher747943e2010-03-24 13:26:36 -04003634 RREG32(GRBM_STATUS_SE0));
Jerome Glisse64c56e82013-01-02 17:30:35 -05003635 dev_info(rdev->dev, " GRBM_STATUS_SE1 = 0x%08X\n",
Alex Deucher747943e2010-03-24 13:26:36 -04003636 RREG32(GRBM_STATUS_SE1));
Jerome Glisse64c56e82013-01-02 17:30:35 -05003637 dev_info(rdev->dev, " SRBM_STATUS = 0x%08X\n",
Alex Deucher747943e2010-03-24 13:26:36 -04003638 RREG32(SRBM_STATUS));
Alex Deuchera65a4362013-01-18 18:55:54 -05003639 dev_info(rdev->dev, " SRBM_STATUS2 = 0x%08X\n",
3640 RREG32(SRBM_STATUS2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04003641 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
3642 RREG32(CP_STALLED_STAT1));
3643 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
3644 RREG32(CP_STALLED_STAT2));
3645 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
3646 RREG32(CP_BUSY_STAT));
3647 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
3648 RREG32(CP_STAT));
Alex Deucher0ecebb92013-01-03 12:40:13 -05003649 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
3650 RREG32(DMA_STATUS_REG));
Alex Deucher168757e2013-01-18 19:17:22 -05003651 if (rdev->family >= CHIP_CAYMAN) {
3652 dev_info(rdev->dev, " R_00D834_DMA_STATUS_REG = 0x%08X\n",
3653 RREG32(DMA_STATUS_REG + 0x800));
3654 }
Alex Deucher0ecebb92013-01-03 12:40:13 -05003655}
3656
Alex Deucher168757e2013-01-18 19:17:22 -05003657bool evergreen_is_display_hung(struct radeon_device *rdev)
Alex Deuchera65a4362013-01-18 18:55:54 -05003658{
3659 u32 crtc_hung = 0;
3660 u32 crtc_status[6];
3661 u32 i, j, tmp;
3662
3663 for (i = 0; i < rdev->num_crtc; i++) {
3664 if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN) {
3665 crtc_status[i] = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
3666 crtc_hung |= (1 << i);
3667 }
3668 }
3669
3670 for (j = 0; j < 10; j++) {
3671 for (i = 0; i < rdev->num_crtc; i++) {
3672 if (crtc_hung & (1 << i)) {
3673 tmp = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
3674 if (tmp != crtc_status[i])
3675 crtc_hung &= ~(1 << i);
3676 }
3677 }
3678 if (crtc_hung == 0)
3679 return false;
3680 udelay(100);
3681 }
3682
3683 return true;
3684}
3685
Christian König2483b4e2013-08-13 11:56:54 +02003686u32 evergreen_gpu_check_soft_reset(struct radeon_device *rdev)
Alex Deuchera65a4362013-01-18 18:55:54 -05003687{
3688 u32 reset_mask = 0;
3689 u32 tmp;
3690
3691 /* GRBM_STATUS */
3692 tmp = RREG32(GRBM_STATUS);
3693 if (tmp & (PA_BUSY | SC_BUSY |
3694 SH_BUSY | SX_BUSY |
3695 TA_BUSY | VGT_BUSY |
3696 DB_BUSY | CB_BUSY |
3697 SPI_BUSY | VGT_BUSY_NO_DMA))
3698 reset_mask |= RADEON_RESET_GFX;
3699
3700 if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
3701 CP_BUSY | CP_COHERENCY_BUSY))
3702 reset_mask |= RADEON_RESET_CP;
3703
3704 if (tmp & GRBM_EE_BUSY)
3705 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
3706
3707 /* DMA_STATUS_REG */
3708 tmp = RREG32(DMA_STATUS_REG);
3709 if (!(tmp & DMA_IDLE))
3710 reset_mask |= RADEON_RESET_DMA;
3711
3712 /* SRBM_STATUS2 */
3713 tmp = RREG32(SRBM_STATUS2);
3714 if (tmp & DMA_BUSY)
3715 reset_mask |= RADEON_RESET_DMA;
3716
3717 /* SRBM_STATUS */
3718 tmp = RREG32(SRBM_STATUS);
3719 if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
3720 reset_mask |= RADEON_RESET_RLC;
3721
3722 if (tmp & IH_BUSY)
3723 reset_mask |= RADEON_RESET_IH;
3724
3725 if (tmp & SEM_BUSY)
3726 reset_mask |= RADEON_RESET_SEM;
3727
3728 if (tmp & GRBM_RQ_PENDING)
3729 reset_mask |= RADEON_RESET_GRBM;
3730
3731 if (tmp & VMC_BUSY)
3732 reset_mask |= RADEON_RESET_VMC;
3733
3734 if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
3735 MCC_BUSY | MCD_BUSY))
3736 reset_mask |= RADEON_RESET_MC;
3737
3738 if (evergreen_is_display_hung(rdev))
3739 reset_mask |= RADEON_RESET_DISPLAY;
3740
3741 /* VM_L2_STATUS */
3742 tmp = RREG32(VM_L2_STATUS);
3743 if (tmp & L2_BUSY)
3744 reset_mask |= RADEON_RESET_VMC;
3745
Alex Deucherd808fc82013-02-28 10:03:08 -05003746 /* Skip MC reset as it's mostly likely not hung, just busy */
3747 if (reset_mask & RADEON_RESET_MC) {
3748 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
3749 reset_mask &= ~RADEON_RESET_MC;
3750 }
3751
Alex Deuchera65a4362013-01-18 18:55:54 -05003752 return reset_mask;
3753}
3754
3755static void evergreen_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher0ecebb92013-01-03 12:40:13 -05003756{
3757 struct evergreen_mc_save save;
Alex Deucherb7630472013-01-18 14:28:41 -05003758 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
3759 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05003760
Alex Deucher0ecebb92013-01-03 12:40:13 -05003761 if (reset_mask == 0)
Alex Deuchera65a4362013-01-18 18:55:54 -05003762 return;
Alex Deucher0ecebb92013-01-03 12:40:13 -05003763
3764 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
3765
Alex Deucherb7630472013-01-18 14:28:41 -05003766 evergreen_print_gpu_status_regs(rdev);
3767
Alex Deucherb7630472013-01-18 14:28:41 -05003768 /* Disable CP parsing/prefetching */
3769 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
3770
3771 if (reset_mask & RADEON_RESET_DMA) {
3772 /* Disable DMA */
3773 tmp = RREG32(DMA_RB_CNTL);
3774 tmp &= ~DMA_RB_ENABLE;
3775 WREG32(DMA_RB_CNTL, tmp);
3776 }
3777
Alex Deucherb21b6e72013-01-23 18:57:56 -05003778 udelay(50);
3779
3780 evergreen_mc_stop(rdev, &save);
3781 if (evergreen_mc_wait_for_idle(rdev)) {
3782 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
3783 }
3784
Alex Deucherb7630472013-01-18 14:28:41 -05003785 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
3786 grbm_soft_reset |= SOFT_RESET_DB |
3787 SOFT_RESET_CB |
3788 SOFT_RESET_PA |
3789 SOFT_RESET_SC |
3790 SOFT_RESET_SPI |
3791 SOFT_RESET_SX |
3792 SOFT_RESET_SH |
3793 SOFT_RESET_TC |
3794 SOFT_RESET_TA |
3795 SOFT_RESET_VC |
3796 SOFT_RESET_VGT;
3797 }
3798
3799 if (reset_mask & RADEON_RESET_CP) {
3800 grbm_soft_reset |= SOFT_RESET_CP |
3801 SOFT_RESET_VGT;
3802
3803 srbm_soft_reset |= SOFT_RESET_GRBM;
3804 }
Alex Deucher0ecebb92013-01-03 12:40:13 -05003805
3806 if (reset_mask & RADEON_RESET_DMA)
Alex Deucherb7630472013-01-18 14:28:41 -05003807 srbm_soft_reset |= SOFT_RESET_DMA;
3808
Alex Deuchera65a4362013-01-18 18:55:54 -05003809 if (reset_mask & RADEON_RESET_DISPLAY)
3810 srbm_soft_reset |= SOFT_RESET_DC;
3811
3812 if (reset_mask & RADEON_RESET_RLC)
3813 srbm_soft_reset |= SOFT_RESET_RLC;
3814
3815 if (reset_mask & RADEON_RESET_SEM)
3816 srbm_soft_reset |= SOFT_RESET_SEM;
3817
3818 if (reset_mask & RADEON_RESET_IH)
3819 srbm_soft_reset |= SOFT_RESET_IH;
3820
3821 if (reset_mask & RADEON_RESET_GRBM)
3822 srbm_soft_reset |= SOFT_RESET_GRBM;
3823
3824 if (reset_mask & RADEON_RESET_VMC)
3825 srbm_soft_reset |= SOFT_RESET_VMC;
3826
Alex Deucher24178ec2013-01-24 15:00:17 -05003827 if (!(rdev->flags & RADEON_IS_IGP)) {
3828 if (reset_mask & RADEON_RESET_MC)
3829 srbm_soft_reset |= SOFT_RESET_MC;
3830 }
Alex Deuchera65a4362013-01-18 18:55:54 -05003831
Alex Deucherb7630472013-01-18 14:28:41 -05003832 if (grbm_soft_reset) {
3833 tmp = RREG32(GRBM_SOFT_RESET);
3834 tmp |= grbm_soft_reset;
3835 dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
3836 WREG32(GRBM_SOFT_RESET, tmp);
3837 tmp = RREG32(GRBM_SOFT_RESET);
3838
3839 udelay(50);
3840
3841 tmp &= ~grbm_soft_reset;
3842 WREG32(GRBM_SOFT_RESET, tmp);
3843 tmp = RREG32(GRBM_SOFT_RESET);
3844 }
3845
3846 if (srbm_soft_reset) {
3847 tmp = RREG32(SRBM_SOFT_RESET);
3848 tmp |= srbm_soft_reset;
3849 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
3850 WREG32(SRBM_SOFT_RESET, tmp);
3851 tmp = RREG32(SRBM_SOFT_RESET);
3852
3853 udelay(50);
3854
3855 tmp &= ~srbm_soft_reset;
3856 WREG32(SRBM_SOFT_RESET, tmp);
3857 tmp = RREG32(SRBM_SOFT_RESET);
3858 }
Alex Deucher0ecebb92013-01-03 12:40:13 -05003859
3860 /* Wait a little for things to settle down */
3861 udelay(50);
3862
Alex Deucher747943e2010-03-24 13:26:36 -04003863 evergreen_mc_resume(rdev, &save);
Alex Deucherb7630472013-01-18 14:28:41 -05003864 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05003865
Alex Deucherb7630472013-01-18 14:28:41 -05003866 evergreen_print_gpu_status_regs(rdev);
Alex Deucher747943e2010-03-24 13:26:36 -04003867}
3868
Alex Deucherb5470b02013-11-01 16:25:10 -04003869void evergreen_gpu_pci_config_reset(struct radeon_device *rdev)
3870{
3871 struct evergreen_mc_save save;
3872 u32 tmp, i;
3873
3874 dev_info(rdev->dev, "GPU pci config reset\n");
3875
3876 /* disable dpm? */
3877
3878 /* Disable CP parsing/prefetching */
3879 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
3880 udelay(50);
3881 /* Disable DMA */
3882 tmp = RREG32(DMA_RB_CNTL);
3883 tmp &= ~DMA_RB_ENABLE;
3884 WREG32(DMA_RB_CNTL, tmp);
3885 /* XXX other engines? */
3886
3887 /* halt the rlc */
3888 r600_rlc_stop(rdev);
3889
3890 udelay(50);
3891
3892 /* set mclk/sclk to bypass */
3893 rv770_set_clk_bypass_mode(rdev);
3894 /* disable BM */
3895 pci_clear_master(rdev->pdev);
3896 /* disable mem access */
3897 evergreen_mc_stop(rdev, &save);
3898 if (evergreen_mc_wait_for_idle(rdev)) {
3899 dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
3900 }
3901 /* reset */
3902 radeon_pci_config_reset(rdev);
3903 /* wait for asic to come out of reset */
3904 for (i = 0; i < rdev->usec_timeout; i++) {
3905 if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
3906 break;
3907 udelay(1);
3908 }
3909}
3910
Jerome Glissea2d07b72010-03-09 14:45:11 +00003911int evergreen_asic_reset(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003912{
Alex Deuchera65a4362013-01-18 18:55:54 -05003913 u32 reset_mask;
3914
3915 reset_mask = evergreen_gpu_check_soft_reset(rdev);
3916
3917 if (reset_mask)
3918 r600_set_bios_scratch_engine_hung(rdev, true);
3919
Alex Deucherb5470b02013-11-01 16:25:10 -04003920 /* try soft reset */
Alex Deuchera65a4362013-01-18 18:55:54 -05003921 evergreen_gpu_soft_reset(rdev, reset_mask);
3922
3923 reset_mask = evergreen_gpu_check_soft_reset(rdev);
3924
Alex Deucherb5470b02013-11-01 16:25:10 -04003925 /* try pci config reset */
3926 if (reset_mask && radeon_hard_reset)
3927 evergreen_gpu_pci_config_reset(rdev);
3928
3929 reset_mask = evergreen_gpu_check_soft_reset(rdev);
3930
Alex Deuchera65a4362013-01-18 18:55:54 -05003931 if (!reset_mask)
3932 r600_set_bios_scratch_engine_hung(rdev, false);
3933
3934 return 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003935}
3936
Alex Deucher123bc182013-01-24 11:37:19 -05003937/**
3938 * evergreen_gfx_is_lockup - Check if the GFX engine is locked up
3939 *
3940 * @rdev: radeon_device pointer
3941 * @ring: radeon_ring structure holding ring information
3942 *
3943 * Check if the GFX engine is locked up.
3944 * Returns true if the engine appears to be locked up, false if not.
3945 */
3946bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
3947{
3948 u32 reset_mask = evergreen_gpu_check_soft_reset(rdev);
3949
3950 if (!(reset_mask & (RADEON_RESET_GFX |
3951 RADEON_RESET_COMPUTE |
3952 RADEON_RESET_CP))) {
Christian Königff212f22014-02-18 14:52:33 +01003953 radeon_ring_lockup_update(rdev, ring);
Alex Deucher123bc182013-01-24 11:37:19 -05003954 return false;
3955 }
3956 /* force CP activities */
3957 radeon_ring_force_activity(rdev, ring);
3958 return radeon_ring_test_lockup(rdev, ring);
3959}
3960
Alex Deucher2948f5e2013-04-12 13:52:52 -04003961/*
3962 * RLC
3963 */
3964#define RLC_SAVE_RESTORE_LIST_END_MARKER 0x00000000
3965#define RLC_CLEAR_STATE_END_MARKER 0x00000001
3966
3967void sumo_rlc_fini(struct radeon_device *rdev)
3968{
3969 int r;
3970
3971 /* save restore block */
3972 if (rdev->rlc.save_restore_obj) {
3973 r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
3974 if (unlikely(r != 0))
3975 dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
3976 radeon_bo_unpin(rdev->rlc.save_restore_obj);
3977 radeon_bo_unreserve(rdev->rlc.save_restore_obj);
3978
3979 radeon_bo_unref(&rdev->rlc.save_restore_obj);
3980 rdev->rlc.save_restore_obj = NULL;
3981 }
3982
3983 /* clear state block */
3984 if (rdev->rlc.clear_state_obj) {
3985 r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
3986 if (unlikely(r != 0))
3987 dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
3988 radeon_bo_unpin(rdev->rlc.clear_state_obj);
3989 radeon_bo_unreserve(rdev->rlc.clear_state_obj);
3990
3991 radeon_bo_unref(&rdev->rlc.clear_state_obj);
3992 rdev->rlc.clear_state_obj = NULL;
3993 }
Alex Deucher22c775c2013-07-23 09:41:05 -04003994
3995 /* clear state block */
3996 if (rdev->rlc.cp_table_obj) {
3997 r = radeon_bo_reserve(rdev->rlc.cp_table_obj, false);
3998 if (unlikely(r != 0))
3999 dev_warn(rdev->dev, "(%d) reserve RLC cp table bo failed\n", r);
4000 radeon_bo_unpin(rdev->rlc.cp_table_obj);
4001 radeon_bo_unreserve(rdev->rlc.cp_table_obj);
4002
4003 radeon_bo_unref(&rdev->rlc.cp_table_obj);
4004 rdev->rlc.cp_table_obj = NULL;
4005 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004006}
4007
Alex Deucher22c775c2013-07-23 09:41:05 -04004008#define CP_ME_TABLE_SIZE 96
4009
Alex Deucher2948f5e2013-04-12 13:52:52 -04004010int sumo_rlc_init(struct radeon_device *rdev)
4011{
Alex Deucher1fd11772013-04-17 17:53:50 -04004012 const u32 *src_ptr;
Alex Deucher2948f5e2013-04-12 13:52:52 -04004013 volatile u32 *dst_ptr;
4014 u32 dws, data, i, j, k, reg_num;
Alex Deucher59a82d02013-08-13 12:48:06 -04004015 u32 reg_list_num, reg_list_hdr_blk_index, reg_list_blk_index = 0;
Alex Deucher2948f5e2013-04-12 13:52:52 -04004016 u64 reg_list_mc_addr;
Alex Deucher1fd11772013-04-17 17:53:50 -04004017 const struct cs_section_def *cs_data;
Alex Deucher2948f5e2013-04-12 13:52:52 -04004018 int r;
4019
4020 src_ptr = rdev->rlc.reg_list;
4021 dws = rdev->rlc.reg_list_size;
Alex Deuchera0f38602013-08-22 11:57:46 -04004022 if (rdev->family >= CHIP_BONAIRE) {
4023 dws += (5 * 16) + 48 + 48 + 64;
4024 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004025 cs_data = rdev->rlc.cs_data;
4026
Alex Deucher10b7ca72013-04-17 17:22:05 -04004027 if (src_ptr) {
4028 /* save restore block */
4029 if (rdev->rlc.save_restore_obj == NULL) {
4030 r = radeon_bo_create(rdev, dws * 4, PAGE_SIZE, true,
4031 RADEON_GEM_DOMAIN_VRAM, NULL, &rdev->rlc.save_restore_obj);
4032 if (r) {
4033 dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
4034 return r;
4035 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004036 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004037
Alex Deucher10b7ca72013-04-17 17:22:05 -04004038 r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
4039 if (unlikely(r != 0)) {
Alex Deucher2948f5e2013-04-12 13:52:52 -04004040 sumo_rlc_fini(rdev);
4041 return r;
4042 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004043 r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
4044 &rdev->rlc.save_restore_gpu_addr);
4045 if (r) {
4046 radeon_bo_unreserve(rdev->rlc.save_restore_obj);
4047 dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
4048 sumo_rlc_fini(rdev);
4049 return r;
Alex Deucher2948f5e2013-04-12 13:52:52 -04004050 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004051
Alex Deucher10b7ca72013-04-17 17:22:05 -04004052 r = radeon_bo_kmap(rdev->rlc.save_restore_obj, (void **)&rdev->rlc.sr_ptr);
4053 if (r) {
4054 dev_warn(rdev->dev, "(%d) map RLC sr bo failed\n", r);
4055 sumo_rlc_fini(rdev);
4056 return r;
4057 }
4058 /* write the sr buffer */
4059 dst_ptr = rdev->rlc.sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -04004060 if (rdev->family >= CHIP_TAHITI) {
4061 /* SI */
Alex Deucher59a82d02013-08-13 12:48:06 -04004062 for (i = 0; i < rdev->rlc.reg_list_size; i++)
Alex Deucher6ba81e52013-10-23 18:27:10 -04004063 dst_ptr[i] = cpu_to_le32(src_ptr[i]);
Alex Deucher1fd11772013-04-17 17:53:50 -04004064 } else {
4065 /* ON/LN/TN */
4066 /* format:
4067 * dw0: (reg2 << 16) | reg1
4068 * dw1: reg1 save space
4069 * dw2: reg2 save space
4070 */
4071 for (i = 0; i < dws; i++) {
4072 data = src_ptr[i] >> 2;
4073 i++;
4074 if (i < dws)
4075 data |= (src_ptr[i] >> 2) << 16;
4076 j = (((i - 1) * 3) / 2);
Alex Deucher6ba81e52013-10-23 18:27:10 -04004077 dst_ptr[j] = cpu_to_le32(data);
Alex Deucher1fd11772013-04-17 17:53:50 -04004078 }
4079 j = ((i * 3) / 2);
Alex Deucher6ba81e52013-10-23 18:27:10 -04004080 dst_ptr[j] = cpu_to_le32(RLC_SAVE_RESTORE_LIST_END_MARKER);
Alex Deucher10b7ca72013-04-17 17:22:05 -04004081 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004082 radeon_bo_kunmap(rdev->rlc.save_restore_obj);
4083 radeon_bo_unreserve(rdev->rlc.save_restore_obj);
4084 }
4085
4086 if (cs_data) {
4087 /* clear state block */
Alex Deuchera0f38602013-08-22 11:57:46 -04004088 if (rdev->family >= CHIP_BONAIRE) {
4089 rdev->rlc.clear_state_size = dws = cik_get_csb_size(rdev);
4090 } else if (rdev->family >= CHIP_TAHITI) {
Alex Deucher59a82d02013-08-13 12:48:06 -04004091 rdev->rlc.clear_state_size = si_get_csb_size(rdev);
4092 dws = rdev->rlc.clear_state_size + (256 / 4);
4093 } else {
4094 reg_list_num = 0;
4095 dws = 0;
4096 for (i = 0; cs_data[i].section != NULL; i++) {
4097 for (j = 0; cs_data[i].section[j].extent != NULL; j++) {
4098 reg_list_num++;
4099 dws += cs_data[i].section[j].reg_count;
4100 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004101 }
Alex Deucher59a82d02013-08-13 12:48:06 -04004102 reg_list_blk_index = (3 * reg_list_num + 2);
4103 dws += reg_list_blk_index;
4104 rdev->rlc.clear_state_size = dws;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004105 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004106
4107 if (rdev->rlc.clear_state_obj == NULL) {
Alex Deucher59a82d02013-08-13 12:48:06 -04004108 r = radeon_bo_create(rdev, dws * 4, PAGE_SIZE, true,
Alex Deucher10b7ca72013-04-17 17:22:05 -04004109 RADEON_GEM_DOMAIN_VRAM, NULL, &rdev->rlc.clear_state_obj);
4110 if (r) {
4111 dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
4112 sumo_rlc_fini(rdev);
4113 return r;
4114 }
4115 }
4116 r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
4117 if (unlikely(r != 0)) {
4118 sumo_rlc_fini(rdev);
4119 return r;
4120 }
4121 r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
4122 &rdev->rlc.clear_state_gpu_addr);
4123 if (r) {
4124 radeon_bo_unreserve(rdev->rlc.clear_state_obj);
4125 dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
4126 sumo_rlc_fini(rdev);
4127 return r;
4128 }
4129
4130 r = radeon_bo_kmap(rdev->rlc.clear_state_obj, (void **)&rdev->rlc.cs_ptr);
4131 if (r) {
4132 dev_warn(rdev->dev, "(%d) map RLC c bo failed\n", r);
4133 sumo_rlc_fini(rdev);
4134 return r;
4135 }
4136 /* set up the cs buffer */
4137 dst_ptr = rdev->rlc.cs_ptr;
Alex Deuchera0f38602013-08-22 11:57:46 -04004138 if (rdev->family >= CHIP_BONAIRE) {
4139 cik_get_csb_buffer(rdev, dst_ptr);
4140 } else if (rdev->family >= CHIP_TAHITI) {
Alex Deucher59a82d02013-08-13 12:48:06 -04004141 reg_list_mc_addr = rdev->rlc.clear_state_gpu_addr + 256;
Alex Deucher6ba81e52013-10-23 18:27:10 -04004142 dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
4143 dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
4144 dst_ptr[2] = cpu_to_le32(rdev->rlc.clear_state_size);
Alex Deucher59a82d02013-08-13 12:48:06 -04004145 si_get_csb_buffer(rdev, &dst_ptr[(256/4)]);
4146 } else {
4147 reg_list_hdr_blk_index = 0;
4148 reg_list_mc_addr = rdev->rlc.clear_state_gpu_addr + (reg_list_blk_index * 4);
4149 data = upper_32_bits(reg_list_mc_addr);
Alex Deucher6ba81e52013-10-23 18:27:10 -04004150 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004151 reg_list_hdr_blk_index++;
4152 for (i = 0; cs_data[i].section != NULL; i++) {
4153 for (j = 0; cs_data[i].section[j].extent != NULL; j++) {
4154 reg_num = cs_data[i].section[j].reg_count;
4155 data = reg_list_mc_addr & 0xffffffff;
Alex Deucher6ba81e52013-10-23 18:27:10 -04004156 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004157 reg_list_hdr_blk_index++;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004158
Alex Deucher59a82d02013-08-13 12:48:06 -04004159 data = (cs_data[i].section[j].reg_index * 4) & 0xffffffff;
Alex Deucher6ba81e52013-10-23 18:27:10 -04004160 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004161 reg_list_hdr_blk_index++;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004162
Alex Deucher59a82d02013-08-13 12:48:06 -04004163 data = 0x08000000 | (reg_num * 4);
Alex Deucher6ba81e52013-10-23 18:27:10 -04004164 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004165 reg_list_hdr_blk_index++;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004166
Alex Deucher59a82d02013-08-13 12:48:06 -04004167 for (k = 0; k < reg_num; k++) {
4168 data = cs_data[i].section[j].extent[k];
Alex Deucher6ba81e52013-10-23 18:27:10 -04004169 dst_ptr[reg_list_blk_index + k] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004170 }
4171 reg_list_mc_addr += reg_num * 4;
4172 reg_list_blk_index += reg_num;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004173 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004174 }
Alex Deucher6ba81e52013-10-23 18:27:10 -04004175 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(RLC_CLEAR_STATE_END_MARKER);
Alex Deucher10b7ca72013-04-17 17:22:05 -04004176 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004177 radeon_bo_kunmap(rdev->rlc.clear_state_obj);
4178 radeon_bo_unreserve(rdev->rlc.clear_state_obj);
4179 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004180
Alex Deucher22c775c2013-07-23 09:41:05 -04004181 if (rdev->rlc.cp_table_size) {
4182 if (rdev->rlc.cp_table_obj == NULL) {
4183 r = radeon_bo_create(rdev, rdev->rlc.cp_table_size, PAGE_SIZE, true,
4184 RADEON_GEM_DOMAIN_VRAM, NULL, &rdev->rlc.cp_table_obj);
4185 if (r) {
4186 dev_warn(rdev->dev, "(%d) create RLC cp table bo failed\n", r);
4187 sumo_rlc_fini(rdev);
4188 return r;
4189 }
4190 }
4191
4192 r = radeon_bo_reserve(rdev->rlc.cp_table_obj, false);
4193 if (unlikely(r != 0)) {
4194 dev_warn(rdev->dev, "(%d) reserve RLC cp table bo failed\n", r);
4195 sumo_rlc_fini(rdev);
4196 return r;
4197 }
4198 r = radeon_bo_pin(rdev->rlc.cp_table_obj, RADEON_GEM_DOMAIN_VRAM,
4199 &rdev->rlc.cp_table_gpu_addr);
4200 if (r) {
4201 radeon_bo_unreserve(rdev->rlc.cp_table_obj);
4202 dev_warn(rdev->dev, "(%d) pin RLC cp_table bo failed\n", r);
4203 sumo_rlc_fini(rdev);
4204 return r;
4205 }
4206 r = radeon_bo_kmap(rdev->rlc.cp_table_obj, (void **)&rdev->rlc.cp_table_ptr);
4207 if (r) {
4208 dev_warn(rdev->dev, "(%d) map RLC cp table bo failed\n", r);
4209 sumo_rlc_fini(rdev);
4210 return r;
4211 }
4212
4213 cik_init_cp_pg_table(rdev);
4214
4215 radeon_bo_kunmap(rdev->rlc.cp_table_obj);
4216 radeon_bo_unreserve(rdev->rlc.cp_table_obj);
4217
4218 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004219
4220 return 0;
4221}
4222
4223static void evergreen_rlc_start(struct radeon_device *rdev)
4224{
Alex Deucher8ba10462013-02-15 16:26:33 -05004225 u32 mask = RLC_ENABLE;
4226
4227 if (rdev->flags & RADEON_IS_IGP) {
4228 mask |= GFX_POWER_GATING_ENABLE | GFX_POWER_GATING_SRC;
Alex Deucher8ba10462013-02-15 16:26:33 -05004229 }
4230
4231 WREG32(RLC_CNTL, mask);
Alex Deucher2948f5e2013-04-12 13:52:52 -04004232}
4233
4234int evergreen_rlc_resume(struct radeon_device *rdev)
4235{
4236 u32 i;
4237 const __be32 *fw_data;
4238
4239 if (!rdev->rlc_fw)
4240 return -EINVAL;
4241
4242 r600_rlc_stop(rdev);
4243
4244 WREG32(RLC_HB_CNTL, 0);
4245
4246 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucher8ba10462013-02-15 16:26:33 -05004247 if (rdev->family == CHIP_ARUBA) {
4248 u32 always_on_bitmap =
4249 3 | (3 << (16 * rdev->config.cayman.max_shader_engines));
4250 /* find out the number of active simds */
4251 u32 tmp = (RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffff0000) >> 16;
4252 tmp |= 0xffffffff << rdev->config.cayman.max_simds_per_se;
4253 tmp = hweight32(~tmp);
4254 if (tmp == rdev->config.cayman.max_simds_per_se) {
4255 WREG32(TN_RLC_LB_ALWAYS_ACTIVE_SIMD_MASK, always_on_bitmap);
4256 WREG32(TN_RLC_LB_PARAMS, 0x00601004);
4257 WREG32(TN_RLC_LB_INIT_SIMD_MASK, 0xffffffff);
4258 WREG32(TN_RLC_LB_CNTR_INIT, 0x00000000);
4259 WREG32(TN_RLC_LB_CNTR_MAX, 0x00002000);
4260 }
4261 } else {
4262 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
4263 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
4264 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004265 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
4266 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
4267 } else {
4268 WREG32(RLC_HB_BASE, 0);
4269 WREG32(RLC_HB_RPTR, 0);
4270 WREG32(RLC_HB_WPTR, 0);
Alex Deucher8ba10462013-02-15 16:26:33 -05004271 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
4272 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
Alex Deucher2948f5e2013-04-12 13:52:52 -04004273 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004274 WREG32(RLC_MC_CNTL, 0);
4275 WREG32(RLC_UCODE_CNTL, 0);
4276
4277 fw_data = (const __be32 *)rdev->rlc_fw->data;
4278 if (rdev->family >= CHIP_ARUBA) {
4279 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
4280 WREG32(RLC_UCODE_ADDR, i);
4281 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
4282 }
4283 } else if (rdev->family >= CHIP_CAYMAN) {
4284 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
4285 WREG32(RLC_UCODE_ADDR, i);
4286 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
4287 }
4288 } else {
4289 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
4290 WREG32(RLC_UCODE_ADDR, i);
4291 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
4292 }
4293 }
4294 WREG32(RLC_UCODE_ADDR, 0);
4295
4296 evergreen_rlc_start(rdev);
4297
4298 return 0;
4299}
4300
Alex Deucher45f9a392010-03-24 13:55:51 -04004301/* Interrupts */
4302
4303u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
4304{
Alex Deucher46437052012-08-15 17:10:32 -04004305 if (crtc >= rdev->num_crtc)
Alex Deucher45f9a392010-03-24 13:55:51 -04004306 return 0;
Alex Deucher46437052012-08-15 17:10:32 -04004307 else
4308 return RREG32(CRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
Alex Deucher45f9a392010-03-24 13:55:51 -04004309}
4310
4311void evergreen_disable_interrupt_state(struct radeon_device *rdev)
4312{
4313 u32 tmp;
4314
Alex Deucher1b370782011-11-17 20:13:28 -05004315 if (rdev->family >= CHIP_CAYMAN) {
4316 cayman_cp_int_cntl_setup(rdev, 0,
4317 CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
4318 cayman_cp_int_cntl_setup(rdev, 1, 0);
4319 cayman_cp_int_cntl_setup(rdev, 2, 0);
Alex Deucherf60cbd12012-12-04 15:27:33 -05004320 tmp = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
4321 WREG32(CAYMAN_DMA1_CNTL, tmp);
Alex Deucher1b370782011-11-17 20:13:28 -05004322 } else
4323 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher233d1ad2012-12-04 15:25:59 -05004324 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
4325 WREG32(DMA_CNTL, tmp);
Alex Deucher45f9a392010-03-24 13:55:51 -04004326 WREG32(GRBM_INT_CNTL, 0);
4327 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
4328 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04004329 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05004330 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
4331 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04004332 }
4333 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05004334 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
4335 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
4336 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004337
4338 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
4339 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04004340 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05004341 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
4342 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04004343 }
4344 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05004345 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
4346 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
4347 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004348
Alex Deuchere9a321c2014-01-27 11:54:44 -05004349 /* only one DAC on DCE5 */
4350 if (!ASIC_IS_DCE5(rdev))
Alex Deucher05b3ef62012-03-20 17:18:37 -04004351 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
Alex Deucher45f9a392010-03-24 13:55:51 -04004352 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
4353
4354 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4355 WREG32(DC_HPD1_INT_CONTROL, tmp);
4356 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4357 WREG32(DC_HPD2_INT_CONTROL, tmp);
4358 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4359 WREG32(DC_HPD3_INT_CONTROL, tmp);
4360 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4361 WREG32(DC_HPD4_INT_CONTROL, tmp);
4362 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4363 WREG32(DC_HPD5_INT_CONTROL, tmp);
4364 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4365 WREG32(DC_HPD6_INT_CONTROL, tmp);
4366
4367}
4368
4369int evergreen_irq_set(struct radeon_device *rdev)
4370{
4371 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
Alex Deucher1b370782011-11-17 20:13:28 -05004372 u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04004373 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
4374 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
Alex Deucher2031f772010-04-22 12:52:11 -04004375 u32 grbm_int_cntl = 0;
Alex Deucher6f34be52010-11-21 10:59:01 -05004376 u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04004377 u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
Alex Deucherf60cbd12012-12-04 15:27:33 -05004378 u32 dma_cntl, dma_cntl1 = 0;
Alex Deucherdc50ba72013-06-26 00:33:35 -04004379 u32 thermal_int = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04004380
4381 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00004382 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04004383 return -EINVAL;
4384 }
4385 /* don't enable anything if the ih is disabled */
4386 if (!rdev->ih.enabled) {
4387 r600_disable_interrupts(rdev);
4388 /* force the active interrupt state to all disabled */
4389 evergreen_disable_interrupt_state(rdev);
4390 return 0;
4391 }
4392
4393 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
4394 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
4395 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
4396 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
4397 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
4398 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherd70229f2013-04-12 16:40:41 -04004399 if (rdev->family == CHIP_ARUBA)
4400 thermal_int = RREG32(TN_CG_THERMAL_INT_CTRL) &
4401 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
4402 else
4403 thermal_int = RREG32(CG_THERMAL_INT) &
4404 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
Alex Deucher45f9a392010-03-24 13:55:51 -04004405
Alex Deucherf122c612012-03-30 08:59:57 -04004406 afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4407 afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4408 afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4409 afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4410 afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4411 afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4412
Alex Deucher233d1ad2012-12-04 15:25:59 -05004413 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
4414
Alex Deucher1b370782011-11-17 20:13:28 -05004415 if (rdev->family >= CHIP_CAYMAN) {
4416 /* enable CP interrupts on all rings */
Christian Koenig736fc372012-05-17 19:52:00 +02004417 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05004418 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
4419 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
4420 }
Christian Koenig736fc372012-05-17 19:52:00 +02004421 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05004422 DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
4423 cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
4424 }
Christian Koenig736fc372012-05-17 19:52:00 +02004425 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05004426 DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
4427 cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
4428 }
4429 } else {
Christian Koenig736fc372012-05-17 19:52:00 +02004430 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05004431 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
4432 cp_int_cntl |= RB_INT_ENABLE;
4433 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
4434 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004435 }
Alex Deucher1b370782011-11-17 20:13:28 -05004436
Alex Deucher233d1ad2012-12-04 15:25:59 -05004437 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
4438 DRM_DEBUG("r600_irq_set: sw int dma\n");
4439 dma_cntl |= TRAP_ENABLE;
4440 }
4441
Alex Deucherf60cbd12012-12-04 15:27:33 -05004442 if (rdev->family >= CHIP_CAYMAN) {
4443 dma_cntl1 = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
4444 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
4445 DRM_DEBUG("r600_irq_set: sw int dma1\n");
4446 dma_cntl1 |= TRAP_ENABLE;
4447 }
4448 }
4449
Alex Deucherdc50ba72013-06-26 00:33:35 -04004450 if (rdev->irq.dpm_thermal) {
4451 DRM_DEBUG("dpm thermal\n");
4452 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
4453 }
4454
Alex Deucher6f34be52010-11-21 10:59:01 -05004455 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004456 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004457 DRM_DEBUG("evergreen_irq_set: vblank 0\n");
4458 crtc1 |= VBLANK_INT_MASK;
4459 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004460 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004461 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004462 DRM_DEBUG("evergreen_irq_set: vblank 1\n");
4463 crtc2 |= VBLANK_INT_MASK;
4464 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004465 if (rdev->irq.crtc_vblank_int[2] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004466 atomic_read(&rdev->irq.pflip[2])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004467 DRM_DEBUG("evergreen_irq_set: vblank 2\n");
4468 crtc3 |= VBLANK_INT_MASK;
4469 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004470 if (rdev->irq.crtc_vblank_int[3] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004471 atomic_read(&rdev->irq.pflip[3])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004472 DRM_DEBUG("evergreen_irq_set: vblank 3\n");
4473 crtc4 |= VBLANK_INT_MASK;
4474 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004475 if (rdev->irq.crtc_vblank_int[4] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004476 atomic_read(&rdev->irq.pflip[4])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004477 DRM_DEBUG("evergreen_irq_set: vblank 4\n");
4478 crtc5 |= VBLANK_INT_MASK;
4479 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004480 if (rdev->irq.crtc_vblank_int[5] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004481 atomic_read(&rdev->irq.pflip[5])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004482 DRM_DEBUG("evergreen_irq_set: vblank 5\n");
4483 crtc6 |= VBLANK_INT_MASK;
4484 }
4485 if (rdev->irq.hpd[0]) {
4486 DRM_DEBUG("evergreen_irq_set: hpd 1\n");
4487 hpd1 |= DC_HPDx_INT_EN;
4488 }
4489 if (rdev->irq.hpd[1]) {
4490 DRM_DEBUG("evergreen_irq_set: hpd 2\n");
4491 hpd2 |= DC_HPDx_INT_EN;
4492 }
4493 if (rdev->irq.hpd[2]) {
4494 DRM_DEBUG("evergreen_irq_set: hpd 3\n");
4495 hpd3 |= DC_HPDx_INT_EN;
4496 }
4497 if (rdev->irq.hpd[3]) {
4498 DRM_DEBUG("evergreen_irq_set: hpd 4\n");
4499 hpd4 |= DC_HPDx_INT_EN;
4500 }
4501 if (rdev->irq.hpd[4]) {
4502 DRM_DEBUG("evergreen_irq_set: hpd 5\n");
4503 hpd5 |= DC_HPDx_INT_EN;
4504 }
4505 if (rdev->irq.hpd[5]) {
4506 DRM_DEBUG("evergreen_irq_set: hpd 6\n");
4507 hpd6 |= DC_HPDx_INT_EN;
4508 }
Alex Deucherf122c612012-03-30 08:59:57 -04004509 if (rdev->irq.afmt[0]) {
4510 DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
4511 afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4512 }
4513 if (rdev->irq.afmt[1]) {
4514 DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
4515 afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4516 }
4517 if (rdev->irq.afmt[2]) {
4518 DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
4519 afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4520 }
4521 if (rdev->irq.afmt[3]) {
4522 DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
4523 afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4524 }
4525 if (rdev->irq.afmt[4]) {
4526 DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
4527 afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4528 }
4529 if (rdev->irq.afmt[5]) {
4530 DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
4531 afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4532 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004533
Alex Deucher1b370782011-11-17 20:13:28 -05004534 if (rdev->family >= CHIP_CAYMAN) {
4535 cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
4536 cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
4537 cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
4538 } else
4539 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher233d1ad2012-12-04 15:25:59 -05004540
4541 WREG32(DMA_CNTL, dma_cntl);
4542
Alex Deucherf60cbd12012-12-04 15:27:33 -05004543 if (rdev->family >= CHIP_CAYMAN)
4544 WREG32(CAYMAN_DMA1_CNTL, dma_cntl1);
4545
Alex Deucher2031f772010-04-22 12:52:11 -04004546 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deucher45f9a392010-03-24 13:55:51 -04004547
4548 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
4549 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
Alex Deucherb7eff392011-07-08 11:44:56 -04004550 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05004551 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
4552 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
Alex Deucherb7eff392011-07-08 11:44:56 -04004553 }
4554 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05004555 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
4556 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
4557 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004558
Alex Deucher6f34be52010-11-21 10:59:01 -05004559 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
4560 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
Alex Deucherb7eff392011-07-08 11:44:56 -04004561 if (rdev->num_crtc >= 4) {
4562 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
4563 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
4564 }
4565 if (rdev->num_crtc >= 6) {
4566 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
4567 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
4568 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004569
Alex Deucher45f9a392010-03-24 13:55:51 -04004570 WREG32(DC_HPD1_INT_CONTROL, hpd1);
4571 WREG32(DC_HPD2_INT_CONTROL, hpd2);
4572 WREG32(DC_HPD3_INT_CONTROL, hpd3);
4573 WREG32(DC_HPD4_INT_CONTROL, hpd4);
4574 WREG32(DC_HPD5_INT_CONTROL, hpd5);
4575 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Alex Deucherd70229f2013-04-12 16:40:41 -04004576 if (rdev->family == CHIP_ARUBA)
4577 WREG32(TN_CG_THERMAL_INT_CTRL, thermal_int);
4578 else
4579 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher45f9a392010-03-24 13:55:51 -04004580
Alex Deucherf122c612012-03-30 08:59:57 -04004581 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
4582 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
4583 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
4584 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
4585 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
4586 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
4587
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05004588 return 0;
4589}
4590
Andi Kleencbdd4502011-10-13 16:08:46 -07004591static void evergreen_irq_ack(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04004592{
4593 u32 tmp;
4594
Alex Deucher6f34be52010-11-21 10:59:01 -05004595 rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
4596 rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
4597 rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
4598 rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
4599 rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
4600 rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
4601 rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
4602 rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04004603 if (rdev->num_crtc >= 4) {
4604 rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
4605 rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
4606 }
4607 if (rdev->num_crtc >= 6) {
4608 rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
4609 rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
4610 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004611
Alex Deucherf122c612012-03-30 08:59:57 -04004612 rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
4613 rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
4614 rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
4615 rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
4616 rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
4617 rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
4618
Alex Deucher6f34be52010-11-21 10:59:01 -05004619 if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
4620 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4621 if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
4622 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
Alex Deucher6f34be52010-11-21 10:59:01 -05004623 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04004624 WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004625 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04004626 WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004627 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04004628 WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004629 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04004630 WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
4631
Alex Deucherb7eff392011-07-08 11:44:56 -04004632 if (rdev->num_crtc >= 4) {
4633 if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
4634 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4635 if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
4636 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4637 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
4638 WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
4639 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
4640 WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
4641 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
4642 WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
4643 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
4644 WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
4645 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004646
Alex Deucherb7eff392011-07-08 11:44:56 -04004647 if (rdev->num_crtc >= 6) {
4648 if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
4649 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4650 if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
4651 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4652 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
4653 WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
4654 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
4655 WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
4656 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
4657 WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
4658 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
4659 WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
4660 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004661
Alex Deucher6f34be52010-11-21 10:59:01 -05004662 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004663 tmp = RREG32(DC_HPD1_INT_CONTROL);
4664 tmp |= DC_HPDx_INT_ACK;
4665 WREG32(DC_HPD1_INT_CONTROL, tmp);
4666 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004667 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004668 tmp = RREG32(DC_HPD2_INT_CONTROL);
4669 tmp |= DC_HPDx_INT_ACK;
4670 WREG32(DC_HPD2_INT_CONTROL, tmp);
4671 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004672 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004673 tmp = RREG32(DC_HPD3_INT_CONTROL);
4674 tmp |= DC_HPDx_INT_ACK;
4675 WREG32(DC_HPD3_INT_CONTROL, tmp);
4676 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004677 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004678 tmp = RREG32(DC_HPD4_INT_CONTROL);
4679 tmp |= DC_HPDx_INT_ACK;
4680 WREG32(DC_HPD4_INT_CONTROL, tmp);
4681 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004682 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004683 tmp = RREG32(DC_HPD5_INT_CONTROL);
4684 tmp |= DC_HPDx_INT_ACK;
4685 WREG32(DC_HPD5_INT_CONTROL, tmp);
4686 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004687 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004688 tmp = RREG32(DC_HPD5_INT_CONTROL);
4689 tmp |= DC_HPDx_INT_ACK;
4690 WREG32(DC_HPD6_INT_CONTROL, tmp);
4691 }
Alex Deucherf122c612012-03-30 08:59:57 -04004692 if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
4693 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
4694 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4695 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
4696 }
4697 if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
4698 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
4699 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4700 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
4701 }
4702 if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
4703 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
4704 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4705 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
4706 }
4707 if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
4708 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
4709 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4710 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
4711 }
4712 if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
4713 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
4714 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4715 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
4716 }
4717 if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
4718 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
4719 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4720 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
4721 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004722}
4723
Lauri Kasanen1109ca02012-08-31 13:43:50 -04004724static void evergreen_irq_disable(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04004725{
Alex Deucher45f9a392010-03-24 13:55:51 -04004726 r600_disable_interrupts(rdev);
4727 /* Wait and acknowledge irq */
4728 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05004729 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04004730 evergreen_disable_interrupt_state(rdev);
4731}
4732
Alex Deucher755d8192011-03-02 20:07:34 -05004733void evergreen_irq_suspend(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04004734{
4735 evergreen_irq_disable(rdev);
4736 r600_rlc_stop(rdev);
4737}
4738
Andi Kleencbdd4502011-10-13 16:08:46 -07004739static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04004740{
4741 u32 wptr, tmp;
4742
Alex Deucher724c80e2010-08-27 18:25:25 -04004743 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04004744 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04004745 else
4746 wptr = RREG32(IH_RB_WPTR);
Alex Deucher45f9a392010-03-24 13:55:51 -04004747
4748 if (wptr & RB_OVERFLOW) {
4749 /* When a ring buffer overflow happen start parsing interrupt
4750 * from the last not overwritten vector (wptr + 16). Hopefully
4751 * this should allow us to catchup.
4752 */
4753 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
4754 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
4755 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
4756 tmp = RREG32(IH_RB_CNTL);
4757 tmp |= IH_WPTR_OVERFLOW_CLEAR;
4758 WREG32(IH_RB_CNTL, tmp);
4759 }
4760 return (wptr & rdev->ih.ptr_mask);
4761}
4762
4763int evergreen_irq_process(struct radeon_device *rdev)
4764{
Dave Airlie682f1a52011-06-18 03:59:51 +00004765 u32 wptr;
4766 u32 rptr;
Alex Deucher45f9a392010-03-24 13:55:51 -04004767 u32 src_id, src_data;
4768 u32 ring_index;
Alex Deucher45f9a392010-03-24 13:55:51 -04004769 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04004770 bool queue_hdmi = false;
Alex Deucherdc50ba72013-06-26 00:33:35 -04004771 bool queue_thermal = false;
Alex Deucher54e2e492013-06-13 18:26:25 -04004772 u32 status, addr;
Alex Deucher45f9a392010-03-24 13:55:51 -04004773
Dave Airlie682f1a52011-06-18 03:59:51 +00004774 if (!rdev->ih.enabled || rdev->shutdown)
Alex Deucher45f9a392010-03-24 13:55:51 -04004775 return IRQ_NONE;
4776
Dave Airlie682f1a52011-06-18 03:59:51 +00004777 wptr = evergreen_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02004778
4779restart_ih:
4780 /* is somebody else already processing irqs? */
4781 if (atomic_xchg(&rdev->ih.lock, 1))
4782 return IRQ_NONE;
4783
Dave Airlie682f1a52011-06-18 03:59:51 +00004784 rptr = rdev->ih.rptr;
4785 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Alex Deucher45f9a392010-03-24 13:55:51 -04004786
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10004787 /* Order reading of wptr vs. reading of IH ring data */
4788 rmb();
4789
Alex Deucher45f9a392010-03-24 13:55:51 -04004790 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05004791 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04004792
Alex Deucher45f9a392010-03-24 13:55:51 -04004793 while (rptr != wptr) {
4794 /* wptr/rptr are in bytes! */
4795 ring_index = rptr / 4;
Alex Deucher0f234f5f2011-02-13 19:06:33 -05004796 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
4797 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucher45f9a392010-03-24 13:55:51 -04004798
4799 switch (src_id) {
4800 case 1: /* D1 vblank/vline */
4801 switch (src_data) {
4802 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004803 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004804 if (rdev->irq.crtc_vblank_int[0]) {
4805 drm_handle_vblank(rdev->ddev, 0);
4806 rdev->pm.vblank_sync = true;
4807 wake_up(&rdev->irq.vblank_queue);
4808 }
Christian Koenig736fc372012-05-17 19:52:00 +02004809 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05004810 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05004811 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004812 DRM_DEBUG("IH: D1 vblank\n");
4813 }
4814 break;
4815 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004816 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
4817 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004818 DRM_DEBUG("IH: D1 vline\n");
4819 }
4820 break;
4821 default:
4822 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4823 break;
4824 }
4825 break;
4826 case 2: /* D2 vblank/vline */
4827 switch (src_data) {
4828 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004829 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004830 if (rdev->irq.crtc_vblank_int[1]) {
4831 drm_handle_vblank(rdev->ddev, 1);
4832 rdev->pm.vblank_sync = true;
4833 wake_up(&rdev->irq.vblank_queue);
4834 }
Christian Koenig736fc372012-05-17 19:52:00 +02004835 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05004836 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05004837 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004838 DRM_DEBUG("IH: D2 vblank\n");
4839 }
4840 break;
4841 case 1: /* D2 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004842 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
4843 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004844 DRM_DEBUG("IH: D2 vline\n");
4845 }
4846 break;
4847 default:
4848 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4849 break;
4850 }
4851 break;
4852 case 3: /* D3 vblank/vline */
4853 switch (src_data) {
4854 case 0: /* D3 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004855 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
4856 if (rdev->irq.crtc_vblank_int[2]) {
4857 drm_handle_vblank(rdev->ddev, 2);
4858 rdev->pm.vblank_sync = true;
4859 wake_up(&rdev->irq.vblank_queue);
4860 }
Christian Koenig736fc372012-05-17 19:52:00 +02004861 if (atomic_read(&rdev->irq.pflip[2]))
Alex Deucher6f34be52010-11-21 10:59:01 -05004862 radeon_crtc_handle_flip(rdev, 2);
4863 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004864 DRM_DEBUG("IH: D3 vblank\n");
4865 }
4866 break;
4867 case 1: /* D3 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004868 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
4869 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004870 DRM_DEBUG("IH: D3 vline\n");
4871 }
4872 break;
4873 default:
4874 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4875 break;
4876 }
4877 break;
4878 case 4: /* D4 vblank/vline */
4879 switch (src_data) {
4880 case 0: /* D4 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004881 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
4882 if (rdev->irq.crtc_vblank_int[3]) {
4883 drm_handle_vblank(rdev->ddev, 3);
4884 rdev->pm.vblank_sync = true;
4885 wake_up(&rdev->irq.vblank_queue);
4886 }
Christian Koenig736fc372012-05-17 19:52:00 +02004887 if (atomic_read(&rdev->irq.pflip[3]))
Alex Deucher6f34be52010-11-21 10:59:01 -05004888 radeon_crtc_handle_flip(rdev, 3);
4889 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004890 DRM_DEBUG("IH: D4 vblank\n");
4891 }
4892 break;
4893 case 1: /* D4 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004894 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
4895 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004896 DRM_DEBUG("IH: D4 vline\n");
4897 }
4898 break;
4899 default:
4900 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4901 break;
4902 }
4903 break;
4904 case 5: /* D5 vblank/vline */
4905 switch (src_data) {
4906 case 0: /* D5 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004907 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
4908 if (rdev->irq.crtc_vblank_int[4]) {
4909 drm_handle_vblank(rdev->ddev, 4);
4910 rdev->pm.vblank_sync = true;
4911 wake_up(&rdev->irq.vblank_queue);
4912 }
Christian Koenig736fc372012-05-17 19:52:00 +02004913 if (atomic_read(&rdev->irq.pflip[4]))
Alex Deucher6f34be52010-11-21 10:59:01 -05004914 radeon_crtc_handle_flip(rdev, 4);
4915 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004916 DRM_DEBUG("IH: D5 vblank\n");
4917 }
4918 break;
4919 case 1: /* D5 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004920 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
4921 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004922 DRM_DEBUG("IH: D5 vline\n");
4923 }
4924 break;
4925 default:
4926 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4927 break;
4928 }
4929 break;
4930 case 6: /* D6 vblank/vline */
4931 switch (src_data) {
4932 case 0: /* D6 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004933 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
4934 if (rdev->irq.crtc_vblank_int[5]) {
4935 drm_handle_vblank(rdev->ddev, 5);
4936 rdev->pm.vblank_sync = true;
4937 wake_up(&rdev->irq.vblank_queue);
4938 }
Christian Koenig736fc372012-05-17 19:52:00 +02004939 if (atomic_read(&rdev->irq.pflip[5]))
Alex Deucher6f34be52010-11-21 10:59:01 -05004940 radeon_crtc_handle_flip(rdev, 5);
4941 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004942 DRM_DEBUG("IH: D6 vblank\n");
4943 }
4944 break;
4945 case 1: /* D6 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004946 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
4947 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004948 DRM_DEBUG("IH: D6 vline\n");
4949 }
4950 break;
4951 default:
4952 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4953 break;
4954 }
4955 break;
4956 case 42: /* HPD hotplug */
4957 switch (src_data) {
4958 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05004959 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
4960 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004961 queue_hotplug = true;
4962 DRM_DEBUG("IH: HPD1\n");
4963 }
4964 break;
4965 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05004966 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
4967 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004968 queue_hotplug = true;
4969 DRM_DEBUG("IH: HPD2\n");
4970 }
4971 break;
4972 case 2:
Alex Deucher6f34be52010-11-21 10:59:01 -05004973 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
4974 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004975 queue_hotplug = true;
4976 DRM_DEBUG("IH: HPD3\n");
4977 }
4978 break;
4979 case 3:
Alex Deucher6f34be52010-11-21 10:59:01 -05004980 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
4981 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004982 queue_hotplug = true;
4983 DRM_DEBUG("IH: HPD4\n");
4984 }
4985 break;
4986 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05004987 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
4988 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004989 queue_hotplug = true;
4990 DRM_DEBUG("IH: HPD5\n");
4991 }
4992 break;
4993 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05004994 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
4995 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04004996 queue_hotplug = true;
4997 DRM_DEBUG("IH: HPD6\n");
4998 }
4999 break;
5000 default:
5001 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5002 break;
5003 }
5004 break;
Alex Deucherf122c612012-03-30 08:59:57 -04005005 case 44: /* hdmi */
5006 switch (src_data) {
5007 case 0:
5008 if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
5009 rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
5010 queue_hdmi = true;
5011 DRM_DEBUG("IH: HDMI0\n");
5012 }
5013 break;
5014 case 1:
5015 if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
5016 rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
5017 queue_hdmi = true;
5018 DRM_DEBUG("IH: HDMI1\n");
5019 }
5020 break;
5021 case 2:
5022 if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
5023 rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
5024 queue_hdmi = true;
5025 DRM_DEBUG("IH: HDMI2\n");
5026 }
5027 break;
5028 case 3:
5029 if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
5030 rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
5031 queue_hdmi = true;
5032 DRM_DEBUG("IH: HDMI3\n");
5033 }
5034 break;
5035 case 4:
5036 if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
5037 rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
5038 queue_hdmi = true;
5039 DRM_DEBUG("IH: HDMI4\n");
5040 }
5041 break;
5042 case 5:
5043 if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
5044 rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
5045 queue_hdmi = true;
5046 DRM_DEBUG("IH: HDMI5\n");
5047 }
5048 break;
5049 default:
5050 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
5051 break;
5052 }
Christian Königf2ba57b2013-04-08 12:41:29 +02005053 case 124: /* UVD */
5054 DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
5055 radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
Alex Deucherf122c612012-03-30 08:59:57 -04005056 break;
Christian Königae133a12012-09-18 15:30:44 -04005057 case 146:
5058 case 147:
Alex Deucher54e2e492013-06-13 18:26:25 -04005059 addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
5060 status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
Christian Königae133a12012-09-18 15:30:44 -04005061 dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
5062 dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
Alex Deucher54e2e492013-06-13 18:26:25 -04005063 addr);
Christian Königae133a12012-09-18 15:30:44 -04005064 dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
Alex Deucher54e2e492013-06-13 18:26:25 -04005065 status);
5066 cayman_vm_decode_fault(rdev, status, addr);
Christian Königae133a12012-09-18 15:30:44 -04005067 /* reset addr and status */
5068 WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
5069 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04005070 case 176: /* CP_INT in ring buffer */
5071 case 177: /* CP_INT in IB1 */
5072 case 178: /* CP_INT in IB2 */
5073 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04005074 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04005075 break;
5076 case 181: /* CP EOP event */
5077 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher1b370782011-11-17 20:13:28 -05005078 if (rdev->family >= CHIP_CAYMAN) {
5079 switch (src_data) {
5080 case 0:
5081 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
5082 break;
5083 case 1:
5084 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
5085 break;
5086 case 2:
5087 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
5088 break;
5089 }
5090 } else
5091 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04005092 break;
Alex Deucher233d1ad2012-12-04 15:25:59 -05005093 case 224: /* DMA trap event */
5094 DRM_DEBUG("IH: DMA trap\n");
5095 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
5096 break;
Alex Deucherdc50ba72013-06-26 00:33:35 -04005097 case 230: /* thermal low to high */
5098 DRM_DEBUG("IH: thermal low to high\n");
5099 rdev->pm.dpm.thermal.high_to_low = false;
5100 queue_thermal = true;
5101 break;
5102 case 231: /* thermal high to low */
5103 DRM_DEBUG("IH: thermal high to low\n");
5104 rdev->pm.dpm.thermal.high_to_low = true;
5105 queue_thermal = true;
5106 break;
Alex Deucher2031f772010-04-22 12:52:11 -04005107 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04005108 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04005109 break;
Alex Deucherf60cbd12012-12-04 15:27:33 -05005110 case 244: /* DMA trap event */
5111 if (rdev->family >= CHIP_CAYMAN) {
5112 DRM_DEBUG("IH: DMA1 trap\n");
5113 radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
5114 }
5115 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04005116 default:
5117 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5118 break;
5119 }
5120
5121 /* wptr/rptr are in bytes! */
5122 rptr += 16;
5123 rptr &= rdev->ih.ptr_mask;
5124 }
Alex Deucher45f9a392010-03-24 13:55:51 -04005125 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01005126 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04005127 if (queue_hdmi)
5128 schedule_work(&rdev->audio_work);
Alex Deucherdc50ba72013-06-26 00:33:35 -04005129 if (queue_thermal && rdev->pm.dpm_enabled)
5130 schedule_work(&rdev->pm.dpm.thermal.work);
Alex Deucher45f9a392010-03-24 13:55:51 -04005131 rdev->ih.rptr = rptr;
5132 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02005133 atomic_set(&rdev->ih.lock, 0);
5134
5135 /* make sure wptr hasn't changed while processing */
5136 wptr = evergreen_get_ih_wptr(rdev);
5137 if (wptr != rptr)
5138 goto restart_ih;
5139
Alex Deucher45f9a392010-03-24 13:55:51 -04005140 return IRQ_HANDLED;
5141}
5142
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005143static int evergreen_startup(struct radeon_device *rdev)
5144{
Christian Königf2ba57b2013-04-08 12:41:29 +02005145 struct radeon_ring *ring;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005146 int r;
5147
Alex Deucher9e46a482011-01-06 18:49:35 -05005148 /* enable pcie gen2 link */
Ilija Hadziccd540332011-09-20 10:22:57 -04005149 evergreen_pcie_gen2_enable(rdev);
Alex Deucherf52382d2013-02-15 11:02:50 -05005150 /* enable aspm */
5151 evergreen_program_aspm(rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -05005152
Alex Deuchere5903d32013-08-30 08:58:20 -04005153 /* scratch needs to be initialized before MC */
5154 r = r600_vram_scratch_init(rdev);
5155 if (r)
5156 return r;
5157
Alex Deucher6fab3feb2013-08-04 12:13:17 -04005158 evergreen_mc_program(rdev);
5159
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005160 if (ASIC_IS_DCE5(rdev) && !rdev->pm.dpm_enabled) {
Alex Deucher755d8192011-03-02 20:07:34 -05005161 r = ni_mc_load_microcode(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005162 if (r) {
Alex Deucher0af62b02011-01-06 21:19:31 -05005163 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005164 return r;
5165 }
5166 }
Alex Deucherfe251e22010-03-24 13:36:43 -04005167
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005168 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher0fcdb612010-03-24 13:20:41 -04005169 evergreen_agp_enable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005170 } else {
5171 r = evergreen_pcie_gart_enable(rdev);
5172 if (r)
5173 return r;
5174 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005175 evergreen_gpu_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005176
Alex Deucher2948f5e2013-04-12 13:52:52 -04005177 /* allocate rlc buffers */
5178 if (rdev->flags & RADEON_IS_IGP) {
5179 rdev->rlc.reg_list = sumo_rlc_save_restore_register_list;
Alex Deucher1fd11772013-04-17 17:53:50 -04005180 rdev->rlc.reg_list_size =
5181 (u32)ARRAY_SIZE(sumo_rlc_save_restore_register_list);
Alex Deucher2948f5e2013-04-12 13:52:52 -04005182 rdev->rlc.cs_data = evergreen_cs_data;
5183 r = sumo_rlc_init(rdev);
5184 if (r) {
5185 DRM_ERROR("Failed to init rlc BOs!\n");
5186 return r;
5187 }
5188 }
5189
Alex Deucher724c80e2010-08-27 18:25:25 -04005190 /* allocate wb buffer */
5191 r = radeon_wb_init(rdev);
5192 if (r)
5193 return r;
5194
Jerome Glisse30eb77f2011-11-20 20:45:34 +00005195 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
5196 if (r) {
5197 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
5198 return r;
5199 }
5200
Alex Deucher233d1ad2012-12-04 15:25:59 -05005201 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
5202 if (r) {
5203 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
5204 return r;
5205 }
5206
Christian Könige409b122013-08-13 11:56:53 +02005207 r = uvd_v2_2_resume(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02005208 if (!r) {
5209 r = radeon_fence_driver_start_ring(rdev,
5210 R600_RING_TYPE_UVD_INDEX);
5211 if (r)
5212 dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
5213 }
5214
5215 if (r)
5216 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
5217
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005218 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02005219 if (!rdev->irq.installed) {
5220 r = radeon_irq_kms_init(rdev);
5221 if (r)
5222 return r;
5223 }
5224
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005225 r = r600_irq_init(rdev);
5226 if (r) {
5227 DRM_ERROR("radeon: IH init failed (%d).\n", r);
5228 radeon_irq_kms_fini(rdev);
5229 return r;
5230 }
Alex Deucher45f9a392010-03-24 13:55:51 -04005231 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005232
Christian Königf2ba57b2013-04-08 12:41:29 +02005233 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02005234 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02005235 RADEON_CP_PACKET2);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005236 if (r)
5237 return r;
Alex Deucher233d1ad2012-12-04 15:25:59 -05005238
5239 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
5240 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02005241 DMA_PACKET(DMA_PACKET_NOP, 0, 0));
Alex Deucher233d1ad2012-12-04 15:25:59 -05005242 if (r)
5243 return r;
5244
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005245 r = evergreen_cp_load_microcode(rdev);
5246 if (r)
5247 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04005248 r = evergreen_cp_resume(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005249 if (r)
5250 return r;
Alex Deucher233d1ad2012-12-04 15:25:59 -05005251 r = r600_dma_resume(rdev);
5252 if (r)
5253 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04005254
Christian Königf2ba57b2013-04-08 12:41:29 +02005255 ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
5256 if (ring->ring_size) {
Christian König02c9f7f2013-08-13 11:56:51 +02005257 r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
Christian König2e1e6da2013-08-13 11:56:52 +02005258 RADEON_CP_PACKET2);
Christian Königf2ba57b2013-04-08 12:41:29 +02005259 if (!r)
Christian Könige409b122013-08-13 11:56:53 +02005260 r = uvd_v1_0_init(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02005261
5262 if (r)
5263 DRM_ERROR("radeon: error initializing UVD (%d).\n", r);
5264 }
5265
Christian König2898c342012-07-05 11:55:34 +02005266 r = radeon_ib_pool_init(rdev);
5267 if (r) {
5268 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05005269 return r;
Christian König2898c342012-07-05 11:55:34 +02005270 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05005271
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01005272 r = r600_audio_init(rdev);
5273 if (r) {
5274 DRM_ERROR("radeon: audio init failed\n");
Jerome Glisseb15ba512011-11-15 11:48:34 -05005275 return r;
5276 }
5277
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005278 return 0;
5279}
5280
5281int evergreen_resume(struct radeon_device *rdev)
5282{
5283 int r;
5284
Alex Deucher86f5c9e2010-12-20 12:35:04 -05005285 /* reset the asic, the gfx blocks are often in a bad state
5286 * after the driver is unloaded or after a resume
5287 */
5288 if (radeon_asic_reset(rdev))
5289 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005290 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
5291 * posting will perform necessary task to bring back GPU into good
5292 * shape.
5293 */
5294 /* post card */
5295 atom_asic_init(rdev->mode_info.atom_context);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005296
Alex Deucherd4788db2013-02-28 14:40:09 -05005297 /* init golden registers */
5298 evergreen_init_golden_registers(rdev);
5299
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005300 radeon_pm_resume(rdev);
5301
Jerome Glisseb15ba512011-11-15 11:48:34 -05005302 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005303 r = evergreen_startup(rdev);
5304 if (r) {
Alex Deucher755d8192011-03-02 20:07:34 -05005305 DRM_ERROR("evergreen startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05005306 rdev->accel_working = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005307 return r;
5308 }
Alex Deucherfe251e22010-03-24 13:36:43 -04005309
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005310 return r;
5311
5312}
5313
5314int evergreen_suspend(struct radeon_device *rdev)
5315{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005316 radeon_pm_suspend(rdev);
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01005317 r600_audio_fini(rdev);
Christian Könige409b122013-08-13 11:56:53 +02005318 uvd_v1_0_fini(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02005319 radeon_uvd_suspend(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005320 r700_cp_stop(rdev);
Alex Deucher233d1ad2012-12-04 15:25:59 -05005321 r600_dma_stop(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04005322 evergreen_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04005323 radeon_wb_disable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005324 evergreen_pcie_gart_disable(rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04005325
5326 return 0;
5327}
5328
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005329/* Plan is to move initialization in that function and use
5330 * helper function so that radeon_device_init pretty much
5331 * do nothing more than calling asic specific function. This
5332 * should also allow to remove a bunch of callback function
5333 * like vram_info.
5334 */
5335int evergreen_init(struct radeon_device *rdev)
5336{
5337 int r;
5338
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005339 /* Read BIOS */
5340 if (!radeon_get_bios(rdev)) {
5341 if (ASIC_IS_AVIVO(rdev))
5342 return -EINVAL;
5343 }
5344 /* Must be an ATOMBIOS */
5345 if (!rdev->is_atom_bios) {
Alex Deucher755d8192011-03-02 20:07:34 -05005346 dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005347 return -EINVAL;
5348 }
5349 r = radeon_atombios_init(rdev);
5350 if (r)
5351 return r;
Alex Deucher86f5c9e2010-12-20 12:35:04 -05005352 /* reset the asic, the gfx blocks are often in a bad state
5353 * after the driver is unloaded or after a resume
5354 */
5355 if (radeon_asic_reset(rdev))
5356 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005357 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05005358 if (!radeon_card_posted(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005359 if (!rdev->bios) {
5360 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
5361 return -EINVAL;
5362 }
5363 DRM_INFO("GPU not posted. posting now...\n");
5364 atom_asic_init(rdev->mode_info.atom_context);
5365 }
Alex Deucherd4788db2013-02-28 14:40:09 -05005366 /* init golden registers */
5367 evergreen_init_golden_registers(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005368 /* Initialize scratch registers */
5369 r600_scratch_init(rdev);
5370 /* Initialize surface registers */
5371 radeon_surface_init(rdev);
5372 /* Initialize clocks */
5373 radeon_get_clock_info(rdev->ddev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005374 /* Fence driver */
5375 r = radeon_fence_driver_init(rdev);
5376 if (r)
5377 return r;
Jerome Glissed594e462010-02-17 21:54:29 +00005378 /* initialize AGP */
5379 if (rdev->flags & RADEON_IS_AGP) {
5380 r = radeon_agp_init(rdev);
5381 if (r)
5382 radeon_agp_disable(rdev);
5383 }
5384 /* initialize memory controller */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005385 r = evergreen_mc_init(rdev);
5386 if (r)
5387 return r;
5388 /* Memory manager */
5389 r = radeon_bo_init(rdev);
5390 if (r)
5391 return r;
Alex Deucher45f9a392010-03-24 13:55:51 -04005392
Alex Deucher01ac8792013-12-18 19:11:27 -05005393 if (ASIC_IS_DCE5(rdev)) {
5394 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
5395 r = ni_init_microcode(rdev);
5396 if (r) {
5397 DRM_ERROR("Failed to load firmware!\n");
5398 return r;
5399 }
5400 }
5401 } else {
5402 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
5403 r = r600_init_microcode(rdev);
5404 if (r) {
5405 DRM_ERROR("Failed to load firmware!\n");
5406 return r;
5407 }
5408 }
5409 }
5410
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005411 /* Initialize power management */
5412 radeon_pm_init(rdev);
5413
Christian Könige32eb502011-10-23 12:56:27 +02005414 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
5415 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005416
Alex Deucher233d1ad2012-12-04 15:25:59 -05005417 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
5418 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
5419
Christian Königf2ba57b2013-04-08 12:41:29 +02005420 r = radeon_uvd_init(rdev);
5421 if (!r) {
5422 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
5423 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX],
5424 4096);
5425 }
5426
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005427 rdev->ih.ring_obj = NULL;
5428 r600_ih_ring_init(rdev, 64 * 1024);
5429
5430 r = r600_pcie_gart_init(rdev);
5431 if (r)
5432 return r;
Alex Deucher0fcdb612010-03-24 13:20:41 -04005433
Alex Deucher148a03b2010-06-03 19:00:03 -04005434 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005435 r = evergreen_startup(rdev);
5436 if (r) {
Alex Deucherfe251e22010-03-24 13:36:43 -04005437 dev_err(rdev->dev, "disabling GPU acceleration\n");
5438 r700_cp_fini(rdev);
Alex Deucher233d1ad2012-12-04 15:25:59 -05005439 r600_dma_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04005440 r600_irq_fini(rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -04005441 if (rdev->flags & RADEON_IS_IGP)
5442 sumo_rlc_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04005443 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02005444 radeon_ib_pool_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04005445 radeon_irq_kms_fini(rdev);
Alex Deucher0fcdb612010-03-24 13:20:41 -04005446 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005447 rdev->accel_working = false;
5448 }
Alex Deucher77e00f22011-12-21 11:58:17 -05005449
5450 /* Don't start up if the MC ucode is missing on BTC parts.
5451 * The default clocks and voltages before the MC ucode
5452 * is loaded are not suffient for advanced operations.
5453 */
5454 if (ASIC_IS_DCE5(rdev)) {
5455 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
5456 DRM_ERROR("radeon: MC ucode required for NI+.\n");
5457 return -EINVAL;
5458 }
5459 }
5460
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005461 return 0;
5462}
5463
5464void evergreen_fini(struct radeon_device *rdev)
5465{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005466 radeon_pm_fini(rdev);
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01005467 r600_audio_fini(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04005468 r700_cp_fini(rdev);
Alex Deucher233d1ad2012-12-04 15:25:59 -05005469 r600_dma_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005470 r600_irq_fini(rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -04005471 if (rdev->flags & RADEON_IS_IGP)
5472 sumo_rlc_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04005473 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02005474 radeon_ib_pool_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005475 radeon_irq_kms_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005476 evergreen_pcie_gart_fini(rdev);
Christian Könige409b122013-08-13 11:56:53 +02005477 uvd_v1_0_fini(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02005478 radeon_uvd_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04005479 r600_vram_scratch_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005480 radeon_gem_fini(rdev);
5481 radeon_fence_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005482 radeon_agp_fini(rdev);
5483 radeon_bo_fini(rdev);
5484 radeon_atombios_fini(rdev);
5485 kfree(rdev->bios);
5486 rdev->bios = NULL;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005487}
Alex Deucher9e46a482011-01-06 18:49:35 -05005488
Ilija Hadzicb07759b2011-09-20 10:22:58 -04005489void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
Alex Deucher9e46a482011-01-06 18:49:35 -05005490{
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03005491 u32 link_width_cntl, speed_cntl;
Alex Deucher9e46a482011-01-06 18:49:35 -05005492
Alex Deucherd42dd572011-01-12 20:05:11 -05005493 if (radeon_pcie_gen2 == 0)
5494 return;
5495
Alex Deucher9e46a482011-01-06 18:49:35 -05005496 if (rdev->flags & RADEON_IS_IGP)
5497 return;
5498
5499 if (!(rdev->flags & RADEON_IS_PCIE))
5500 return;
5501
5502 /* x2 cards have a special sequence */
5503 if (ASIC_IS_X2(rdev))
5504 return;
5505
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03005506 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
5507 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
Dave Airlie197bbb32012-06-27 08:35:54 +01005508 return;
5509
Alex Deucher492d2b62012-10-25 16:06:59 -04005510 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher3691fee2012-10-08 17:46:27 -04005511 if (speed_cntl & LC_CURRENT_DATA_RATE) {
5512 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
5513 return;
5514 }
5515
Dave Airlie197bbb32012-06-27 08:35:54 +01005516 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
5517
Alex Deucher9e46a482011-01-06 18:49:35 -05005518 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
5519 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
5520
Alex Deucher492d2b62012-10-25 16:06:59 -04005521 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005522 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04005523 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005524
Alex Deucher492d2b62012-10-25 16:06:59 -04005525 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005526 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04005527 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005528
Alex Deucher492d2b62012-10-25 16:06:59 -04005529 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005530 speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
Alex Deucher492d2b62012-10-25 16:06:59 -04005531 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005532
Alex Deucher492d2b62012-10-25 16:06:59 -04005533 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005534 speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
Alex Deucher492d2b62012-10-25 16:06:59 -04005535 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005536
Alex Deucher492d2b62012-10-25 16:06:59 -04005537 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005538 speed_cntl |= LC_GEN2_EN_STRAP;
Alex Deucher492d2b62012-10-25 16:06:59 -04005539 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005540
5541 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04005542 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005543 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
5544 if (1)
5545 link_width_cntl |= LC_UPCONFIGURE_DIS;
5546 else
5547 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04005548 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005549 }
5550}
Alex Deucherf52382d2013-02-15 11:02:50 -05005551
5552void evergreen_program_aspm(struct radeon_device *rdev)
5553{
5554 u32 data, orig;
5555 u32 pcie_lc_cntl, pcie_lc_cntl_old;
5556 bool disable_l0s, disable_l1 = false, disable_plloff_in_l1 = false;
5557 /* fusion_platform = true
5558 * if the system is a fusion system
5559 * (APU or DGPU in a fusion system).
5560 * todo: check if the system is a fusion platform.
5561 */
5562 bool fusion_platform = false;
5563
Alex Deucher1294d4a2013-07-16 15:58:50 -04005564 if (radeon_aspm == 0)
5565 return;
5566
Alex Deucherf52382d2013-02-15 11:02:50 -05005567 if (!(rdev->flags & RADEON_IS_PCIE))
5568 return;
5569
5570 switch (rdev->family) {
5571 case CHIP_CYPRESS:
5572 case CHIP_HEMLOCK:
5573 case CHIP_JUNIPER:
5574 case CHIP_REDWOOD:
5575 case CHIP_CEDAR:
5576 case CHIP_SUMO:
5577 case CHIP_SUMO2:
5578 case CHIP_PALM:
5579 case CHIP_ARUBA:
5580 disable_l0s = true;
5581 break;
5582 default:
5583 disable_l0s = false;
5584 break;
5585 }
5586
5587 if (rdev->flags & RADEON_IS_IGP)
5588 fusion_platform = true; /* XXX also dGPUs in a fusion system */
5589
5590 data = orig = RREG32_PIF_PHY0(PB0_PIF_PAIRING);
5591 if (fusion_platform)
5592 data &= ~MULTI_PIF;
5593 else
5594 data |= MULTI_PIF;
5595 if (data != orig)
5596 WREG32_PIF_PHY0(PB0_PIF_PAIRING, data);
5597
5598 data = orig = RREG32_PIF_PHY1(PB1_PIF_PAIRING);
5599 if (fusion_platform)
5600 data &= ~MULTI_PIF;
5601 else
5602 data |= MULTI_PIF;
5603 if (data != orig)
5604 WREG32_PIF_PHY1(PB1_PIF_PAIRING, data);
5605
5606 pcie_lc_cntl = pcie_lc_cntl_old = RREG32_PCIE_PORT(PCIE_LC_CNTL);
5607 pcie_lc_cntl &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
5608 if (!disable_l0s) {
5609 if (rdev->family >= CHIP_BARTS)
5610 pcie_lc_cntl |= LC_L0S_INACTIVITY(7);
5611 else
5612 pcie_lc_cntl |= LC_L0S_INACTIVITY(3);
5613 }
5614
5615 if (!disable_l1) {
5616 if (rdev->family >= CHIP_BARTS)
5617 pcie_lc_cntl |= LC_L1_INACTIVITY(7);
5618 else
5619 pcie_lc_cntl |= LC_L1_INACTIVITY(8);
5620
5621 if (!disable_plloff_in_l1) {
5622 data = orig = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0);
5623 data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
5624 data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
5625 if (data != orig)
5626 WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0, data);
5627
5628 data = orig = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1);
5629 data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
5630 data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
5631 if (data != orig)
5632 WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1, data);
5633
5634 data = orig = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0);
5635 data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
5636 data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
5637 if (data != orig)
5638 WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0, data);
5639
5640 data = orig = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1);
5641 data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
5642 data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
5643 if (data != orig)
5644 WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1, data);
5645
5646 if (rdev->family >= CHIP_BARTS) {
5647 data = orig = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0);
5648 data &= ~PLL_RAMP_UP_TIME_0_MASK;
5649 data |= PLL_RAMP_UP_TIME_0(4);
5650 if (data != orig)
5651 WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0, data);
5652
5653 data = orig = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1);
5654 data &= ~PLL_RAMP_UP_TIME_1_MASK;
5655 data |= PLL_RAMP_UP_TIME_1(4);
5656 if (data != orig)
5657 WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1, data);
5658
5659 data = orig = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0);
5660 data &= ~PLL_RAMP_UP_TIME_0_MASK;
5661 data |= PLL_RAMP_UP_TIME_0(4);
5662 if (data != orig)
5663 WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0, data);
5664
5665 data = orig = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1);
5666 data &= ~PLL_RAMP_UP_TIME_1_MASK;
5667 data |= PLL_RAMP_UP_TIME_1(4);
5668 if (data != orig)
5669 WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1, data);
5670 }
5671
5672 data = orig = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
5673 data &= ~LC_DYN_LANES_PWR_STATE_MASK;
5674 data |= LC_DYN_LANES_PWR_STATE(3);
5675 if (data != orig)
5676 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
5677
5678 if (rdev->family >= CHIP_BARTS) {
5679 data = orig = RREG32_PIF_PHY0(PB0_PIF_CNTL);
5680 data &= ~LS2_EXIT_TIME_MASK;
5681 data |= LS2_EXIT_TIME(1);
5682 if (data != orig)
5683 WREG32_PIF_PHY0(PB0_PIF_CNTL, data);
5684
5685 data = orig = RREG32_PIF_PHY1(PB1_PIF_CNTL);
5686 data &= ~LS2_EXIT_TIME_MASK;
5687 data |= LS2_EXIT_TIME(1);
5688 if (data != orig)
5689 WREG32_PIF_PHY1(PB1_PIF_CNTL, data);
5690 }
5691 }
5692 }
5693
5694 /* evergreen parts only */
5695 if (rdev->family < CHIP_BARTS)
5696 pcie_lc_cntl |= LC_PMI_TO_L1_DIS;
5697
5698 if (pcie_lc_cntl != pcie_lc_cntl_old)
5699 WREG32_PCIE_PORT(PCIE_LC_CNTL, pcie_lc_cntl);
5700}