blob: f91808ce572e8740e14a0460fba1305114ee9d75 [file] [log] [blame]
David Somayajuluafaf5a22006-09-19 10:28:00 -07001/*
2 * QLogic iSCSI HBA Driver
Vikas Chaudhary7d01d062010-12-02 22:12:51 -08003 * Copyright (c) 2003-2010 QLogic Corporation
David Somayajuluafaf5a22006-09-19 10:28:00 -07004 *
5 * See LICENSE.qla4xxx for copyright and licensing details.
6 */
7
8#ifndef __QL4_DEF_H
9#define __QL4_DEF_H
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/pci.h>
17#include <linux/dma-mapping.h>
18#include <linux/sched.h>
19#include <linux/slab.h>
20#include <linux/dmapool.h>
21#include <linux/mempool.h>
22#include <linux/spinlock.h>
23#include <linux/workqueue.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/mutex.h>
Vikas Chaudhary7b3595d2010-10-06 22:50:56 -070027#include <linux/aer.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050028#include <linux/bsg-lib.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070029
30#include <net/tcp.h>
31#include <scsi/scsi.h>
32#include <scsi/scsi_host.h>
33#include <scsi/scsi_device.h>
34#include <scsi/scsi_cmnd.h>
35#include <scsi/scsi_transport.h>
36#include <scsi/scsi_transport_iscsi.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050037#include <scsi/scsi_bsg_iscsi.h>
38#include <scsi/scsi_netlink.h>
Manish Rangankarb3a271a2011-07-25 13:48:53 -050039#include <scsi/libiscsi.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070040
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053041#include "ql4_dbg.h"
42#include "ql4_nx.h"
Manish Rangankarb3a271a2011-07-25 13:48:53 -050043#include "ql4_fw.h"
44#include "ql4_nvram.h"
David Somayajuluafaf5a22006-09-19 10:28:00 -070045
46#ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
47#define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
48#endif
49
50#ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
51#define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
David C Somayajulud9150582006-11-15 17:38:40 -080052#endif
53
54#ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
55#define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
56#endif
David Somayajuluafaf5a22006-09-19 10:28:00 -070057
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053058#ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
59#define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
60#endif
61
Karen Higgins7eece5a2011-03-21 03:34:29 -070062#define ISP4XXX_PCI_FN_1 0x1
63#define ISP4XXX_PCI_FN_2 0x3
64
David Somayajuluafaf5a22006-09-19 10:28:00 -070065#define QLA_SUCCESS 0
66#define QLA_ERROR 1
67
68/*
69 * Data bit definitions
70 */
71#define BIT_0 0x1
72#define BIT_1 0x2
73#define BIT_2 0x4
74#define BIT_3 0x8
75#define BIT_4 0x10
76#define BIT_5 0x20
77#define BIT_6 0x40
78#define BIT_7 0x80
79#define BIT_8 0x100
80#define BIT_9 0x200
81#define BIT_10 0x400
82#define BIT_11 0x800
83#define BIT_12 0x1000
84#define BIT_13 0x2000
85#define BIT_14 0x4000
86#define BIT_15 0x8000
87#define BIT_16 0x10000
88#define BIT_17 0x20000
89#define BIT_18 0x40000
90#define BIT_19 0x80000
91#define BIT_20 0x100000
92#define BIT_21 0x200000
93#define BIT_22 0x400000
94#define BIT_23 0x800000
95#define BIT_24 0x1000000
96#define BIT_25 0x2000000
97#define BIT_26 0x4000000
98#define BIT_27 0x8000000
99#define BIT_28 0x10000000
100#define BIT_29 0x20000000
101#define BIT_30 0x40000000
102#define BIT_31 0x80000000
103
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530104/**
105 * Macros to help code, maintain, etc.
106 **/
107#define ql4_printk(level, ha, format, arg...) \
108 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
109
110
David Somayajuluafaf5a22006-09-19 10:28:00 -0700111/*
112 * Host adapter default definitions
113 ***********************************/
114#define MAX_HBAS 16
115#define MAX_BUSES 1
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530116#define MAX_TARGETS MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700117#define MAX_LUNS 0xffff
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500118#define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530119#define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700120#define MAX_PDU_ENTRIES 32
121#define INVALID_ENTRY 0xFFFF
122#define MAX_CMDS_TO_RISC 1024
123#define MAX_SRBS MAX_CMDS_TO_RISC
Prasanna Mumbai185f1072011-05-17 23:17:03 -0700124#define MBOX_AEN_REG_COUNT 8
David Somayajuluafaf5a22006-09-19 10:28:00 -0700125#define MAX_INIT_RETRIES 5
David Somayajuluafaf5a22006-09-19 10:28:00 -0700126
127/*
128 * Buffer sizes
129 */
130#define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
131#define RESPONSE_QUEUE_DEPTH 64
132#define QUEUE_SIZE 64
133#define DMA_BUFFER_SIZE 512
134
135/*
136 * Misc
137 */
138#define MAC_ADDR_LEN 6 /* in bytes */
139#define IP_ADDR_LEN 4 /* in bytes */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530140#define IPv6_ADDR_LEN 16 /* IPv6 address size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700141#define DRIVER_NAME "qla4xxx"
142
143#define MAX_LINKED_CMDS_PER_LUN 3
Ravi Ananddbaf82e2010-07-10 14:50:32 +0530144#define MAX_REQS_SERVICED_PER_INTR 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700145
146#define ISCSI_IPADDR_SIZE 4 /* IP address size */
Joe Perchesb1c11812008-02-03 17:28:22 +0200147#define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700148#define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700149
Mike Christie13483732011-12-01 21:38:41 -0600150#define QL4_SESS_RECOVERY_TMO 120 /* iSCSI session */
Vikas Chaudhary3013cea2010-07-30 14:25:46 +0530151 /* recovery timeout */
152
David Somayajuluafaf5a22006-09-19 10:28:00 -0700153#define LSDW(x) ((u32)((u64)(x)))
154#define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
155
156/*
157 * Retry & Timeout Values
158 */
159#define MBOX_TOV 60
160#define SOFT_RESET_TOV 30
161#define RESET_INTR_TOV 3
162#define SEMAPHORE_TOV 10
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530163#define ADAPTER_INIT_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700164#define ADAPTER_RESET_TOV 180
165#define EXTEND_CMD_TOV 60
166#define WAIT_CMD_TOV 30
167#define EH_WAIT_CMD_TOV 120
168#define FIRMWARE_UP_TOV 60
169#define RESET_FIRMWARE_TOV 30
170#define LOGOUT_TOV 10
171#define IOCB_TOV_MARGIN 10
172#define RELOGIN_TOV 18
173#define ISNS_DEREG_TOV 5
Vikas Chaudharyf581a3f2010-10-06 22:47:48 -0700174#define HBA_ONLINE_TOV 30
Vikas Chaudhary95d31262011-08-12 02:51:29 -0700175#define DISABLE_ACB_TOV 30
Mike Christie13483732011-12-01 21:38:41 -0600176#define IP_CONFIG_TOV 30
177#define LOGIN_TOV 12
David Somayajuluafaf5a22006-09-19 10:28:00 -0700178
179#define MAX_RESET_HA_RETRIES 2
Shyam Sunder9ee91a32011-12-01 22:42:13 -0800180#define FW_ALIVE_WAIT_TOV 3
David Somayajuluafaf5a22006-09-19 10:28:00 -0700181
Vikas Chaudhary53698872010-04-28 11:41:59 +0530182#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
183
David Somayajuluafaf5a22006-09-19 10:28:00 -0700184/*
185 * SCSI Request Block structure (srb) that is placed
186 * on cmd->SCp location of every I/O [We have 22 bytes available]
187 */
188struct srb {
189 struct list_head list; /* (8) */
190 struct scsi_qla_host *ha; /* HA the SP is queued on */
Karen Higgins6790d4f2010-12-02 22:12:22 -0800191 struct ddb_entry *ddb;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700192 uint16_t flags; /* (1) Status flags. */
193
194#define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300195#define SRB_GOT_SENSE BIT_4 /* sense data received. */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700196 uint8_t state; /* (1) Status flags. */
197
198#define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
199#define SRB_FREE_STATE 1
200#define SRB_ACTIVE_STATE 3
201#define SRB_ACTIVE_TIMEOUT_STATE 4
202#define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
203
204 struct scsi_cmnd *cmd; /* (4) SCSI command block */
205 dma_addr_t dma_handle; /* (4) for unmap of single transfers */
Vikas Chaudhary09a0f712010-04-28 11:42:24 +0530206 struct kref srb_ref; /* reference count for this srb */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700207 uint8_t err_id; /* error id */
208#define SRB_ERR_PORT 1 /* Request failed because "port down" */
209#define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
210#define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
211#define SRB_ERR_OTHER 4
212
213 uint16_t reserved;
214 uint16_t iocb_tov;
215 uint16_t iocb_cnt; /* Number of used iocbs */
216 uint16_t cc_stat;
Karen Higgins94bced32009-07-15 15:02:58 -0500217
218 /* Used for extended sense / status continuation */
219 uint8_t *req_sense_ptr;
220 uint16_t req_sense_len;
221 uint16_t reserved2;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700222};
223
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700224/*
225 * Asynchronous Event Queue structure
226 */
227struct aen {
228 uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
229};
230
231struct ql4_aen_log {
232 int count;
233 struct aen entry[MAX_AEN_ENTRIES];
234};
235
236/*
237 * Device Database (DDB) structure
238 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700239struct ddb_entry {
David Somayajuluafaf5a22006-09-19 10:28:00 -0700240 struct scsi_qla_host *ha;
241 struct iscsi_cls_session *sess;
242 struct iscsi_cls_conn *conn;
243
David Somayajuluafaf5a22006-09-19 10:28:00 -0700244 uint16_t fw_ddb_index; /* DDB firmware index */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700245 uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
Mike Christie13483732011-12-01 21:38:41 -0600246 uint16_t ddb_type;
247#define FLASH_DDB 0x01
248
249 struct dev_db_entry fw_ddb_entry;
250 int (*unblock_sess)(struct iscsi_cls_session *cls_session);
251 int (*ddb_change)(struct scsi_qla_host *ha, uint32_t fw_ddb_index,
252 struct ddb_entry *ddb_entry, uint32_t state);
253
254 /* Driver Re-login */
255 unsigned long flags; /* DDB Flags */
256 uint16_t default_relogin_timeout; /* Max time to wait for
257 * relogin to complete */
258 atomic_t retry_relogin_timer; /* Min Time between relogins
259 * (4000 only) */
260 atomic_t relogin_timer; /* Max Time to wait for
261 * relogin to complete */
262 atomic_t relogin_retry_count; /* Num of times relogin has been
263 * retried */
264 uint32_t default_time2wait; /* Default Min time between
265 * relogins (+aens) */
266
267};
268
269struct qla_ddb_index {
270 struct list_head list;
271 uint16_t fw_ddb_idx;
272 struct dev_db_entry fw_ddb;
273};
274
275#define DDB_IPADDR_LEN 64
276
277struct ql4_tuple_ddb {
278 int port;
279 int tpgt;
280 char ip_addr[DDB_IPADDR_LEN];
281 char iscsi_name[ISCSI_NAME_SIZE];
282 uint16_t options;
283#define DDB_OPT_IPV6 0x0e0e
284#define DDB_OPT_IPV4 0x0f0f
David Somayajuluafaf5a22006-09-19 10:28:00 -0700285};
286
287/*
288 * DDB states.
289 */
290#define DDB_STATE_DEAD 0 /* We can no longer talk to
291 * this device */
292#define DDB_STATE_ONLINE 1 /* Device ready to accept
293 * commands */
294#define DDB_STATE_MISSING 2 /* Device logged off, trying
295 * to re-login */
296
297/*
298 * DDB flags.
299 */
300#define DF_RELOGIN 0 /* Relogin to device */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700301#define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
302#define DF_FO_MASKED 3
303
Vikas Chaudharyff884432011-08-29 23:43:02 +0530304enum qla4_work_type {
305 QLA4_EVENT_AEN,
306};
David Somayajuluafaf5a22006-09-19 10:28:00 -0700307
Vikas Chaudharyff884432011-08-29 23:43:02 +0530308struct qla4_work_evt {
309 struct list_head list;
310 enum qla4_work_type type;
311 union {
312 struct {
313 enum iscsi_host_event_code code;
314 uint32_t data_size;
315 uint8_t data[0];
316 } aen;
317 } u;
318};
David Somayajuluafaf5a22006-09-19 10:28:00 -0700319
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530320struct ql82xx_hw_data {
321 /* Offsets for flash/nvram access (set to ~0 if not used). */
322 uint32_t flash_conf_off;
323 uint32_t flash_data_off;
324
325 uint32_t fdt_wrt_disable;
326 uint32_t fdt_erase_cmd;
327 uint32_t fdt_block_size;
328 uint32_t fdt_unprotect_sec_cmd;
329 uint32_t fdt_protect_sec_cmd;
330
331 uint32_t flt_region_flt;
332 uint32_t flt_region_fdt;
333 uint32_t flt_region_boot;
334 uint32_t flt_region_bootload;
335 uint32_t flt_region_fw;
Manish Rangankar2a991c22011-07-25 13:48:55 -0500336
337 uint32_t flt_iscsi_param;
Lalit Chandivade45494152011-10-07 16:55:42 -0700338 uint32_t flt_region_chap;
339 uint32_t flt_chap_size;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530340};
341
342struct qla4_8xxx_legacy_intr_set {
343 uint32_t int_vec_bit;
344 uint32_t tgt_status_reg;
345 uint32_t tgt_mask_reg;
346 uint32_t pci_int_reg;
347};
348
349/* MSI-X Support */
350
351#define QLA_MSIX_DEFAULT 0x00
352#define QLA_MSIX_RSP_Q 0x01
353
354#define QLA_MSIX_ENTRIES 2
355#define QLA_MIDX_DEFAULT 0
356#define QLA_MIDX_RSP_Q 1
357
358struct ql4_msix_entry {
359 int have_irq;
360 uint16_t msix_vector;
361 uint16_t msix_entry;
362};
363
364/*
365 * ISP Operations
366 */
367struct isp_operations {
368 int (*iospace_config) (struct scsi_qla_host *ha);
369 void (*pci_config) (struct scsi_qla_host *);
370 void (*disable_intrs) (struct scsi_qla_host *);
371 void (*enable_intrs) (struct scsi_qla_host *);
372 int (*start_firmware) (struct scsi_qla_host *);
373 irqreturn_t (*intr_handler) (int , void *);
374 void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
375 int (*reset_chip) (struct scsi_qla_host *);
376 int (*reset_firmware) (struct scsi_qla_host *);
377 void (*queue_iocb) (struct scsi_qla_host *);
378 void (*complete_iocb) (struct scsi_qla_host *);
379 uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
380 uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
381 int (*get_sys_info) (struct scsi_qla_host *);
382};
383
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500384/*qla4xxx ipaddress configuration details */
385struct ipaddress_config {
386 uint16_t ipv4_options;
387 uint16_t tcp_options;
388 uint16_t ipv4_vlan_tag;
389 uint8_t ipv4_addr_state;
390 uint8_t ip_address[IP_ADDR_LEN];
391 uint8_t subnet_mask[IP_ADDR_LEN];
392 uint8_t gateway[IP_ADDR_LEN];
393 uint32_t ipv6_options;
394 uint32_t ipv6_addl_options;
395 uint8_t ipv6_link_local_state;
396 uint8_t ipv6_addr0_state;
397 uint8_t ipv6_addr1_state;
398 uint8_t ipv6_default_router_state;
399 uint16_t ipv6_vlan_tag;
400 struct in6_addr ipv6_link_local_addr;
401 struct in6_addr ipv6_addr0;
402 struct in6_addr ipv6_addr1;
403 struct in6_addr ipv6_default_router_addr;
Vikas Chaudhary943c1572011-08-01 03:26:13 -0700404 uint16_t eth_mtu_size;
Vikas Chaudhary2ada7fc2011-08-01 03:26:19 -0700405 uint16_t ipv4_port;
406 uint16_t ipv6_port;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500407};
408
Manish Rangankar2a991c22011-07-25 13:48:55 -0500409#define QL4_CHAP_MAX_NAME_LEN 256
410#define QL4_CHAP_MAX_SECRET_LEN 100
Lalit Chandivade0854f662011-10-07 16:55:41 -0700411#define LOCAL_CHAP 0
412#define BIDI_CHAP 1
Manish Rangankar2a991c22011-07-25 13:48:55 -0500413
414struct ql4_chap_format {
415 u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN];
416 u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN];
417 u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN];
418 u8 target_secret[QL4_CHAP_MAX_SECRET_LEN];
419 u16 intr_chap_name_length;
420 u16 intr_secret_length;
421 u16 target_chap_name_length;
422 u16 target_secret_length;
423};
424
425struct ip_address_format {
426 u8 ip_type;
427 u8 ip_address[16];
428};
429
430struct ql4_conn_info {
431 u16 dest_port;
432 struct ip_address_format dest_ipaddr;
433 struct ql4_chap_format chap;
434};
435
436struct ql4_boot_session_info {
437 u8 target_name[224];
438 struct ql4_conn_info conn_list[1];
439};
440
441struct ql4_boot_tgt_info {
442 struct ql4_boot_session_info boot_pri_sess;
443 struct ql4_boot_session_info boot_sec_sess;
444};
445
David Somayajuluafaf5a22006-09-19 10:28:00 -0700446/*
447 * Linux Host Adapter structure
448 */
449struct scsi_qla_host {
450 /* Linux adapter configuration data */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700451 unsigned long flags;
452
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700453#define AF_ONLINE 0 /* 0x00000001 */
454#define AF_INIT_DONE 1 /* 0x00000002 */
455#define AF_MBOX_COMMAND 2 /* 0x00000004 */
456#define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
457#define AF_INTERRUPTS_ON 6 /* 0x00000040 */
458#define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
459#define AF_LINK_UP 8 /* 0x00000100 */
460#define AF_IRQ_ATTACHED 10 /* 0x00000400 */
461#define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
Karen Higgins7eece5a2011-03-21 03:34:29 -0700462#define AF_HA_REMOVAL 12 /* 0x00001000 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530463#define AF_INTx_ENABLED 15 /* 0x00008000 */
464#define AF_MSI_ENABLED 16 /* 0x00010000 */
465#define AF_MSIX_ENABLED 17 /* 0x00020000 */
466#define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
Nilesh Javali21033632010-07-30 14:28:07 +0530467#define AF_FW_RECOVERY 19 /* 0x00080000 */
Lalit Chandivade2232be02010-07-30 14:38:47 +0530468#define AF_EEH_BUSY 20 /* 0x00100000 */
469#define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
Mike Christie13483732011-12-01 21:38:41 -0600470#define AF_BUILD_DDB_LIST 22 /* 0x00400000 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700471 unsigned long dpc_flags;
472
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700473#define DPC_RESET_HA 1 /* 0x00000002 */
474#define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
475#define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530476#define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700477#define DPC_RESET_HA_INTR 5 /* 0x00000020 */
478#define DPC_ISNS_RESTART 7 /* 0x00000080 */
479#define DPC_AEN 9 /* 0x00000200 */
480#define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
Vikas Chaudhary065aa1b2010-04-28 11:38:11 +0530481#define DPC_LINK_CHANGED 18 /* 0x00040000 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530482#define DPC_RESET_ACTIVE 20 /* 0x00040000 */
483#define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
484#define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
485
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700486
487 struct Scsi_Host *host; /* pointer to host data */
488 uint32_t tot_ddbs;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700489
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530490 uint16_t iocb_cnt;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700491
492 /* SRB cache. */
493#define SRB_MIN_REQ 128
494 mempool_t *srb_mempool;
495
496 /* pci information */
497 struct pci_dev *pdev;
498
499 struct isp_reg __iomem *reg; /* Base I/O address */
500 unsigned long pio_address;
501 unsigned long pio_length;
502#define MIN_IOBASE_LEN 0x100
503
504 uint16_t req_q_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700505
506 unsigned long host_no;
507
508 /* NVRAM registers */
509 struct eeprom_data *nvram;
510 spinlock_t hardware_lock ____cacheline_aligned;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530511 uint32_t eeprom_cmd_data;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700512
513 /* Counters for general statistics */
David C Somayajulud9150582006-11-15 17:38:40 -0800514 uint64_t isr_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700515 uint64_t adapter_error_count;
516 uint64_t device_error_count;
517 uint64_t total_io_count;
518 uint64_t total_mbytes_xferred;
519 uint64_t link_failure_count;
520 uint64_t invalid_crc_count;
David C Somayajulud9150582006-11-15 17:38:40 -0800521 uint32_t bytes_xfered;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700522 uint32_t spurious_int_count;
523 uint32_t aborted_io_count;
524 uint32_t io_timeout_count;
525 uint32_t mailbox_timeout_count;
526 uint32_t seconds_since_last_intr;
527 uint32_t seconds_since_last_heartbeat;
528 uint32_t mac_index;
529
530 /* Info Needed for Management App */
531 /* --- From GetFwVersion --- */
532 uint32_t firmware_version[2];
533 uint32_t patch_number;
534 uint32_t build_number;
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700535 uint32_t board_id;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700536
537 /* --- From Init_FW --- */
538 /* init_cb_t *init_cb; */
539 uint16_t firmware_options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700540 uint8_t alias[32];
541 uint8_t name_string[256];
542 uint8_t heartbeat_interval;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700543
544 /* --- From FlashSysInfo --- */
545 uint8_t my_mac[MAC_ADDR_LEN];
546 uint8_t serial_number[16];
Manish Rangankar2a991c22011-07-25 13:48:55 -0500547 uint16_t port_num;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700548 /* --- From GetFwState --- */
549 uint32_t firmware_state;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700550 uint32_t addl_fw_state;
551
552 /* Linux kernel thread */
553 struct workqueue_struct *dpc_thread;
554 struct work_struct dpc_work;
555
556 /* Linux timer thread */
557 struct timer_list timer;
558 uint32_t timer_active;
559
560 /* Recovery Timers */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700561 atomic_t check_relogin_timeouts;
562 uint32_t retry_reset_ha_cnt;
563 uint32_t isp_reset_timer; /* reset test timer */
564 uint32_t nic_reset_timer; /* simulated nic reset test timer */
565 int eh_start;
566 struct list_head free_srb_q;
567 uint16_t free_srb_q_count;
568 uint16_t num_srbs_allocated;
569
570 /* DMA Memory Block */
571 void *queues;
572 dma_addr_t queues_dma;
573 unsigned long queues_len;
574
575#define MEM_ALIGN_VALUE \
576 ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
577 sizeof(struct queue_entry))
578 /* request and response queue variables */
579 dma_addr_t request_dma;
580 struct queue_entry *request_ring;
581 struct queue_entry *request_ptr;
582 dma_addr_t response_dma;
583 struct queue_entry *response_ring;
584 struct queue_entry *response_ptr;
585 dma_addr_t shadow_regs_dma;
586 struct shadow_regs *shadow_regs;
587 uint16_t request_in; /* Current indexes. */
588 uint16_t request_out;
589 uint16_t response_in;
590 uint16_t response_out;
591
592 /* aen queue variables */
593 uint16_t aen_q_count; /* Number of available aen_q entries */
594 uint16_t aen_in; /* Current indexes */
595 uint16_t aen_out;
596 struct aen aen_q[MAX_AEN_ENTRIES];
597
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700598 struct ql4_aen_log aen_log;/* tracks all aens */
599
David Somayajuluafaf5a22006-09-19 10:28:00 -0700600 /* This mutex protects several threads to do mailbox commands
601 * concurrently.
602 */
603 struct mutex mbox_sem;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700604
605 /* temporary mailbox status registers */
606 volatile uint8_t mbox_status_count;
607 volatile uint32_t mbox_status[MBOX_REG_COUNT];
608
Manish Rangankar0e7e8502011-07-25 13:48:54 -0500609 /* FW ddb index map */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700610 struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
611
Karen Higgins94bced32009-07-15 15:02:58 -0500612 /* Saved srb for status continuation entry processing */
613 struct srb *status_srb;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530614
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530615 uint8_t acb_version;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530616
617 /* qla82xx specific fields */
618 struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
619 unsigned long nx_pcibase; /* Base I/O address */
620 uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
621 unsigned long nx_db_wr_ptr; /* Door bell write pointer */
622 unsigned long first_page_group_start;
623 unsigned long first_page_group_end;
624
625 uint32_t crb_win;
626 uint32_t curr_window;
627 uint32_t ddr_mn_window;
628 unsigned long mn_win_crb;
629 unsigned long ms_win_crb;
630 int qdr_sn_window;
631 rwlock_t hw_lock;
632 uint16_t func_num;
633 int link_width;
634
635 struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
636 u32 nx_crb_mask;
637
638 uint8_t revision_id;
639 uint32_t fw_heartbeat_counter;
640
641 struct isp_operations *isp_ops;
642 struct ql82xx_hw_data hw;
643
644 struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
645
646 uint32_t nx_dev_init_timeout;
647 uint32_t nx_reset_timeout;
648
649 struct completion mbx_intr_comp;
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700650
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500651 struct ipaddress_config ip_config;
Vikas Chaudharyed1086e2011-07-25 13:48:41 -0500652 struct iscsi_iface *iface_ipv4;
653 struct iscsi_iface *iface_ipv6_0;
654 struct iscsi_iface *iface_ipv6_1;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500655
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700656 /* --- From About Firmware --- */
657 uint16_t iscsi_major;
658 uint16_t iscsi_minor;
659 uint16_t bootload_major;
660 uint16_t bootload_minor;
661 uint16_t bootload_patch;
662 uint16_t bootload_build;
Mike Christie13483732011-12-01 21:38:41 -0600663 uint16_t def_timeout; /* Default login timeout */
Vikas Chaudharya3559432011-07-25 13:48:51 -0500664
665 uint32_t flash_state;
666#define QLFLASH_WAITING 0
667#define QLFLASH_READING 1
668#define QLFLASH_WRITING 2
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500669 struct dma_pool *chap_dma_pool;
Lalit Chandivade45494152011-10-07 16:55:42 -0700670 uint8_t *chap_list; /* CHAP table cache */
671 struct mutex chap_sem;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500672#define CHAP_DMA_BLOCK_SIZE 512
673 struct workqueue_struct *task_wq;
674 unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
Manish Rangankar2a991c22011-07-25 13:48:55 -0500675#define SYSFS_FLAG_FW_SEL_BOOT 2
676 struct iscsi_boot_kset *boot_kset;
677 struct ql4_boot_tgt_info boot_tgt;
Vikas Chaudhary91ec7ce2011-08-01 03:26:17 -0700678 uint16_t phy_port_num;
679 uint16_t phy_port_cnt;
680 uint16_t iscsi_pci_func_cnt;
681 uint8_t model_name[16];
Vikas Chaudhary95d31262011-08-12 02:51:29 -0700682 struct completion disable_acb_comp;
Mike Christie13483732011-12-01 21:38:41 -0600683 struct dma_pool *fw_ddb_dma_pool;
684#define DDB_DMA_BLOCK_SIZE 512
685 uint16_t pri_ddb_idx;
686 uint16_t sec_ddb_idx;
687 int is_reset;
Mike Hernandez4f770832012-01-11 02:44:15 -0800688 uint16_t temperature;
Vikas Chaudharyff884432011-08-29 23:43:02 +0530689
690 /* event work list */
691 struct list_head work_list;
692 spinlock_t work_lock;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500693};
694
695struct ql4_task_data {
696 struct scsi_qla_host *ha;
697 uint8_t iocb_req_cnt;
698 dma_addr_t data_dma;
699 void *req_buffer;
700 dma_addr_t req_dma;
Manish Rangankar69ca2162011-10-07 16:55:50 -0700701 uint32_t req_len;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500702 void *resp_buffer;
703 dma_addr_t resp_dma;
704 uint32_t resp_len;
705 struct iscsi_task *task;
706 struct passthru_status sts;
707 struct work_struct task_work;
708};
709
710struct qla_endpoint {
711 struct Scsi_Host *host;
712 struct sockaddr dst_addr;
713};
714
715struct qla_conn {
716 struct qla_endpoint *qla_ep;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700717};
718
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530719static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
720{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500721 return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530722}
723
724static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
725{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500726 return ((ha->ip_config.ipv6_options &
727 IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530728}
729
David Somayajuluafaf5a22006-09-19 10:28:00 -0700730static inline int is_qla4010(struct scsi_qla_host *ha)
731{
732 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
733}
734
735static inline int is_qla4022(struct scsi_qla_host *ha)
736{
737 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
738}
739
David C Somayajulud9150582006-11-15 17:38:40 -0800740static inline int is_qla4032(struct scsi_qla_host *ha)
741{
742 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
743}
744
Lalit Chandivade45494152011-10-07 16:55:42 -0700745static inline int is_qla40XX(struct scsi_qla_host *ha)
746{
747 return is_qla4032(ha) || is_qla4022(ha) || is_qla4010(ha);
748}
749
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530750static inline int is_qla8022(struct scsi_qla_host *ha)
751{
752 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
753}
754
Lalit Chandivade2232be02010-07-30 14:38:47 +0530755/* Note: Currently AER/EEH is now supported only for 8022 cards
756 * This function needs to be updated when AER/EEH is enabled
757 * for other cards.
758 */
759static inline int is_aer_supported(struct scsi_qla_host *ha)
760{
761 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
762}
763
David Somayajuluafaf5a22006-09-19 10:28:00 -0700764static inline int adapter_up(struct scsi_qla_host *ha)
765{
766 return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
767 (test_bit(AF_LINK_UP, &ha->flags) != 0);
768}
769
770static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
771{
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500772 return (struct scsi_qla_host *)iscsi_host_priv(shost);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700773}
774
775static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
776{
David C Somayajulud9150582006-11-15 17:38:40 -0800777 return (is_qla4010(ha) ?
778 &ha->reg->u1.isp4010.nvram :
779 &ha->reg->u1.isp4022.semaphore);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700780}
781
782static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
783{
David C Somayajulud9150582006-11-15 17:38:40 -0800784 return (is_qla4010(ha) ?
785 &ha->reg->u1.isp4010.nvram :
786 &ha->reg->u1.isp4022.nvram);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700787}
788
789static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
790{
David C Somayajulud9150582006-11-15 17:38:40 -0800791 return (is_qla4010(ha) ?
792 &ha->reg->u2.isp4010.ext_hw_conf :
793 &ha->reg->u2.isp4022.p0.ext_hw_conf);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700794}
795
796static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
797{
David C Somayajulud9150582006-11-15 17:38:40 -0800798 return (is_qla4010(ha) ?
799 &ha->reg->u2.isp4010.port_status :
800 &ha->reg->u2.isp4022.p0.port_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700801}
802
803static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
804{
David C Somayajulud9150582006-11-15 17:38:40 -0800805 return (is_qla4010(ha) ?
806 &ha->reg->u2.isp4010.port_ctrl :
807 &ha->reg->u2.isp4022.p0.port_ctrl);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700808}
809
810static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
811{
David C Somayajulud9150582006-11-15 17:38:40 -0800812 return (is_qla4010(ha) ?
813 &ha->reg->u2.isp4010.port_err_status :
814 &ha->reg->u2.isp4022.p0.port_err_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700815}
816
817static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
818{
David C Somayajulud9150582006-11-15 17:38:40 -0800819 return (is_qla4010(ha) ?
820 &ha->reg->u2.isp4010.gp_out :
821 &ha->reg->u2.isp4022.p0.gp_out);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700822}
823
824static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
825{
David C Somayajulud9150582006-11-15 17:38:40 -0800826 return (is_qla4010(ha) ?
827 offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
828 offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700829}
830
831int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
832void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
833int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
834
835static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
836{
David C Somayajulud9150582006-11-15 17:38:40 -0800837 if (is_qla4010(a))
838 return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
839 QL4010_FLASH_SEM_BITS);
840 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700841 return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
842 (QL4022_RESOURCE_BITS_BASE_CODE |
843 (a->mac_index)) << 13);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700844}
845
846static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
847{
David C Somayajulud9150582006-11-15 17:38:40 -0800848 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700849 ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800850 else
851 ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700852}
853
854static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
855{
David C Somayajulud9150582006-11-15 17:38:40 -0800856 if (is_qla4010(a))
857 return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
858 QL4010_NVRAM_SEM_BITS);
859 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700860 return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
861 (QL4022_RESOURCE_BITS_BASE_CODE |
862 (a->mac_index)) << 10);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700863}
864
865static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
866{
David C Somayajulud9150582006-11-15 17:38:40 -0800867 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700868 ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800869 else
870 ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700871}
872
873static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
874{
David C Somayajulud9150582006-11-15 17:38:40 -0800875 if (is_qla4010(a))
876 return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
877 QL4010_DRVR_SEM_BITS);
878 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700879 return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
880 (QL4022_RESOURCE_BITS_BASE_CODE |
881 (a->mac_index)) << 1);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700882}
883
884static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
885{
David C Somayajulud9150582006-11-15 17:38:40 -0800886 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700887 ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800888 else
889 ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700890}
891
Harish Zunjarraoef7830b2011-08-01 03:26:14 -0700892static inline int ql4xxx_reset_active(struct scsi_qla_host *ha)
893{
894 return test_bit(DPC_RESET_ACTIVE, &ha->dpc_flags) ||
895 test_bit(DPC_RESET_HA, &ha->dpc_flags) ||
896 test_bit(DPC_RETRY_RESET_HA, &ha->dpc_flags) ||
897 test_bit(DPC_RESET_HA_INTR, &ha->dpc_flags) ||
898 test_bit(DPC_RESET_HA_FW_CONTEXT, &ha->dpc_flags) ||
899 test_bit(DPC_HA_UNRECOVERABLE, &ha->dpc_flags);
900
901}
David Somayajuluafaf5a22006-09-19 10:28:00 -0700902/*---------------------------------------------------------------------------*/
903
904/* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
Mike Christie13483732011-12-01 21:38:41 -0600905
906#define INIT_ADAPTER 0
907#define RESET_ADAPTER 1
908
David Somayajuluafaf5a22006-09-19 10:28:00 -0700909#define PRESERVE_DDB_LIST 0
910#define REBUILD_DDB_LIST 1
911
912/* Defines for process_aen() */
913#define PROCESS_ALL_AENS 0
914#define FLUSH_DDB_CHANGED_AENS 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700915
David Somayajuluafaf5a22006-09-19 10:28:00 -0700916#endif /*_QLA4XXX_H */