blob: ac0fc09cdb40ac5759a3dd282466cd5a8cf8a436 [file] [log] [blame]
Chander Kashyap34dcedf2013-06-19 00:29:35 +09001/*
2 * SAMSUNG EXYNOS5420 SoC device tree source
3 *
4 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * SAMSUNG EXYNOS54200 SoC device nodes are listed in this file.
8 * EXYNOS5420 based board files can include this file and provide
9 * values for board specfic bindings.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Andrzej Hajda1dd4e592014-02-26 09:53:30 +090016#include <dt-bindings/clock/exynos5420.h>
Chander Kashyap34dcedf2013-06-19 00:29:35 +090017#include "exynos5.dtsi"
Padmavathi Venna0bd03f62013-08-19 04:56:33 +090018#include "exynos5420-pinctrl.dtsi"
Andrew Bresticker35e82772013-08-19 04:58:38 +090019
Tushar Behera602408e2014-03-21 04:31:30 +090020#include <dt-bindings/clock/exynos-audss-clk.h>
Andrew Bresticker35e82772013-08-19 04:58:38 +090021
Chander Kashyap34dcedf2013-06-19 00:29:35 +090022/ {
Sachin Kamat8bdb31b2014-03-21 02:17:22 +090023 compatible = "samsung,exynos5420", "samsung,exynos5";
Chander Kashyap34dcedf2013-06-19 00:29:35 +090024
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090025 aliases {
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +090026 mshc0 = &mmc_0;
27 mshc1 = &mmc_1;
28 mshc2 = &mmc_2;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090029 pinctrl0 = &pinctrl_0;
30 pinctrl1 = &pinctrl_1;
31 pinctrl2 = &pinctrl_2;
32 pinctrl3 = &pinctrl_3;
33 pinctrl4 = &pinctrl_4;
Andrew Brestickerf49e3472013-10-08 06:49:46 +090034 i2c0 = &i2c_0;
35 i2c1 = &i2c_1;
36 i2c2 = &i2c_2;
37 i2c3 = &i2c_3;
Sachin Kamat1a9110d2013-12-12 07:01:11 +090038 i2c4 = &hsi2c_4;
39 i2c5 = &hsi2c_5;
40 i2c6 = &hsi2c_6;
41 i2c7 = &hsi2c_7;
42 i2c8 = &hsi2c_8;
43 i2c9 = &hsi2c_9;
44 i2c10 = &hsi2c_10;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +090045 gsc0 = &gsc_0;
46 gsc1 = &gsc_1;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +090047 spi0 = &spi_0;
48 spi1 = &spi_1;
49 spi2 = &spi_2;
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +090050 usbdrdphy0 = &usbdrd_phy0;
51 usbdrdphy1 = &usbdrd_phy1;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090052 };
53
Chander Kashyap34dcedf2013-06-19 00:29:35 +090054 cpus {
55 #address-cells = <1>;
56 #size-cells = <0>;
57
58 cpu0: cpu@0 {
59 device_type = "cpu";
60 compatible = "arm,cortex-a15";
61 reg = <0x0>;
62 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090063 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090064 };
65
66 cpu1: cpu@1 {
67 device_type = "cpu";
68 compatible = "arm,cortex-a15";
69 reg = <0x1>;
70 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090071 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090072 };
73
74 cpu2: cpu@2 {
75 device_type = "cpu";
76 compatible = "arm,cortex-a15";
77 reg = <0x2>;
78 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090079 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090080 };
81
82 cpu3: cpu@3 {
83 device_type = "cpu";
84 compatible = "arm,cortex-a15";
85 reg = <0x3>;
86 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090087 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090088 };
Chander Kashyap1c0e0852013-12-02 07:49:59 +090089
90 cpu4: cpu@100 {
91 device_type = "cpu";
92 compatible = "arm,cortex-a7";
93 reg = <0x100>;
94 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090095 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +090096 };
97
98 cpu5: cpu@101 {
99 device_type = "cpu";
100 compatible = "arm,cortex-a7";
101 reg = <0x101>;
102 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900103 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900104 };
105
106 cpu6: cpu@102 {
107 device_type = "cpu";
108 compatible = "arm,cortex-a7";
109 reg = <0x102>;
110 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900111 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900112 };
113
114 cpu7: cpu@103 {
115 device_type = "cpu";
116 compatible = "arm,cortex-a7";
117 reg = <0x103>;
118 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900119 cci-control-port = <&cci_control0>;
120 };
121 };
122
Abhilash Kesavan25217fef2015-01-10 08:41:36 +0530123 cci: cci@10d20000 {
Andrew Bresticker5b566422014-05-16 04:23:26 +0900124 compatible = "arm,cci-400";
125 #address-cells = <1>;
126 #size-cells = <1>;
127 reg = <0x10d20000 0x1000>;
128 ranges = <0x0 0x10d20000 0x6000>;
129
130 cci_control0: slave-if@4000 {
131 compatible = "arm,cci-400-ctrl-if";
132 interface-type = "ace";
133 reg = <0x4000 0x1000>;
134 };
135 cci_control1: slave-if@5000 {
136 compatible = "arm,cci-400-ctrl-if";
137 interface-type = "ace";
138 reg = <0x5000 0x1000>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900139 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900140 };
141
Sachin Kamatb3205de2014-05-13 07:13:44 +0900142 sysram@02020000 {
143 compatible = "mmio-sram";
144 reg = <0x02020000 0x54000>;
145 #address-cells = <1>;
146 #size-cells = <1>;
147 ranges = <0 0x02020000 0x54000>;
148
149 smp-sysram@0 {
150 compatible = "samsung,exynos4210-sysram";
151 reg = <0x0 0x1000>;
152 };
153
154 smp-sysram@53000 {
155 compatible = "samsung,exynos4210-sysram-ns";
156 reg = <0x53000 0x1000>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900157 };
158 };
159
160 clock: clock-controller@10010000 {
161 compatible = "samsung,exynos5420-clock";
162 reg = <0x10010000 0x30000>;
163 #clock-cells = <1>;
164 };
165
166 clock_audss: audss-clock-controller@3810000 {
167 compatible = "samsung,exynos5420-audss-clock";
168 reg = <0x03810000 0x0C>;
169 #clock-cells = <1>;
Tushar Beherabe0b4202014-07-08 08:31:41 +0900170 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MAU_EPLL>,
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900171 <&clock CLK_SCLK_MAUDIO0>, <&clock CLK_SCLK_MAUPCM0>;
Andrew Bresticker59d711e2013-09-25 14:12:52 -0700172 clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
Andrew Bresticker35e82772013-08-19 04:58:38 +0900173 };
174
Arun Kumar K8e371a92014-05-09 06:06:24 +0900175 mfc: codec@11000000 {
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900176 compatible = "samsung,mfc-v7";
177 reg = <0x11000000 0x10000>;
178 interrupts = <0 96 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900179 clocks = <&clock CLK_MFC>;
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900180 clock-names = "mfc";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900181 power-domains = <&mfc_pd>;
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900182 };
183
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900184 mmc_0: mmc@12200000 {
185 compatible = "samsung,exynos5420-dw-mshc-smu";
186 interrupts = <0 75 0>;
187 #address-cells = <1>;
188 #size-cells = <0>;
189 reg = <0x12200000 0x2000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900190 clocks = <&clock CLK_MMC0>, <&clock CLK_SCLK_MMC0>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900191 clock-names = "biu", "ciu";
192 fifo-depth = <0x40>;
193 status = "disabled";
194 };
195
196 mmc_1: mmc@12210000 {
197 compatible = "samsung,exynos5420-dw-mshc-smu";
198 interrupts = <0 76 0>;
199 #address-cells = <1>;
200 #size-cells = <0>;
201 reg = <0x12210000 0x2000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900202 clocks = <&clock CLK_MMC1>, <&clock CLK_SCLK_MMC1>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900203 clock-names = "biu", "ciu";
204 fifo-depth = <0x40>;
205 status = "disabled";
206 };
207
208 mmc_2: mmc@12220000 {
209 compatible = "samsung,exynos5420-dw-mshc";
210 interrupts = <0 77 0>;
211 #address-cells = <1>;
212 #size-cells = <0>;
213 reg = <0x12220000 0x1000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900214 clocks = <&clock CLK_MMC2>, <&clock CLK_SCLK_MMC2>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900215 clock-names = "biu", "ciu";
216 fifo-depth = <0x40>;
217 status = "disabled";
218 };
219
Arun Kumar K8e371a92014-05-09 06:06:24 +0900220 mct: mct@101C0000 {
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900221 compatible = "samsung,exynos4210-mct";
222 reg = <0x101C0000 0x800>;
223 interrupt-controller;
224 #interrups-cells = <1>;
225 interrupt-parent = <&mct_map>;
Chander Kashyap6c16ded2013-12-02 07:48:23 +0900226 interrupts = <0>, <1>, <2>, <3>, <4>, <5>, <6>, <7>,
227 <8>, <9>, <10>, <11>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900228 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900229 clock-names = "fin_pll", "mct";
230
231 mct_map: mct-map {
232 #interrupt-cells = <1>;
233 #address-cells = <0>;
234 #size-cells = <0>;
235 interrupt-map = <0 &combiner 23 3>,
236 <1 &combiner 23 4>,
237 <2 &combiner 25 2>,
238 <3 &combiner 25 3>,
239 <4 &gic 0 120 0>,
240 <5 &gic 0 121 0>,
241 <6 &gic 0 122 0>,
Chander Kashyap6c16ded2013-12-02 07:48:23 +0900242 <7 &gic 0 123 0>,
243 <8 &gic 0 128 0>,
244 <9 &gic 0 129 0>,
245 <10 &gic 0 130 0>,
246 <11 &gic 0 131 0>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900247 };
248 };
249
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900250 gsc_pd: power-domain@10044000 {
251 compatible = "samsung,exynos4210-pd";
252 reg = <0x10044000 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900253 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900254 };
255
256 isp_pd: power-domain@10044020 {
257 compatible = "samsung,exynos4210-pd";
258 reg = <0x10044020 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900259 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900260 };
261
262 mfc_pd: power-domain@10044060 {
263 compatible = "samsung,exynos4210-pd";
264 reg = <0x10044060 0x20>;
Arun Kumar Kcacaeb82014-07-11 08:04:03 +0900265 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MOUT_SW_ACLK333>,
266 <&clock CLK_MOUT_USER_ACLK333>;
267 clock-names = "oscclk", "pclk0", "clk0";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900268 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900269 };
270
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900271 msc_pd: power-domain@10044120 {
272 compatible = "samsung,exynos4210-pd";
273 reg = <0x10044120 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900274 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900275 };
276
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900277 disp_pd: power-domain@100440C0 {
278 compatible = "samsung,exynos4210-pd";
279 reg = <0x100440C0 0x20>;
280 #power-domain-cells = <0>;
281 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MOUT_SW_ACLK200>,
282 <&clock CLK_MOUT_USER_ACLK200_DISP1>,
283 <&clock CLK_MOUT_SW_ACLK300>,
284 <&clock CLK_MOUT_USER_ACLK300_DISP1>,
285 <&clock CLK_MOUT_SW_ACLK400>,
Andrzej Hajdaffb8b1e2015-03-18 02:14:07 +0900286 <&clock CLK_MOUT_USER_ACLK400_DISP1>,
287 <&clock CLK_FIMD1>, <&clock CLK_MIXER>;
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900288 clock-names = "oscclk", "pclk0", "clk0",
Andrzej Hajdaffb8b1e2015-03-18 02:14:07 +0900289 "pclk1", "clk1", "pclk2", "clk2",
290 "asb0", "asb1";
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900291 };
292
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +0900293 pinctrl_0: pinctrl@13400000 {
294 compatible = "samsung,exynos5420-pinctrl";
295 reg = <0x13400000 0x1000>;
296 interrupts = <0 45 0>;
297
298 wakeup-interrupt-controller {
299 compatible = "samsung,exynos4210-wakeup-eint";
300 interrupt-parent = <&gic>;
301 interrupts = <0 32 0>;
302 };
303 };
304
305 pinctrl_1: pinctrl@13410000 {
306 compatible = "samsung,exynos5420-pinctrl";
307 reg = <0x13410000 0x1000>;
308 interrupts = <0 78 0>;
309 };
310
311 pinctrl_2: pinctrl@14000000 {
312 compatible = "samsung,exynos5420-pinctrl";
313 reg = <0x14000000 0x1000>;
314 interrupts = <0 46 0>;
315 };
316
317 pinctrl_3: pinctrl@14010000 {
318 compatible = "samsung,exynos5420-pinctrl";
319 reg = <0x14010000 0x1000>;
320 interrupts = <0 50 0>;
321 };
322
323 pinctrl_4: pinctrl@03860000 {
324 compatible = "samsung,exynos5420-pinctrl";
325 reg = <0x03860000 0x1000>;
326 interrupts = <0 47 0>;
327 };
328
Arun Kumar K8e371a92014-05-09 06:06:24 +0900329 rtc: rtc@101E0000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900330 clocks = <&clock CLK_RTC>;
Vikas Sajjana81951d2013-08-26 02:28:05 +0900331 clock-names = "rtc";
Sachin Kamat451c4022014-02-24 08:47:28 +0900332 status = "disabled";
Vikas Sajjana81951d2013-08-26 02:28:05 +0900333 };
334
Padmavathi Vennae3188532013-12-19 02:32:41 +0900335 amba {
336 #address-cells = <1>;
337 #size-cells = <1>;
338 compatible = "arm,amba-bus";
339 interrupt-parent = <&gic>;
340 ranges;
341
Sachin Kamat6dd2f1c2014-02-24 08:47:28 +0900342 adma: adma@03880000 {
343 compatible = "arm,pl330", "arm,primecell";
344 reg = <0x03880000 0x1000>;
345 interrupts = <0 110 0>;
346 clocks = <&clock_audss EXYNOS_ADMA>;
347 clock-names = "apb_pclk";
348 #dma-cells = <1>;
349 #dma-channels = <6>;
350 #dma-requests = <16>;
351 };
352
Padmavathi Vennae3188532013-12-19 02:32:41 +0900353 pdma0: pdma@121A0000 {
354 compatible = "arm,pl330", "arm,primecell";
355 reg = <0x121A0000 0x1000>;
356 interrupts = <0 34 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900357 clocks = <&clock CLK_PDMA0>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900358 clock-names = "apb_pclk";
359 #dma-cells = <1>;
360 #dma-channels = <8>;
361 #dma-requests = <32>;
362 };
363
364 pdma1: pdma@121B0000 {
365 compatible = "arm,pl330", "arm,primecell";
366 reg = <0x121B0000 0x1000>;
367 interrupts = <0 35 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900368 clocks = <&clock CLK_PDMA1>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900369 clock-names = "apb_pclk";
370 #dma-cells = <1>;
371 #dma-channels = <8>;
372 #dma-requests = <32>;
373 };
374
375 mdma0: mdma@10800000 {
376 compatible = "arm,pl330", "arm,primecell";
377 reg = <0x10800000 0x1000>;
378 interrupts = <0 33 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900379 clocks = <&clock CLK_MDMA0>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900380 clock-names = "apb_pclk";
381 #dma-cells = <1>;
382 #dma-channels = <8>;
383 #dma-requests = <1>;
384 };
385
386 mdma1: mdma@11C10000 {
387 compatible = "arm,pl330", "arm,primecell";
388 reg = <0x11C10000 0x1000>;
389 interrupts = <0 124 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900390 clocks = <&clock CLK_MDMA1>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900391 clock-names = "apb_pclk";
392 #dma-cells = <1>;
393 #dma-channels = <8>;
394 #dma-requests = <1>;
Seungwon Jeone6015c12014-05-09 07:02:33 +0900395 /*
396 * MDMA1 can support both secure and non-secure
397 * AXI transactions. When this is enabled in the kernel
398 * for boards that run in secure mode, we are getting
399 * imprecise external aborts causing the kernel to oops.
400 */
401 status = "disabled";
Padmavathi Vennae3188532013-12-19 02:32:41 +0900402 };
403 };
404
Sachin Kamat98bcb542014-02-24 08:47:28 +0900405 i2s0: i2s@03830000 {
406 compatible = "samsung,exynos5420-i2s";
407 reg = <0x03830000 0x100>;
408 dmas = <&adma 0
409 &adma 2
410 &adma 1>;
411 dma-names = "tx", "rx", "tx-sec";
412 clocks = <&clock_audss EXYNOS_I2S_BUS>,
413 <&clock_audss EXYNOS_I2S_BUS>,
414 <&clock_audss EXYNOS_SCLK_I2S>;
415 clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
416 samsung,idma-addr = <0x03000000>;
417 pinctrl-names = "default";
418 pinctrl-0 = <&i2s0_bus>;
419 status = "disabled";
420 };
421
422 i2s1: i2s@12D60000 {
423 compatible = "samsung,exynos5420-i2s";
424 reg = <0x12D60000 0x100>;
425 dmas = <&pdma1 12
426 &pdma1 11>;
427 dma-names = "tx", "rx";
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900428 clocks = <&clock CLK_I2S1>, <&clock CLK_SCLK_I2S1>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900429 clock-names = "iis", "i2s_opclk0";
430 pinctrl-names = "default";
431 pinctrl-0 = <&i2s1_bus>;
432 status = "disabled";
433 };
434
435 i2s2: i2s@12D70000 {
436 compatible = "samsung,exynos5420-i2s";
437 reg = <0x12D70000 0x100>;
438 dmas = <&pdma0 12
439 &pdma0 11>;
440 dma-names = "tx", "rx";
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900441 clocks = <&clock CLK_I2S2>, <&clock CLK_SCLK_I2S2>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900442 clock-names = "iis", "i2s_opclk0";
443 pinctrl-names = "default";
444 pinctrl-0 = <&i2s2_bus>;
445 status = "disabled";
446 };
447
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900448 spi_0: spi@12d20000 {
449 compatible = "samsung,exynos4210-spi";
450 reg = <0x12d20000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900451 interrupts = <0 68 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900452 dmas = <&pdma0 5
453 &pdma0 4>;
454 dma-names = "tx", "rx";
455 #address-cells = <1>;
456 #size-cells = <0>;
457 pinctrl-names = "default";
458 pinctrl-0 = <&spi0_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900459 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900460 clock-names = "spi", "spi_busclk0";
461 status = "disabled";
462 };
463
464 spi_1: spi@12d30000 {
465 compatible = "samsung,exynos4210-spi";
466 reg = <0x12d30000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900467 interrupts = <0 69 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900468 dmas = <&pdma1 5
469 &pdma1 4>;
470 dma-names = "tx", "rx";
471 #address-cells = <1>;
472 #size-cells = <0>;
473 pinctrl-names = "default";
474 pinctrl-0 = <&spi1_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900475 clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900476 clock-names = "spi", "spi_busclk0";
477 status = "disabled";
478 };
479
480 spi_2: spi@12d40000 {
481 compatible = "samsung,exynos4210-spi";
482 reg = <0x12d40000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900483 interrupts = <0 70 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900484 dmas = <&pdma0 7
485 &pdma0 6>;
486 dma-names = "tx", "rx";
487 #address-cells = <1>;
488 #size-cells = <0>;
489 pinctrl-names = "default";
490 pinctrl-0 = <&spi2_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900491 clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900492 clock-names = "spi", "spi_busclk0";
493 status = "disabled";
494 };
495
Arun Kumar K8e371a92014-05-09 06:06:24 +0900496 uart_0: serial@12C00000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900497 clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900498 clock-names = "uart", "clk_uart_baud0";
499 };
500
Arun Kumar K8e371a92014-05-09 06:06:24 +0900501 uart_1: serial@12C10000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900502 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900503 clock-names = "uart", "clk_uart_baud0";
504 };
505
Arun Kumar K8e371a92014-05-09 06:06:24 +0900506 uart_2: serial@12C20000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900507 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900508 clock-names = "uart", "clk_uart_baud0";
509 };
510
Arun Kumar K8e371a92014-05-09 06:06:24 +0900511 uart_3: serial@12C30000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900512 clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900513 clock-names = "uart", "clk_uart_baud0";
514 };
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900515
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900516 pwm: pwm@12dd0000 {
517 compatible = "samsung,exynos4210-pwm";
518 reg = <0x12dd0000 0x100>;
519 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
520 #pwm-cells = <3>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900521 clocks = <&clock CLK_PWM>;
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900522 clock-names = "timers";
523 };
524
Vikas Sajjan1339d332013-08-14 17:15:06 +0900525 dp_phy: video-phy@10040728 {
Vivek Gautame93e5452015-01-09 01:08:48 +0900526 compatible = "samsung,exynos5420-dp-video-phy";
527 samsung,pmu-syscon = <&pmu_system_controller>;
Vikas Sajjan1339d332013-08-14 17:15:06 +0900528 #phy-cells = <0>;
529 };
530
Arun Kumar K8e371a92014-05-09 06:06:24 +0900531 dp: dp-controller@145B0000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900532 clocks = <&clock CLK_DP1>;
Vikas Sajjan1339d332013-08-14 17:15:06 +0900533 clock-names = "dp";
534 phys = <&dp_phy>;
535 phy-names = "dp";
536 };
537
YoungJun Chodc9ec8c2014-07-17 18:01:28 +0900538 mipi_phy: video-phy@10040714 {
539 compatible = "samsung,s5pv210-mipi-video-phy";
540 reg = <0x10040714 12>;
541 #phy-cells = <1>;
542 };
543
YoungJun Cho5a8da522014-07-17 18:01:29 +0900544 dsi@14500000 {
545 compatible = "samsung,exynos5410-mipi-dsi";
546 reg = <0x14500000 0x10000>;
547 interrupts = <0 82 0>;
YoungJun Cho5a8da522014-07-17 18:01:29 +0900548 phys = <&mipi_phy 1>;
549 phy-names = "dsim";
550 clocks = <&clock CLK_DSIM1>, <&clock CLK_SCLK_MIPI1>;
551 clock-names = "bus_clk", "pll_clk";
552 #address-cells = <1>;
553 #size-cells = <0>;
554 status = "disabled";
555 };
556
Arun Kumar K8e371a92014-05-09 06:06:24 +0900557 fimd: fimd@14400000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900558 clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900559 clock-names = "sclk_fimd", "fimd";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900560 power-domains = <&disp_pd>;
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900561 };
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900562
563 adc: adc@12D10000 {
564 compatible = "samsung,exynos-adc-v2";
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100565 reg = <0x12D10000 0x100>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900566 interrupts = <0 106 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900567 clocks = <&clock CLK_TSADC>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900568 clock-names = "adc";
569 #io-channel-cells = <1>;
570 io-channel-ranges;
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100571 samsung,syscon-phandle = <&pmu_system_controller>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900572 status = "disabled";
573 };
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900574
575 i2c_0: i2c@12C60000 {
576 compatible = "samsung,s3c2440-i2c";
577 reg = <0x12C60000 0x100>;
578 interrupts = <0 56 0>;
579 #address-cells = <1>;
580 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900581 clocks = <&clock CLK_I2C0>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900582 clock-names = "i2c";
583 pinctrl-names = "default";
584 pinctrl-0 = <&i2c0_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900585 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900586 status = "disabled";
587 };
588
589 i2c_1: i2c@12C70000 {
590 compatible = "samsung,s3c2440-i2c";
591 reg = <0x12C70000 0x100>;
592 interrupts = <0 57 0>;
593 #address-cells = <1>;
594 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900595 clocks = <&clock CLK_I2C1>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900596 clock-names = "i2c";
597 pinctrl-names = "default";
598 pinctrl-0 = <&i2c1_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900599 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900600 status = "disabled";
601 };
602
603 i2c_2: i2c@12C80000 {
604 compatible = "samsung,s3c2440-i2c";
605 reg = <0x12C80000 0x100>;
606 interrupts = <0 58 0>;
607 #address-cells = <1>;
608 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900609 clocks = <&clock CLK_I2C2>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900610 clock-names = "i2c";
611 pinctrl-names = "default";
612 pinctrl-0 = <&i2c2_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900613 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900614 status = "disabled";
615 };
616
617 i2c_3: i2c@12C90000 {
618 compatible = "samsung,s3c2440-i2c";
619 reg = <0x12C90000 0x100>;
620 interrupts = <0 59 0>;
621 #address-cells = <1>;
622 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900623 clocks = <&clock CLK_I2C3>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900624 clock-names = "i2c";
625 pinctrl-names = "default";
626 pinctrl-0 = <&i2c3_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900627 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900628 status = "disabled";
629 };
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900630
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900631 hsi2c_4: i2c@12CA0000 {
632 compatible = "samsung,exynos5-hsi2c";
633 reg = <0x12CA0000 0x1000>;
634 interrupts = <0 60 0>;
635 #address-cells = <1>;
636 #size-cells = <0>;
637 pinctrl-names = "default";
638 pinctrl-0 = <&i2c4_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530639 clocks = <&clock CLK_USI0>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900640 clock-names = "hsi2c";
641 status = "disabled";
642 };
643
644 hsi2c_5: i2c@12CB0000 {
645 compatible = "samsung,exynos5-hsi2c";
646 reg = <0x12CB0000 0x1000>;
647 interrupts = <0 61 0>;
648 #address-cells = <1>;
649 #size-cells = <0>;
650 pinctrl-names = "default";
651 pinctrl-0 = <&i2c5_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530652 clocks = <&clock CLK_USI1>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900653 clock-names = "hsi2c";
654 status = "disabled";
655 };
656
657 hsi2c_6: i2c@12CC0000 {
658 compatible = "samsung,exynos5-hsi2c";
659 reg = <0x12CC0000 0x1000>;
660 interrupts = <0 62 0>;
661 #address-cells = <1>;
662 #size-cells = <0>;
663 pinctrl-names = "default";
664 pinctrl-0 = <&i2c6_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530665 clocks = <&clock CLK_USI2>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900666 clock-names = "hsi2c";
667 status = "disabled";
668 };
669
670 hsi2c_7: i2c@12CD0000 {
671 compatible = "samsung,exynos5-hsi2c";
672 reg = <0x12CD0000 0x1000>;
673 interrupts = <0 63 0>;
674 #address-cells = <1>;
675 #size-cells = <0>;
676 pinctrl-names = "default";
677 pinctrl-0 = <&i2c7_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530678 clocks = <&clock CLK_USI3>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900679 clock-names = "hsi2c";
680 status = "disabled";
681 };
682
683 hsi2c_8: i2c@12E00000 {
684 compatible = "samsung,exynos5-hsi2c";
685 reg = <0x12E00000 0x1000>;
686 interrupts = <0 87 0>;
687 #address-cells = <1>;
688 #size-cells = <0>;
689 pinctrl-names = "default";
690 pinctrl-0 = <&i2c8_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530691 clocks = <&clock CLK_USI4>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900692 clock-names = "hsi2c";
693 status = "disabled";
694 };
695
696 hsi2c_9: i2c@12E10000 {
697 compatible = "samsung,exynos5-hsi2c";
698 reg = <0x12E10000 0x1000>;
699 interrupts = <0 88 0>;
700 #address-cells = <1>;
701 #size-cells = <0>;
702 pinctrl-names = "default";
703 pinctrl-0 = <&i2c9_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530704 clocks = <&clock CLK_USI5>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900705 clock-names = "hsi2c";
706 status = "disabled";
707 };
708
709 hsi2c_10: i2c@12E20000 {
710 compatible = "samsung,exynos5-hsi2c";
711 reg = <0x12E20000 0x1000>;
712 interrupts = <0 203 0>;
713 #address-cells = <1>;
714 #size-cells = <0>;
715 pinctrl-names = "default";
716 pinctrl-0 = <&i2c10_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530717 clocks = <&clock CLK_USI6>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900718 clock-names = "hsi2c";
719 status = "disabled";
720 };
721
Arun Kumar K8e371a92014-05-09 06:06:24 +0900722 hdmi: hdmi@14530000 {
Rahul Sharma2963c552014-05-16 05:23:16 +0900723 compatible = "samsung,exynos5420-hdmi";
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900724 reg = <0x14530000 0x70000>;
725 interrupts = <0 95 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900726 clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
727 <&clock CLK_DOUT_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
728 <&clock CLK_MOUT_HDMI>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900729 clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
730 "sclk_hdmiphy", "mout_hdmi";
Rahul Sharma6ac189f2014-05-16 05:23:21 +0900731 phy = <&hdmiphy>;
Rahul Sharma3a7e5dd2014-05-23 02:45:45 +0900732 samsung,syscon-phandle = <&pmu_system_controller>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900733 status = "disabled";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900734 power-domains = <&disp_pd>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900735 };
736
Rahul Sharma6ac189f2014-05-16 05:23:21 +0900737 hdmiphy: hdmiphy@145D0000 {
738 reg = <0x145D0000 0x20>;
739 };
740
Arun Kumar K8e371a92014-05-09 06:06:24 +0900741 mixer: mixer@14450000 {
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900742 compatible = "samsung,exynos5420-mixer";
743 reg = <0x14450000 0x10000>;
744 interrupts = <0 94 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900745 clocks = <&clock CLK_MIXER>, <&clock CLK_SCLK_HDMI>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900746 clock-names = "mixer", "sclk_hdmi";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900747 power-domains = <&disp_pd>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900748 };
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900749
750 gsc_0: video-scaler@13e00000 {
751 compatible = "samsung,exynos5-gsc";
752 reg = <0x13e00000 0x1000>;
753 interrupts = <0 85 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900754 clocks = <&clock CLK_GSCL0>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900755 clock-names = "gscl";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900756 power-domains = <&gsc_pd>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900757 };
758
759 gsc_1: video-scaler@13e10000 {
760 compatible = "samsung,exynos5-gsc";
761 reg = <0x13e10000 0x1000>;
762 interrupts = <0 86 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900763 clocks = <&clock CLK_GSCL1>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900764 clock-names = "gscl";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900765 power-domains = <&gsc_pd>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900766 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900767
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900768 pmu_system_controller: system-controller@10040000 {
769 compatible = "samsung,exynos5420-pmu", "syscon";
770 reg = <0x10040000 0x5000>;
Tomasz Figad19bb392014-06-24 18:08:27 +0200771 clock-names = "clkout16";
772 clocks = <&clock CLK_FIN_PLL>;
773 #clock-cells = <1>;
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900774 };
775
Vivek Gautamdfbbdbf2014-05-22 07:49:13 +0900776 sysreg_system_controller: syscon@10050000 {
777 compatible = "samsung,exynos5-sysreg", "syscon";
778 reg = <0x10050000 0x5000>;
779 };
780
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900781 tmu_cpu0: tmu@10060000 {
782 compatible = "samsung,exynos5420-tmu";
783 reg = <0x10060000 0x100>;
784 interrupts = <0 65 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900785 clocks = <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900786 clock-names = "tmu_apbif";
787 };
788
789 tmu_cpu1: tmu@10064000 {
790 compatible = "samsung,exynos5420-tmu";
791 reg = <0x10064000 0x100>;
792 interrupts = <0 183 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900793 clocks = <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900794 clock-names = "tmu_apbif";
795 };
796
797 tmu_cpu2: tmu@10068000 {
798 compatible = "samsung,exynos5420-tmu-ext-triminfo";
799 reg = <0x10068000 0x100>, <0x1006c000 0x4>;
800 interrupts = <0 184 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900801 clocks = <&clock CLK_TMU>, <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900802 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
803 };
804
805 tmu_cpu3: tmu@1006c000 {
806 compatible = "samsung,exynos5420-tmu-ext-triminfo";
807 reg = <0x1006c000 0x100>, <0x100a0000 0x4>;
808 interrupts = <0 185 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900809 clocks = <&clock CLK_TMU>, <&clock CLK_TMU_GPU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900810 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
811 };
812
813 tmu_gpu: tmu@100a0000 {
814 compatible = "samsung,exynos5420-tmu-ext-triminfo";
815 reg = <0x100a0000 0x100>, <0x10068000 0x4>;
816 interrupts = <0 215 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900817 clocks = <&clock CLK_TMU_GPU>, <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900818 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
819 };
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900820
Arun Kumar K8e371a92014-05-09 06:06:24 +0900821 watchdog: watchdog@101D0000 {
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900822 compatible = "samsung,exynos5420-wdt";
823 reg = <0x101D0000 0x100>;
824 interrupts = <0 42 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900825 clocks = <&clock CLK_WDT>;
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900826 clock-names = "watchdog";
827 samsung,syscon-phandle = <&pmu_system_controller>;
828 };
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900829
Arun Kumar K8e371a92014-05-09 06:06:24 +0900830 sss: sss@10830000 {
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900831 compatible = "samsung,exynos4210-secss";
832 reg = <0x10830000 0x10000>;
833 interrupts = <0 112 0>;
Beomho Seoab3a1582014-05-23 02:38:48 +0900834 clocks = <&clock CLK_SSS>;
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900835 clock-names = "secss";
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900836 };
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900837
Vivek Gautamf0702672014-05-16 06:38:01 +0900838 usbdrd3_0: usb@12000000 {
839 compatible = "samsung,exynos5250-dwusb3";
840 clocks = <&clock CLK_USBD300>;
841 clock-names = "usbdrd30";
842 #address-cells = <1>;
843 #size-cells = <1>;
844 ranges;
845
Sjoerd Simonse1c69ef2014-09-25 17:32:14 +0900846 usbdrd_dwc3_0: dwc3 {
Vivek Gautamf0702672014-05-16 06:38:01 +0900847 compatible = "snps,dwc3";
848 reg = <0x12000000 0x10000>;
849 interrupts = <0 72 0>;
850 phys = <&usbdrd_phy0 0>, <&usbdrd_phy0 1>;
851 phy-names = "usb2-phy", "usb3-phy";
852 };
853 };
854
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900855 usbdrd_phy0: phy@12100000 {
856 compatible = "samsung,exynos5420-usbdrd-phy";
857 reg = <0x12100000 0x100>;
858 clocks = <&clock CLK_USBD300>, <&clock CLK_SCLK_USBPHY300>;
859 clock-names = "phy", "ref";
860 samsung,pmu-syscon = <&pmu_system_controller>;
861 #phy-cells = <1>;
862 };
863
Vivek Gautamf0702672014-05-16 06:38:01 +0900864 usbdrd3_1: usb@12400000 {
865 compatible = "samsung,exynos5250-dwusb3";
866 clocks = <&clock CLK_USBD301>;
867 clock-names = "usbdrd30";
868 #address-cells = <1>;
869 #size-cells = <1>;
870 ranges;
871
Sjoerd Simonse1c69ef2014-09-25 17:32:14 +0900872 usbdrd_dwc3_1: dwc3 {
Vivek Gautamf0702672014-05-16 06:38:01 +0900873 compatible = "snps,dwc3";
874 reg = <0x12400000 0x10000>;
875 interrupts = <0 73 0>;
876 phys = <&usbdrd_phy1 0>, <&usbdrd_phy1 1>;
877 phy-names = "usb2-phy", "usb3-phy";
878 };
879 };
880
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900881 usbdrd_phy1: phy@12500000 {
882 compatible = "samsung,exynos5420-usbdrd-phy";
883 reg = <0x12500000 0x100>;
884 clocks = <&clock CLK_USBD301>, <&clock CLK_SCLK_USBPHY301>;
885 clock-names = "phy", "ref";
886 samsung,pmu-syscon = <&pmu_system_controller>;
887 #phy-cells = <1>;
888 };
Vivek Gautam8d535262014-05-22 07:50:52 +0900889
Vivek Gautam6674fd92014-05-22 07:51:59 +0900890 usbhost2: usb@12110000 {
891 compatible = "samsung,exynos4210-ehci";
892 reg = <0x12110000 0x100>;
893 interrupts = <0 71 0>;
894
895 clocks = <&clock CLK_USBH20>;
896 clock-names = "usbhost";
897 #address-cells = <1>;
898 #size-cells = <0>;
899 port@0 {
900 reg = <0>;
901 phys = <&usb2_phy 1>;
902 };
903 };
904
905 usbhost1: usb@12120000 {
906 compatible = "samsung,exynos4210-ohci";
907 reg = <0x12120000 0x100>;
908 interrupts = <0 71 0>;
909
910 clocks = <&clock CLK_USBH20>;
911 clock-names = "usbhost";
912 #address-cells = <1>;
913 #size-cells = <0>;
914 port@0 {
915 reg = <0>;
916 phys = <&usb2_phy 1>;
917 };
918 };
919
Vivek Gautam8d535262014-05-22 07:50:52 +0900920 usb2_phy: phy@12130000 {
921 compatible = "samsung,exynos5250-usb2-phy";
922 reg = <0x12130000 0x100>;
923 clocks = <&clock CLK_USBH20>, <&clock CLK_SCLK_USBPHY300>;
924 clock-names = "phy", "ref";
925 #phy-cells = <1>;
926 samsung,sysreg-phandle = <&sysreg_system_controller>;
927 samsung,pmureg-phandle = <&pmu_system_controller>;
928 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900929};