Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /************************************************************************** |
| 2 | * |
| 3 | * Copyright (c) 2006-2007 Tungsten Graphics, Inc., Cedar Park, TX., USA |
| 4 | * All Rights Reserved. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the |
| 8 | * "Software"), to deal in the Software without restriction, including |
| 9 | * without limitation the rights to use, copy, modify, merge, publish, |
| 10 | * distribute, sub license, and/or sell copies of the Software, and to |
| 11 | * permit persons to whom the Software is furnished to do so, subject to |
| 12 | * the following conditions: |
| 13 | * |
| 14 | * The above copyright notice and this permission notice (including the |
| 15 | * next paragraph) shall be included in all copies or substantial portions |
| 16 | * of the Software. |
| 17 | * |
| 18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 19 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 20 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL |
| 21 | * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, |
| 22 | * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR |
| 23 | * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE |
| 24 | * USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 25 | * |
| 26 | **************************************************************************/ |
| 27 | /* |
| 28 | * Authors: Thomas Hellström <thomas-at-tungstengraphics-dot-com> |
| 29 | */ |
| 30 | |
Paul Gortmaker | 2d1a8a4 | 2011-08-30 18:16:33 -0400 | [diff] [blame] | 31 | #include <linux/export.h> |
Chris Wilson | b46b54a | 2017-01-21 18:19:44 +0000 | [diff] [blame] | 32 | #include <linux/highmem.h> |
| 33 | |
| 34 | #include <drm/drm_cache.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 35 | |
| 36 | #if defined(CONFIG_X86) |
Ben Widawsky | b04d4a3 | 2014-12-15 12:26:46 -0800 | [diff] [blame] | 37 | #include <asm/smp.h> |
Ross Zwisler | 2a0c772 | 2014-02-26 12:06:51 -0700 | [diff] [blame] | 38 | |
| 39 | /* |
| 40 | * clflushopt is an unordered instruction which needs fencing with mfence or |
| 41 | * sfence to avoid ordering issues. For drm_clflush_page this fencing happens |
| 42 | * in the caller. |
| 43 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 44 | static void |
| 45 | drm_clflush_page(struct page *page) |
| 46 | { |
| 47 | uint8_t *page_virtual; |
| 48 | unsigned int i; |
Dave Airlie | 87229ad | 2012-09-19 11:12:41 +1000 | [diff] [blame] | 49 | const int size = boot_cpu_data.x86_clflush_size; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 50 | |
| 51 | if (unlikely(page == NULL)) |
| 52 | return; |
| 53 | |
Cong Wang | 1c9c20f | 2011-11-25 23:14:20 +0800 | [diff] [blame] | 54 | page_virtual = kmap_atomic(page); |
Dave Airlie | 87229ad | 2012-09-19 11:12:41 +1000 | [diff] [blame] | 55 | for (i = 0; i < PAGE_SIZE; i += size) |
Ross Zwisler | 2a0c772 | 2014-02-26 12:06:51 -0700 | [diff] [blame] | 56 | clflushopt(page_virtual + i); |
Cong Wang | 1c9c20f | 2011-11-25 23:14:20 +0800 | [diff] [blame] | 57 | kunmap_atomic(page_virtual); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 58 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 59 | |
Dave Airlie | c9c97b8 | 2009-08-27 09:53:47 +1000 | [diff] [blame] | 60 | static void drm_cache_flush_clflush(struct page *pages[], |
| 61 | unsigned long num_pages) |
| 62 | { |
| 63 | unsigned long i; |
| 64 | |
| 65 | mb(); |
| 66 | for (i = 0; i < num_pages; i++) |
| 67 | drm_clflush_page(*pages++); |
| 68 | mb(); |
| 69 | } |
Dave Airlie | c9c97b8 | 2009-08-27 09:53:47 +1000 | [diff] [blame] | 70 | #endif |
Dave Airlie | ed017d9 | 2009-09-02 09:41:13 +1000 | [diff] [blame] | 71 | |
Gabriel Krisman Bertazi | f0e3672 | 2017-01-09 19:56:48 -0200 | [diff] [blame] | 72 | /** |
| 73 | * drm_clflush_pages - Flush dcache lines of a set of pages. |
| 74 | * @pages: List of pages to be flushed. |
| 75 | * @num_pages: Number of pages in the array. |
| 76 | * |
| 77 | * Flush every data cache line entry that points to an address belonging |
| 78 | * to a page in the array. |
| 79 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 80 | void |
| 81 | drm_clflush_pages(struct page *pages[], unsigned long num_pages) |
| 82 | { |
| 83 | |
| 84 | #if defined(CONFIG_X86) |
Borislav Petkov | 906bf7f | 2016-03-29 17:41:59 +0200 | [diff] [blame] | 85 | if (static_cpu_has(X86_FEATURE_CLFLUSH)) { |
Dave Airlie | c9c97b8 | 2009-08-27 09:53:47 +1000 | [diff] [blame] | 86 | drm_cache_flush_clflush(pages, num_pages); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 87 | return; |
| 88 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 89 | |
Ben Widawsky | b04d4a3 | 2014-12-15 12:26:46 -0800 | [diff] [blame] | 90 | if (wbinvd_on_all_cpus()) |
Dave Airlie | c9c97b8 | 2009-08-27 09:53:47 +1000 | [diff] [blame] | 91 | printk(KERN_ERR "Timed out waiting for cache flush.\n"); |
| 92 | |
| 93 | #elif defined(__powerpc__) |
| 94 | unsigned long i; |
| 95 | for (i = 0; i < num_pages; i++) { |
| 96 | struct page *page = pages[i]; |
| 97 | void *page_virtual; |
| 98 | |
| 99 | if (unlikely(page == NULL)) |
| 100 | continue; |
| 101 | |
Cong Wang | 1c9c20f | 2011-11-25 23:14:20 +0800 | [diff] [blame] | 102 | page_virtual = kmap_atomic(page); |
Dave Airlie | c9c97b8 | 2009-08-27 09:53:47 +1000 | [diff] [blame] | 103 | flush_dcache_range((unsigned long)page_virtual, |
| 104 | (unsigned long)page_virtual + PAGE_SIZE); |
Cong Wang | 1c9c20f | 2011-11-25 23:14:20 +0800 | [diff] [blame] | 105 | kunmap_atomic(page_virtual); |
Dave Airlie | c9c97b8 | 2009-08-27 09:53:47 +1000 | [diff] [blame] | 106 | } |
| 107 | #else |
Dave Airlie | ed017d9 | 2009-09-02 09:41:13 +1000 | [diff] [blame] | 108 | printk(KERN_ERR "Architecture has no drm_cache.c support\n"); |
| 109 | WARN_ON_ONCE(1); |
Dave Airlie | e0f0754 | 2008-10-07 13:41:49 +1000 | [diff] [blame] | 110 | #endif |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 111 | } |
| 112 | EXPORT_SYMBOL(drm_clflush_pages); |
Daniel Vetter | 6d5cd9c | 2012-03-25 19:47:30 +0200 | [diff] [blame] | 113 | |
Gabriel Krisman Bertazi | f0e3672 | 2017-01-09 19:56:48 -0200 | [diff] [blame] | 114 | /** |
| 115 | * drm_clflush_sg - Flush dcache lines pointing to a scather-gather. |
| 116 | * @st: struct sg_table. |
| 117 | * |
| 118 | * Flush every data cache line entry that points to an address in the |
| 119 | * sg. |
| 120 | */ |
Daniel Vetter | 6d5cd9c | 2012-03-25 19:47:30 +0200 | [diff] [blame] | 121 | void |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 122 | drm_clflush_sg(struct sg_table *st) |
| 123 | { |
| 124 | #if defined(CONFIG_X86) |
Borislav Petkov | 906bf7f | 2016-03-29 17:41:59 +0200 | [diff] [blame] | 125 | if (static_cpu_has(X86_FEATURE_CLFLUSH)) { |
Imre Deak | f5ddf69 | 2013-02-18 19:28:01 +0200 | [diff] [blame] | 126 | struct sg_page_iter sg_iter; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 127 | |
| 128 | mb(); |
Imre Deak | f5ddf69 | 2013-02-18 19:28:01 +0200 | [diff] [blame] | 129 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 130 | drm_clflush_page(sg_page_iter_page(&sg_iter)); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 131 | mb(); |
| 132 | |
| 133 | return; |
| 134 | } |
| 135 | |
Ben Widawsky | b04d4a3 | 2014-12-15 12:26:46 -0800 | [diff] [blame] | 136 | if (wbinvd_on_all_cpus()) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 137 | printk(KERN_ERR "Timed out waiting for cache flush.\n"); |
| 138 | #else |
| 139 | printk(KERN_ERR "Architecture has no drm_cache.c support\n"); |
| 140 | WARN_ON_ONCE(1); |
| 141 | #endif |
| 142 | } |
| 143 | EXPORT_SYMBOL(drm_clflush_sg); |
| 144 | |
Gabriel Krisman Bertazi | f0e3672 | 2017-01-09 19:56:48 -0200 | [diff] [blame] | 145 | /** |
| 146 | * drm_clflush_virt_range - Flush dcache lines of a region |
| 147 | * @addr: Initial kernel memory address. |
| 148 | * @length: Region size. |
| 149 | * |
| 150 | * Flush every data cache line entry that points to an address in the |
| 151 | * region requested. |
| 152 | */ |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 153 | void |
Ville Syrjälä | c2d1535 | 2014-04-01 12:59:08 +0300 | [diff] [blame] | 154 | drm_clflush_virt_range(void *addr, unsigned long length) |
Daniel Vetter | 6d5cd9c | 2012-03-25 19:47:30 +0200 | [diff] [blame] | 155 | { |
| 156 | #if defined(CONFIG_X86) |
Borislav Petkov | 906bf7f | 2016-03-29 17:41:59 +0200 | [diff] [blame] | 157 | if (static_cpu_has(X86_FEATURE_CLFLUSH)) { |
Chris Wilson | afcd950 | 2015-06-10 15:58:01 +0100 | [diff] [blame] | 158 | const int size = boot_cpu_data.x86_clflush_size; |
Ville Syrjälä | c2d1535 | 2014-04-01 12:59:08 +0300 | [diff] [blame] | 159 | void *end = addr + length; |
Chris Wilson | afcd950 | 2015-06-10 15:58:01 +0100 | [diff] [blame] | 160 | addr = (void *)(((unsigned long)addr) & -size); |
Daniel Vetter | 6d5cd9c | 2012-03-25 19:47:30 +0200 | [diff] [blame] | 161 | mb(); |
Chris Wilson | afcd950 | 2015-06-10 15:58:01 +0100 | [diff] [blame] | 162 | for (; addr < end; addr += size) |
Ross Zwisler | 7927096 | 2014-05-14 09:41:12 -0600 | [diff] [blame] | 163 | clflushopt(addr); |
Chris Wilson | 396f5d6 | 2016-07-07 09:41:12 +0100 | [diff] [blame] | 164 | clflushopt(end - 1); /* force serialisation */ |
Daniel Vetter | 6d5cd9c | 2012-03-25 19:47:30 +0200 | [diff] [blame] | 165 | mb(); |
| 166 | return; |
| 167 | } |
| 168 | |
Ben Widawsky | b04d4a3 | 2014-12-15 12:26:46 -0800 | [diff] [blame] | 169 | if (wbinvd_on_all_cpus()) |
Daniel Vetter | 6d5cd9c | 2012-03-25 19:47:30 +0200 | [diff] [blame] | 170 | printk(KERN_ERR "Timed out waiting for cache flush.\n"); |
| 171 | #else |
| 172 | printk(KERN_ERR "Architecture has no drm_cache.c support\n"); |
| 173 | WARN_ON_ONCE(1); |
| 174 | #endif |
| 175 | } |
| 176 | EXPORT_SYMBOL(drm_clflush_virt_range); |