blob: c3b9aaccdf4227bf668748723a592276131fbdfa [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/**************************************************************************
2 *
3 * Copyright (c) 2006-2007 Tungsten Graphics, Inc., Cedar Park, TX., USA
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27/*
28 * Authors: Thomas Hellström <thomas-at-tungstengraphics-dot-com>
29 */
30
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
Chris Wilsonb46b54a2017-01-21 18:19:44 +000032#include <linux/highmem.h>
33
34#include <drm/drm_cache.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035
36#if defined(CONFIG_X86)
Ben Widawskyb04d4a32014-12-15 12:26:46 -080037#include <asm/smp.h>
Ross Zwisler2a0c7722014-02-26 12:06:51 -070038
39/*
40 * clflushopt is an unordered instruction which needs fencing with mfence or
41 * sfence to avoid ordering issues. For drm_clflush_page this fencing happens
42 * in the caller.
43 */
Eric Anholt673a3942008-07-30 12:06:12 -070044static void
45drm_clflush_page(struct page *page)
46{
47 uint8_t *page_virtual;
48 unsigned int i;
Dave Airlie87229ad2012-09-19 11:12:41 +100049 const int size = boot_cpu_data.x86_clflush_size;
Eric Anholt673a3942008-07-30 12:06:12 -070050
51 if (unlikely(page == NULL))
52 return;
53
Cong Wang1c9c20f2011-11-25 23:14:20 +080054 page_virtual = kmap_atomic(page);
Dave Airlie87229ad2012-09-19 11:12:41 +100055 for (i = 0; i < PAGE_SIZE; i += size)
Ross Zwisler2a0c7722014-02-26 12:06:51 -070056 clflushopt(page_virtual + i);
Cong Wang1c9c20f2011-11-25 23:14:20 +080057 kunmap_atomic(page_virtual);
Eric Anholt673a3942008-07-30 12:06:12 -070058}
Eric Anholt673a3942008-07-30 12:06:12 -070059
Dave Airliec9c97b82009-08-27 09:53:47 +100060static void drm_cache_flush_clflush(struct page *pages[],
61 unsigned long num_pages)
62{
63 unsigned long i;
64
65 mb();
66 for (i = 0; i < num_pages; i++)
67 drm_clflush_page(*pages++);
68 mb();
69}
Dave Airliec9c97b82009-08-27 09:53:47 +100070#endif
Dave Airlieed017d92009-09-02 09:41:13 +100071
Gabriel Krisman Bertazif0e36722017-01-09 19:56:48 -020072/**
73 * drm_clflush_pages - Flush dcache lines of a set of pages.
74 * @pages: List of pages to be flushed.
75 * @num_pages: Number of pages in the array.
76 *
77 * Flush every data cache line entry that points to an address belonging
78 * to a page in the array.
79 */
Eric Anholt673a3942008-07-30 12:06:12 -070080void
81drm_clflush_pages(struct page *pages[], unsigned long num_pages)
82{
83
84#if defined(CONFIG_X86)
Borislav Petkov906bf7f2016-03-29 17:41:59 +020085 if (static_cpu_has(X86_FEATURE_CLFLUSH)) {
Dave Airliec9c97b82009-08-27 09:53:47 +100086 drm_cache_flush_clflush(pages, num_pages);
Eric Anholt673a3942008-07-30 12:06:12 -070087 return;
88 }
Eric Anholt673a3942008-07-30 12:06:12 -070089
Ben Widawskyb04d4a32014-12-15 12:26:46 -080090 if (wbinvd_on_all_cpus())
Dave Airliec9c97b82009-08-27 09:53:47 +100091 printk(KERN_ERR "Timed out waiting for cache flush.\n");
92
93#elif defined(__powerpc__)
94 unsigned long i;
95 for (i = 0; i < num_pages; i++) {
96 struct page *page = pages[i];
97 void *page_virtual;
98
99 if (unlikely(page == NULL))
100 continue;
101
Cong Wang1c9c20f2011-11-25 23:14:20 +0800102 page_virtual = kmap_atomic(page);
Dave Airliec9c97b82009-08-27 09:53:47 +1000103 flush_dcache_range((unsigned long)page_virtual,
104 (unsigned long)page_virtual + PAGE_SIZE);
Cong Wang1c9c20f2011-11-25 23:14:20 +0800105 kunmap_atomic(page_virtual);
Dave Airliec9c97b82009-08-27 09:53:47 +1000106 }
107#else
Dave Airlieed017d92009-09-02 09:41:13 +1000108 printk(KERN_ERR "Architecture has no drm_cache.c support\n");
109 WARN_ON_ONCE(1);
Dave Airliee0f07542008-10-07 13:41:49 +1000110#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700111}
112EXPORT_SYMBOL(drm_clflush_pages);
Daniel Vetter6d5cd9c2012-03-25 19:47:30 +0200113
Gabriel Krisman Bertazif0e36722017-01-09 19:56:48 -0200114/**
115 * drm_clflush_sg - Flush dcache lines pointing to a scather-gather.
116 * @st: struct sg_table.
117 *
118 * Flush every data cache line entry that points to an address in the
119 * sg.
120 */
Daniel Vetter6d5cd9c2012-03-25 19:47:30 +0200121void
Chris Wilson9da3da62012-06-01 15:20:22 +0100122drm_clflush_sg(struct sg_table *st)
123{
124#if defined(CONFIG_X86)
Borislav Petkov906bf7f2016-03-29 17:41:59 +0200125 if (static_cpu_has(X86_FEATURE_CLFLUSH)) {
Imre Deakf5ddf692013-02-18 19:28:01 +0200126 struct sg_page_iter sg_iter;
Chris Wilson9da3da62012-06-01 15:20:22 +0100127
128 mb();
Imre Deakf5ddf692013-02-18 19:28:01 +0200129 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +0200130 drm_clflush_page(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +0100131 mb();
132
133 return;
134 }
135
Ben Widawskyb04d4a32014-12-15 12:26:46 -0800136 if (wbinvd_on_all_cpus())
Chris Wilson9da3da62012-06-01 15:20:22 +0100137 printk(KERN_ERR "Timed out waiting for cache flush.\n");
138#else
139 printk(KERN_ERR "Architecture has no drm_cache.c support\n");
140 WARN_ON_ONCE(1);
141#endif
142}
143EXPORT_SYMBOL(drm_clflush_sg);
144
Gabriel Krisman Bertazif0e36722017-01-09 19:56:48 -0200145/**
146 * drm_clflush_virt_range - Flush dcache lines of a region
147 * @addr: Initial kernel memory address.
148 * @length: Region size.
149 *
150 * Flush every data cache line entry that points to an address in the
151 * region requested.
152 */
Chris Wilson9da3da62012-06-01 15:20:22 +0100153void
Ville Syrjäläc2d15352014-04-01 12:59:08 +0300154drm_clflush_virt_range(void *addr, unsigned long length)
Daniel Vetter6d5cd9c2012-03-25 19:47:30 +0200155{
156#if defined(CONFIG_X86)
Borislav Petkov906bf7f2016-03-29 17:41:59 +0200157 if (static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilsonafcd9502015-06-10 15:58:01 +0100158 const int size = boot_cpu_data.x86_clflush_size;
Ville Syrjäläc2d15352014-04-01 12:59:08 +0300159 void *end = addr + length;
Chris Wilsonafcd9502015-06-10 15:58:01 +0100160 addr = (void *)(((unsigned long)addr) & -size);
Daniel Vetter6d5cd9c2012-03-25 19:47:30 +0200161 mb();
Chris Wilsonafcd9502015-06-10 15:58:01 +0100162 for (; addr < end; addr += size)
Ross Zwisler79270962014-05-14 09:41:12 -0600163 clflushopt(addr);
Chris Wilson396f5d62016-07-07 09:41:12 +0100164 clflushopt(end - 1); /* force serialisation */
Daniel Vetter6d5cd9c2012-03-25 19:47:30 +0200165 mb();
166 return;
167 }
168
Ben Widawskyb04d4a32014-12-15 12:26:46 -0800169 if (wbinvd_on_all_cpus())
Daniel Vetter6d5cd9c2012-03-25 19:47:30 +0200170 printk(KERN_ERR "Timed out waiting for cache flush.\n");
171#else
172 printk(KERN_ERR "Architecture has no drm_cache.c support\n");
173 WARN_ON_ONCE(1);
174#endif
175}
176EXPORT_SYMBOL(drm_clflush_virt_range);