| /* |
| * Copyright 2012 Red Hat Inc. |
| * |
| * Permission is hereby granted, free of charge, to any person obtaining a |
| * copy of this software and associated documentation files (the "Software"), |
| * to deal in the Software without restriction, including without limitation |
| * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| * and/or sell copies of the Software, and to permit persons to whom the |
| * Software is furnished to do so, subject to the following conditions: |
| * |
| * The above copyright notice and this permission notice shall be included in |
| * all copies or substantial portions of the Software. |
| * |
| * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| * OTHER DEALINGS IN THE SOFTWARE. |
| * |
| * Authors: Ben Skeggs |
| */ |
| |
| #include <subdev/bios.h> |
| #include <subdev/bus.h> |
| #include <subdev/gpio.h> |
| #include <subdev/i2c.h> |
| #include <subdev/clock.h> |
| #include <subdev/therm.h> |
| #include <subdev/mxm.h> |
| #include <subdev/devinit.h> |
| #include <subdev/mc.h> |
| #include <subdev/timer.h> |
| #include <subdev/fb.h> |
| #include <subdev/ltcg.h> |
| #include <subdev/ibus.h> |
| #include <subdev/instmem.h> |
| #include <subdev/vm.h> |
| #include <subdev/bar.h> |
| #include <subdev/pwr.h> |
| #include <subdev/volt.h> |
| |
| #include <engine/device.h> |
| #include <engine/dmaobj.h> |
| #include <engine/fifo.h> |
| #include <engine/software.h> |
| #include <engine/graph.h> |
| #include <engine/vp.h> |
| #include <engine/bsp.h> |
| #include <engine/ppp.h> |
| #include <engine/copy.h> |
| #include <engine/disp.h> |
| #include <engine/perfmon.h> |
| |
| int |
| nvc0_identify(struct nouveau_device *device) |
| { |
| switch (device->chipset) { |
| case 0xc0: |
| device->cname = "GF100"; |
| device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass; |
| device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass; |
| device->oclass[NVDEV_SUBDEV_I2C ] = &nv94_i2c_oclass; |
| device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass; |
| device->oclass[NVDEV_SUBDEV_THERM ] = &nva3_therm_oclass; |
| device->oclass[NVDEV_SUBDEV_MXM ] = &nv50_mxm_oclass; |
| device->oclass[NVDEV_SUBDEV_DEVINIT] = nvc0_devinit_oclass; |
| device->oclass[NVDEV_SUBDEV_MC ] = nvc0_mc_oclass; |
| device->oclass[NVDEV_SUBDEV_BUS ] = nvc0_bus_oclass; |
| device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass; |
| device->oclass[NVDEV_SUBDEV_FB ] = nvc0_fb_oclass; |
| device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass; |
| device->oclass[NVDEV_SUBDEV_IBUS ] = &nvc0_ibus_oclass; |
| device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass; |
| device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass; |
| device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass; |
| device->oclass[NVDEV_SUBDEV_PWR ] = &nvc0_pwr_oclass; |
| device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass; |
| device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass; |
| device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass; |
| device->oclass[NVDEV_ENGINE_SW ] = nvc0_software_oclass; |
| device->oclass[NVDEV_ENGINE_GR ] = nvc0_graph_oclass; |
| device->oclass[NVDEV_ENGINE_VP ] = &nvc0_vp_oclass; |
| device->oclass[NVDEV_ENGINE_BSP ] = &nvc0_bsp_oclass; |
| device->oclass[NVDEV_ENGINE_PPP ] = &nvc0_ppp_oclass; |
| device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass; |
| device->oclass[NVDEV_ENGINE_COPY1 ] = &nvc0_copy1_oclass; |
| device->oclass[NVDEV_ENGINE_DISP ] = &nva3_disp_oclass; |
| device->oclass[NVDEV_ENGINE_PERFMON] = &nvc0_perfmon_oclass; |
| break; |
| case 0xc4: |
| device->cname = "GF104"; |
| device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass; |
| device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass; |
| device->oclass[NVDEV_SUBDEV_I2C ] = &nv94_i2c_oclass; |
| device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass; |
| device->oclass[NVDEV_SUBDEV_THERM ] = &nva3_therm_oclass; |
| device->oclass[NVDEV_SUBDEV_MXM ] = &nv50_mxm_oclass; |
| device->oclass[NVDEV_SUBDEV_DEVINIT] = nvc0_devinit_oclass; |
| device->oclass[NVDEV_SUBDEV_MC ] = nvc0_mc_oclass; |
| device->oclass[NVDEV_SUBDEV_BUS ] = nvc0_bus_oclass; |
| device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass; |
| device->oclass[NVDEV_SUBDEV_FB ] = nvc0_fb_oclass; |
| device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass; |
| device->oclass[NVDEV_SUBDEV_IBUS ] = &nvc0_ibus_oclass; |
| device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass; |
| device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass; |
| device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass; |
| device->oclass[NVDEV_SUBDEV_PWR ] = &nvc0_pwr_oclass; |
| device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass; |
| device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass; |
| device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass; |
| device->oclass[NVDEV_ENGINE_SW ] = nvc0_software_oclass; |
| device->oclass[NVDEV_ENGINE_GR ] = nvc3_graph_oclass; |
| device->oclass[NVDEV_ENGINE_VP ] = &nvc0_vp_oclass; |
| device->oclass[NVDEV_ENGINE_BSP ] = &nvc0_bsp_oclass; |
| device->oclass[NVDEV_ENGINE_PPP ] = &nvc0_ppp_oclass; |
| device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass; |
| device->oclass[NVDEV_ENGINE_COPY1 ] = &nvc0_copy1_oclass; |
| device->oclass[NVDEV_ENGINE_DISP ] = &nva3_disp_oclass; |
| device->oclass[NVDEV_ENGINE_PERFMON] = &nvc0_perfmon_oclass; |
| break; |
| case 0xc3: |
| device->cname = "GF106"; |
| device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass; |
| device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass; |
| device->oclass[NVDEV_SUBDEV_I2C ] = &nv94_i2c_oclass; |
| device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass; |
| device->oclass[NVDEV_SUBDEV_THERM ] = &nva3_therm_oclass; |
| device->oclass[NVDEV_SUBDEV_MXM ] = &nv50_mxm_oclass; |
| device->oclass[NVDEV_SUBDEV_DEVINIT] = nvc0_devinit_oclass; |
| device->oclass[NVDEV_SUBDEV_MC ] = nvc3_mc_oclass; |
| device->oclass[NVDEV_SUBDEV_BUS ] = nvc0_bus_oclass; |
| device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass; |
| device->oclass[NVDEV_SUBDEV_FB ] = nvc0_fb_oclass; |
| device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass; |
| device->oclass[NVDEV_SUBDEV_IBUS ] = &nvc0_ibus_oclass; |
| device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass; |
| device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass; |
| device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass; |
| device->oclass[NVDEV_SUBDEV_PWR ] = &nvc0_pwr_oclass; |
| device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass; |
| device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass; |
| device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass; |
| device->oclass[NVDEV_ENGINE_SW ] = nvc0_software_oclass; |
| device->oclass[NVDEV_ENGINE_GR ] = nvc3_graph_oclass; |
| device->oclass[NVDEV_ENGINE_VP ] = &nvc0_vp_oclass; |
| device->oclass[NVDEV_ENGINE_BSP ] = &nvc0_bsp_oclass; |
| device->oclass[NVDEV_ENGINE_PPP ] = &nvc0_ppp_oclass; |
| device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass; |
| device->oclass[NVDEV_ENGINE_DISP ] = &nva3_disp_oclass; |
| device->oclass[NVDEV_ENGINE_PERFMON] = &nvc0_perfmon_oclass; |
| break; |
| case 0xce: |
| device->cname = "GF114"; |
| device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass; |
| device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass; |
| device->oclass[NVDEV_SUBDEV_I2C ] = &nv94_i2c_oclass; |
| device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass; |
| device->oclass[NVDEV_SUBDEV_THERM ] = &nva3_therm_oclass; |
| device->oclass[NVDEV_SUBDEV_MXM ] = &nv50_mxm_oclass; |
| device->oclass[NVDEV_SUBDEV_DEVINIT] = nvc0_devinit_oclass; |
| device->oclass[NVDEV_SUBDEV_MC ] = nvc0_mc_oclass; |
| device->oclass[NVDEV_SUBDEV_BUS ] = nvc0_bus_oclass; |
| device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass; |
| device->oclass[NVDEV_SUBDEV_FB ] = nvc0_fb_oclass; |
| device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass; |
| device->oclass[NVDEV_SUBDEV_IBUS ] = &nvc0_ibus_oclass; |
| device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass; |
| device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass; |
| device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass; |
| device->oclass[NVDEV_SUBDEV_PWR ] = &nvc0_pwr_oclass; |
| device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass; |
| device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass; |
| device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass; |
| device->oclass[NVDEV_ENGINE_SW ] = nvc0_software_oclass; |
| device->oclass[NVDEV_ENGINE_GR ] = nvc3_graph_oclass; |
| device->oclass[NVDEV_ENGINE_VP ] = &nvc0_vp_oclass; |
| device->oclass[NVDEV_ENGINE_BSP ] = &nvc0_bsp_oclass; |
| device->oclass[NVDEV_ENGINE_PPP ] = &nvc0_ppp_oclass; |
| device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass; |
| device->oclass[NVDEV_ENGINE_COPY1 ] = &nvc0_copy1_oclass; |
| device->oclass[NVDEV_ENGINE_DISP ] = &nva3_disp_oclass; |
| device->oclass[NVDEV_ENGINE_PERFMON] = &nvc0_perfmon_oclass; |
| break; |
| case 0xcf: |
| device->cname = "GF116"; |
| device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass; |
| device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass; |
| device->oclass[NVDEV_SUBDEV_I2C ] = &nv94_i2c_oclass; |
| device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass; |
| device->oclass[NVDEV_SUBDEV_THERM ] = &nva3_therm_oclass; |
| device->oclass[NVDEV_SUBDEV_MXM ] = &nv50_mxm_oclass; |
| device->oclass[NVDEV_SUBDEV_DEVINIT] = nvc0_devinit_oclass; |
| device->oclass[NVDEV_SUBDEV_MC ] = nvc3_mc_oclass; |
| device->oclass[NVDEV_SUBDEV_BUS ] = nvc0_bus_oclass; |
| device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass; |
| device->oclass[NVDEV_SUBDEV_FB ] = nvc0_fb_oclass; |
| device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass; |
| device->oclass[NVDEV_SUBDEV_IBUS ] = &nvc0_ibus_oclass; |
| device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass; |
| device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass; |
| device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass; |
| device->oclass[NVDEV_SUBDEV_PWR ] = &nvc0_pwr_oclass; |
| device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass; |
| device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass; |
| device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass; |
| device->oclass[NVDEV_ENGINE_SW ] = nvc0_software_oclass; |
| device->oclass[NVDEV_ENGINE_GR ] = nvc3_graph_oclass; |
| device->oclass[NVDEV_ENGINE_VP ] = &nvc0_vp_oclass; |
| device->oclass[NVDEV_ENGINE_BSP ] = &nvc0_bsp_oclass; |
| device->oclass[NVDEV_ENGINE_PPP ] = &nvc0_ppp_oclass; |
| device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass; |
| device->oclass[NVDEV_ENGINE_COPY1 ] = &nvc0_copy1_oclass; |
| device->oclass[NVDEV_ENGINE_DISP ] = &nva3_disp_oclass; |
| device->oclass[NVDEV_ENGINE_PERFMON] = &nvc0_perfmon_oclass; |
| break; |
| case 0xc1: |
| device->cname = "GF108"; |
| device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass; |
| device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass; |
| device->oclass[NVDEV_SUBDEV_I2C ] = &nv94_i2c_oclass; |
| device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass; |
| device->oclass[NVDEV_SUBDEV_THERM ] = &nva3_therm_oclass; |
| device->oclass[NVDEV_SUBDEV_MXM ] = &nv50_mxm_oclass; |
| device->oclass[NVDEV_SUBDEV_DEVINIT] = nvc0_devinit_oclass; |
| device->oclass[NVDEV_SUBDEV_MC ] = nvc3_mc_oclass; |
| device->oclass[NVDEV_SUBDEV_BUS ] = nvc0_bus_oclass; |
| device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass; |
| device->oclass[NVDEV_SUBDEV_FB ] = nvc0_fb_oclass; |
| device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass; |
| device->oclass[NVDEV_SUBDEV_IBUS ] = &nvc0_ibus_oclass; |
| device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass; |
| device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass; |
| device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass; |
| device->oclass[NVDEV_SUBDEV_PWR ] = &nvc0_pwr_oclass; |
| device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass; |
| device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass; |
| device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass; |
| device->oclass[NVDEV_ENGINE_SW ] = nvc0_software_oclass; |
| device->oclass[NVDEV_ENGINE_GR ] = nvc1_graph_oclass; |
| device->oclass[NVDEV_ENGINE_VP ] = &nvc0_vp_oclass; |
| device->oclass[NVDEV_ENGINE_BSP ] = &nvc0_bsp_oclass; |
| device->oclass[NVDEV_ENGINE_PPP ] = &nvc0_ppp_oclass; |
| device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass; |
| device->oclass[NVDEV_ENGINE_DISP ] = &nva3_disp_oclass; |
| device->oclass[NVDEV_ENGINE_PERFMON] = &nvc0_perfmon_oclass; |
| break; |
| case 0xc8: |
| device->cname = "GF110"; |
| device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass; |
| device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass; |
| device->oclass[NVDEV_SUBDEV_I2C ] = &nv94_i2c_oclass; |
| device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass; |
| device->oclass[NVDEV_SUBDEV_THERM ] = &nva3_therm_oclass; |
| device->oclass[NVDEV_SUBDEV_MXM ] = &nv50_mxm_oclass; |
| device->oclass[NVDEV_SUBDEV_DEVINIT] = nvc0_devinit_oclass; |
| device->oclass[NVDEV_SUBDEV_MC ] = nvc0_mc_oclass; |
| device->oclass[NVDEV_SUBDEV_BUS ] = nvc0_bus_oclass; |
| device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass; |
| device->oclass[NVDEV_SUBDEV_FB ] = nvc0_fb_oclass; |
| device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass; |
| device->oclass[NVDEV_SUBDEV_IBUS ] = &nvc0_ibus_oclass; |
| device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass; |
| device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass; |
| device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass; |
| device->oclass[NVDEV_SUBDEV_PWR ] = &nvc0_pwr_oclass; |
| device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass; |
| device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass; |
| device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass; |
| device->oclass[NVDEV_ENGINE_SW ] = nvc0_software_oclass; |
| device->oclass[NVDEV_ENGINE_GR ] = nvc8_graph_oclass; |
| device->oclass[NVDEV_ENGINE_VP ] = &nvc0_vp_oclass; |
| device->oclass[NVDEV_ENGINE_BSP ] = &nvc0_bsp_oclass; |
| device->oclass[NVDEV_ENGINE_PPP ] = &nvc0_ppp_oclass; |
| device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass; |
| device->oclass[NVDEV_ENGINE_COPY1 ] = &nvc0_copy1_oclass; |
| device->oclass[NVDEV_ENGINE_DISP ] = &nva3_disp_oclass; |
| device->oclass[NVDEV_ENGINE_PERFMON] = &nvc0_perfmon_oclass; |
| break; |
| case 0xd9: |
| device->cname = "GF119"; |
| device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass; |
| device->oclass[NVDEV_SUBDEV_GPIO ] = &nvd0_gpio_oclass; |
| device->oclass[NVDEV_SUBDEV_I2C ] = &nvd0_i2c_oclass; |
| device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass; |
| device->oclass[NVDEV_SUBDEV_THERM ] = &nvd0_therm_oclass; |
| device->oclass[NVDEV_SUBDEV_MXM ] = &nv50_mxm_oclass; |
| device->oclass[NVDEV_SUBDEV_DEVINIT] = nvc0_devinit_oclass; |
| device->oclass[NVDEV_SUBDEV_MC ] = nvc3_mc_oclass; |
| device->oclass[NVDEV_SUBDEV_BUS ] = nvc0_bus_oclass; |
| device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass; |
| device->oclass[NVDEV_SUBDEV_FB ] = nvc0_fb_oclass; |
| device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass; |
| device->oclass[NVDEV_SUBDEV_IBUS ] = &nvc0_ibus_oclass; |
| device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass; |
| device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass; |
| device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass; |
| device->oclass[NVDEV_SUBDEV_PWR ] = &nvd0_pwr_oclass; |
| device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass; |
| device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvd0_dmaeng_oclass; |
| device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass; |
| device->oclass[NVDEV_ENGINE_SW ] = nvc0_software_oclass; |
| device->oclass[NVDEV_ENGINE_GR ] = nvd9_graph_oclass; |
| device->oclass[NVDEV_ENGINE_VP ] = &nvc0_vp_oclass; |
| device->oclass[NVDEV_ENGINE_BSP ] = &nvc0_bsp_oclass; |
| device->oclass[NVDEV_ENGINE_PPP ] = &nvc0_ppp_oclass; |
| device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass; |
| device->oclass[NVDEV_ENGINE_DISP ] = &nvd0_disp_oclass; |
| device->oclass[NVDEV_ENGINE_PERFMON] = &nvc0_perfmon_oclass; |
| break; |
| case 0xd7: |
| device->cname = "GF117"; |
| device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass; |
| device->oclass[NVDEV_SUBDEV_GPIO ] = &nvd0_gpio_oclass; |
| device->oclass[NVDEV_SUBDEV_I2C ] = &nvd0_i2c_oclass; |
| device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass; |
| device->oclass[NVDEV_SUBDEV_THERM ] = &nvd0_therm_oclass; |
| device->oclass[NVDEV_SUBDEV_MXM ] = &nv50_mxm_oclass; |
| device->oclass[NVDEV_SUBDEV_DEVINIT] = nvc0_devinit_oclass; |
| device->oclass[NVDEV_SUBDEV_MC ] = nvc3_mc_oclass; |
| device->oclass[NVDEV_SUBDEV_BUS ] = nvc0_bus_oclass; |
| device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass; |
| device->oclass[NVDEV_SUBDEV_FB ] = nvc0_fb_oclass; |
| device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass; |
| device->oclass[NVDEV_SUBDEV_IBUS ] = &nvc0_ibus_oclass; |
| device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass; |
| device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass; |
| device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass; |
| device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvd0_dmaeng_oclass; |
| device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass; |
| device->oclass[NVDEV_ENGINE_SW ] = nvc0_software_oclass; |
| device->oclass[NVDEV_ENGINE_GR ] = nvd7_graph_oclass; |
| device->oclass[NVDEV_ENGINE_VP ] = &nvc0_vp_oclass; |
| device->oclass[NVDEV_ENGINE_BSP ] = &nvc0_bsp_oclass; |
| device->oclass[NVDEV_ENGINE_PPP ] = &nvc0_ppp_oclass; |
| device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass; |
| device->oclass[NVDEV_ENGINE_DISP ] = &nvd0_disp_oclass; |
| device->oclass[NVDEV_ENGINE_PERFMON] = &nvc0_perfmon_oclass; |
| break; |
| default: |
| nv_fatal(device, "unknown Fermi chipset\n"); |
| return -EINVAL; |
| } |
| |
| return 0; |
| } |