| /* |
| * Copyright (c) 2017-2018, The Linux Foundation. All rights reserved. |
| * |
| * This program is free software; you can redistribute it and/or modify |
| * it under the terms of the GNU General Public License version 2 and |
| * only version 2 as published by the Free Software Foundation. |
| * |
| * This program is distributed in the hope that it will be useful, |
| * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| * GNU General Public License for more details. |
| */ |
| |
| #include <linux/module.h> |
| #include <linux/of.h> |
| #include <linux/platform_device.h> |
| #include <linux/pinctrl/pinctrl.h> |
| |
| #include "pinctrl-msm.h" |
| |
| #define FUNCTION(fname) \ |
| [msm_mux_##fname] = { \ |
| .name = #fname, \ |
| .groups = fname##_groups, \ |
| .ngroups = ARRAY_SIZE(fname##_groups), \ |
| } |
| |
| #define REG_BASE 0x0 |
| #define REG_SIZE 0x1000 |
| #define PINGROUP(id, f1, f2, f3, f4, f5, f6, f7, f8, f9) \ |
| { \ |
| .name = "gpio" #id, \ |
| .pins = gpio##id##_pins, \ |
| .npins = (unsigned int)ARRAY_SIZE(gpio##id##_pins), \ |
| .funcs = (int[]){ \ |
| msm_mux_gpio, /* gpio mode */ \ |
| msm_mux_##f1, \ |
| msm_mux_##f2, \ |
| msm_mux_##f3, \ |
| msm_mux_##f4, \ |
| msm_mux_##f5, \ |
| msm_mux_##f6, \ |
| msm_mux_##f7, \ |
| msm_mux_##f8, \ |
| msm_mux_##f9 \ |
| }, \ |
| .nfuncs = 10, \ |
| .ctl_reg = REG_BASE + REG_SIZE * id, \ |
| .io_reg = REG_BASE + 0x4 + REG_SIZE * id, \ |
| .intr_cfg_reg = REG_BASE + 0x8 + REG_SIZE * id, \ |
| .intr_status_reg = REG_BASE + 0xc + REG_SIZE * id, \ |
| .intr_target_reg = REG_BASE + 0x8 + REG_SIZE * id, \ |
| .dir_conn_reg = REG_BASE + 0xab000,\ |
| .mux_bit = 2, \ |
| .pull_bit = 0, \ |
| .drv_bit = 6, \ |
| .oe_bit = 9, \ |
| .in_bit = 0, \ |
| .out_bit = 1, \ |
| .intr_enable_bit = 0, \ |
| .intr_status_bit = 0, \ |
| .intr_target_bit = 5, \ |
| .intr_target_kpss_val = 3, \ |
| .intr_raw_status_bit = 4, \ |
| .intr_polarity_bit = 1, \ |
| .intr_detection_bit = 2, \ |
| .intr_detection_width = 2, \ |
| .dir_conn_en_bit = 8, \ |
| } |
| |
| #define SDC_QDSD_PINGROUP(pg_name, ctl, pull, drv) \ |
| { \ |
| .name = #pg_name, \ |
| .pins = pg_name##_pins, \ |
| .npins = (unsigned int)ARRAY_SIZE(pg_name##_pins), \ |
| .ctl_reg = ctl, \ |
| .io_reg = 0, \ |
| .intr_cfg_reg = 0, \ |
| .intr_status_reg = 0, \ |
| .intr_target_reg = 0, \ |
| .mux_bit = -1, \ |
| .pull_bit = pull, \ |
| .drv_bit = drv, \ |
| .oe_bit = -1, \ |
| .in_bit = -1, \ |
| .out_bit = -1, \ |
| .intr_enable_bit = -1, \ |
| .intr_status_bit = -1, \ |
| .intr_target_bit = -1, \ |
| .intr_raw_status_bit = -1, \ |
| .intr_polarity_bit = -1, \ |
| .intr_detection_bit = -1, \ |
| .intr_detection_width = -1, \ |
| } |
| |
| #define UFS_RESET(pg_name, offset) \ |
| { \ |
| .name = #pg_name, \ |
| .pins = pg_name##_pins, \ |
| .npins = (unsigned int)ARRAY_SIZE(pg_name##_pins), \ |
| .ctl_reg = offset, \ |
| .io_reg = offset + 0x4, \ |
| .intr_cfg_reg = 0, \ |
| .intr_status_reg = 0, \ |
| .intr_target_reg = 0, \ |
| .mux_bit = -1, \ |
| .pull_bit = 3, \ |
| .drv_bit = 0, \ |
| .oe_bit = -1, \ |
| .in_bit = -1, \ |
| .out_bit = 0, \ |
| .intr_enable_bit = -1, \ |
| .intr_status_bit = -1, \ |
| .intr_target_bit = -1, \ |
| .intr_raw_status_bit = -1, \ |
| .intr_polarity_bit = -1, \ |
| .intr_detection_bit = -1, \ |
| .intr_detection_width = -1, \ |
| } |
| static const struct pinctrl_pin_desc sdxpoorwills_pins[] = { |
| PINCTRL_PIN(0, "GPIO_0"), |
| PINCTRL_PIN(1, "GPIO_1"), |
| PINCTRL_PIN(2, "GPIO_2"), |
| PINCTRL_PIN(3, "GPIO_3"), |
| PINCTRL_PIN(4, "GPIO_4"), |
| PINCTRL_PIN(5, "GPIO_5"), |
| PINCTRL_PIN(6, "GPIO_6"), |
| PINCTRL_PIN(7, "GPIO_7"), |
| PINCTRL_PIN(8, "GPIO_8"), |
| PINCTRL_PIN(9, "GPIO_9"), |
| PINCTRL_PIN(10, "GPIO_10"), |
| PINCTRL_PIN(11, "GPIO_11"), |
| PINCTRL_PIN(12, "GPIO_12"), |
| PINCTRL_PIN(13, "GPIO_13"), |
| PINCTRL_PIN(14, "GPIO_14"), |
| PINCTRL_PIN(15, "GPIO_15"), |
| PINCTRL_PIN(16, "GPIO_16"), |
| PINCTRL_PIN(17, "GPIO_17"), |
| PINCTRL_PIN(18, "GPIO_18"), |
| PINCTRL_PIN(19, "GPIO_19"), |
| PINCTRL_PIN(20, "GPIO_20"), |
| PINCTRL_PIN(21, "GPIO_21"), |
| PINCTRL_PIN(22, "GPIO_22"), |
| PINCTRL_PIN(23, "GPIO_23"), |
| PINCTRL_PIN(24, "GPIO_24"), |
| PINCTRL_PIN(25, "GPIO_25"), |
| PINCTRL_PIN(26, "GPIO_26"), |
| PINCTRL_PIN(27, "GPIO_27"), |
| PINCTRL_PIN(28, "GPIO_28"), |
| PINCTRL_PIN(29, "GPIO_29"), |
| PINCTRL_PIN(30, "GPIO_30"), |
| PINCTRL_PIN(31, "GPIO_31"), |
| PINCTRL_PIN(32, "GPIO_32"), |
| PINCTRL_PIN(33, "GPIO_33"), |
| PINCTRL_PIN(34, "GPIO_34"), |
| PINCTRL_PIN(35, "GPIO_35"), |
| PINCTRL_PIN(36, "GPIO_36"), |
| PINCTRL_PIN(37, "GPIO_37"), |
| PINCTRL_PIN(38, "GPIO_38"), |
| PINCTRL_PIN(39, "GPIO_39"), |
| PINCTRL_PIN(40, "GPIO_40"), |
| PINCTRL_PIN(41, "GPIO_41"), |
| PINCTRL_PIN(42, "GPIO_42"), |
| PINCTRL_PIN(43, "GPIO_43"), |
| PINCTRL_PIN(44, "GPIO_44"), |
| PINCTRL_PIN(45, "GPIO_45"), |
| PINCTRL_PIN(46, "GPIO_46"), |
| PINCTRL_PIN(47, "GPIO_47"), |
| PINCTRL_PIN(48, "GPIO_48"), |
| PINCTRL_PIN(49, "GPIO_49"), |
| PINCTRL_PIN(50, "GPIO_50"), |
| PINCTRL_PIN(51, "GPIO_51"), |
| PINCTRL_PIN(52, "GPIO_52"), |
| PINCTRL_PIN(53, "GPIO_53"), |
| PINCTRL_PIN(54, "GPIO_54"), |
| PINCTRL_PIN(55, "GPIO_55"), |
| PINCTRL_PIN(56, "GPIO_56"), |
| PINCTRL_PIN(57, "GPIO_57"), |
| PINCTRL_PIN(58, "GPIO_58"), |
| PINCTRL_PIN(59, "GPIO_59"), |
| PINCTRL_PIN(60, "GPIO_60"), |
| PINCTRL_PIN(61, "GPIO_61"), |
| PINCTRL_PIN(62, "GPIO_62"), |
| PINCTRL_PIN(63, "GPIO_63"), |
| PINCTRL_PIN(64, "GPIO_64"), |
| PINCTRL_PIN(65, "GPIO_65"), |
| PINCTRL_PIN(66, "GPIO_66"), |
| PINCTRL_PIN(67, "GPIO_67"), |
| PINCTRL_PIN(68, "GPIO_68"), |
| PINCTRL_PIN(69, "GPIO_69"), |
| PINCTRL_PIN(70, "GPIO_70"), |
| PINCTRL_PIN(71, "GPIO_71"), |
| PINCTRL_PIN(72, "GPIO_72"), |
| PINCTRL_PIN(73, "GPIO_73"), |
| PINCTRL_PIN(74, "GPIO_74"), |
| PINCTRL_PIN(75, "GPIO_75"), |
| PINCTRL_PIN(76, "GPIO_76"), |
| PINCTRL_PIN(77, "GPIO_77"), |
| PINCTRL_PIN(78, "GPIO_78"), |
| PINCTRL_PIN(79, "GPIO_79"), |
| PINCTRL_PIN(80, "GPIO_80"), |
| PINCTRL_PIN(81, "GPIO_81"), |
| PINCTRL_PIN(82, "GPIO_82"), |
| PINCTRL_PIN(83, "GPIO_83"), |
| PINCTRL_PIN(84, "GPIO_84"), |
| PINCTRL_PIN(85, "GPIO_85"), |
| PINCTRL_PIN(86, "GPIO_86"), |
| PINCTRL_PIN(87, "GPIO_87"), |
| PINCTRL_PIN(88, "GPIO_88"), |
| PINCTRL_PIN(89, "GPIO_89"), |
| PINCTRL_PIN(90, "GPIO_90"), |
| PINCTRL_PIN(91, "GPIO_91"), |
| PINCTRL_PIN(92, "GPIO_92"), |
| PINCTRL_PIN(93, "GPIO_93"), |
| PINCTRL_PIN(94, "GPIO_94"), |
| PINCTRL_PIN(95, "GPIO_95"), |
| PINCTRL_PIN(96, "GPIO_96"), |
| PINCTRL_PIN(97, "GPIO_97"), |
| PINCTRL_PIN(98, "GPIO_98"), |
| PINCTRL_PIN(99, "GPIO_99"), |
| PINCTRL_PIN(100, "SDC1_RCLK"), |
| PINCTRL_PIN(101, "SDC1_CLK"), |
| PINCTRL_PIN(102, "SDC1_CMD"), |
| PINCTRL_PIN(103, "SDC1_DATA"), |
| PINCTRL_PIN(104, "SDC2_CLK"), |
| PINCTRL_PIN(105, "SDC2_CMD"), |
| PINCTRL_PIN(106, "SDC2_DATA"), |
| }; |
| |
| #define DECLARE_MSM_GPIO_PINS(pin) \ |
| static const unsigned int gpio##pin##_pins[] = { pin } |
| DECLARE_MSM_GPIO_PINS(0); |
| DECLARE_MSM_GPIO_PINS(1); |
| DECLARE_MSM_GPIO_PINS(2); |
| DECLARE_MSM_GPIO_PINS(3); |
| DECLARE_MSM_GPIO_PINS(4); |
| DECLARE_MSM_GPIO_PINS(5); |
| DECLARE_MSM_GPIO_PINS(6); |
| DECLARE_MSM_GPIO_PINS(7); |
| DECLARE_MSM_GPIO_PINS(8); |
| DECLARE_MSM_GPIO_PINS(9); |
| DECLARE_MSM_GPIO_PINS(10); |
| DECLARE_MSM_GPIO_PINS(11); |
| DECLARE_MSM_GPIO_PINS(12); |
| DECLARE_MSM_GPIO_PINS(13); |
| DECLARE_MSM_GPIO_PINS(14); |
| DECLARE_MSM_GPIO_PINS(15); |
| DECLARE_MSM_GPIO_PINS(16); |
| DECLARE_MSM_GPIO_PINS(17); |
| DECLARE_MSM_GPIO_PINS(18); |
| DECLARE_MSM_GPIO_PINS(19); |
| DECLARE_MSM_GPIO_PINS(20); |
| DECLARE_MSM_GPIO_PINS(21); |
| DECLARE_MSM_GPIO_PINS(22); |
| DECLARE_MSM_GPIO_PINS(23); |
| DECLARE_MSM_GPIO_PINS(24); |
| DECLARE_MSM_GPIO_PINS(25); |
| DECLARE_MSM_GPIO_PINS(26); |
| DECLARE_MSM_GPIO_PINS(27); |
| DECLARE_MSM_GPIO_PINS(28); |
| DECLARE_MSM_GPIO_PINS(29); |
| DECLARE_MSM_GPIO_PINS(30); |
| DECLARE_MSM_GPIO_PINS(31); |
| DECLARE_MSM_GPIO_PINS(32); |
| DECLARE_MSM_GPIO_PINS(33); |
| DECLARE_MSM_GPIO_PINS(34); |
| DECLARE_MSM_GPIO_PINS(35); |
| DECLARE_MSM_GPIO_PINS(36); |
| DECLARE_MSM_GPIO_PINS(37); |
| DECLARE_MSM_GPIO_PINS(38); |
| DECLARE_MSM_GPIO_PINS(39); |
| DECLARE_MSM_GPIO_PINS(40); |
| DECLARE_MSM_GPIO_PINS(41); |
| DECLARE_MSM_GPIO_PINS(42); |
| DECLARE_MSM_GPIO_PINS(43); |
| DECLARE_MSM_GPIO_PINS(44); |
| DECLARE_MSM_GPIO_PINS(45); |
| DECLARE_MSM_GPIO_PINS(46); |
| DECLARE_MSM_GPIO_PINS(47); |
| DECLARE_MSM_GPIO_PINS(48); |
| DECLARE_MSM_GPIO_PINS(49); |
| DECLARE_MSM_GPIO_PINS(50); |
| DECLARE_MSM_GPIO_PINS(51); |
| DECLARE_MSM_GPIO_PINS(52); |
| DECLARE_MSM_GPIO_PINS(53); |
| DECLARE_MSM_GPIO_PINS(54); |
| DECLARE_MSM_GPIO_PINS(55); |
| DECLARE_MSM_GPIO_PINS(56); |
| DECLARE_MSM_GPIO_PINS(57); |
| DECLARE_MSM_GPIO_PINS(58); |
| DECLARE_MSM_GPIO_PINS(59); |
| DECLARE_MSM_GPIO_PINS(60); |
| DECLARE_MSM_GPIO_PINS(61); |
| DECLARE_MSM_GPIO_PINS(62); |
| DECLARE_MSM_GPIO_PINS(63); |
| DECLARE_MSM_GPIO_PINS(64); |
| DECLARE_MSM_GPIO_PINS(65); |
| DECLARE_MSM_GPIO_PINS(66); |
| DECLARE_MSM_GPIO_PINS(67); |
| DECLARE_MSM_GPIO_PINS(68); |
| DECLARE_MSM_GPIO_PINS(69); |
| DECLARE_MSM_GPIO_PINS(70); |
| DECLARE_MSM_GPIO_PINS(71); |
| DECLARE_MSM_GPIO_PINS(72); |
| DECLARE_MSM_GPIO_PINS(73); |
| DECLARE_MSM_GPIO_PINS(74); |
| DECLARE_MSM_GPIO_PINS(75); |
| DECLARE_MSM_GPIO_PINS(76); |
| DECLARE_MSM_GPIO_PINS(77); |
| DECLARE_MSM_GPIO_PINS(78); |
| DECLARE_MSM_GPIO_PINS(79); |
| DECLARE_MSM_GPIO_PINS(80); |
| DECLARE_MSM_GPIO_PINS(81); |
| DECLARE_MSM_GPIO_PINS(82); |
| DECLARE_MSM_GPIO_PINS(83); |
| DECLARE_MSM_GPIO_PINS(84); |
| DECLARE_MSM_GPIO_PINS(85); |
| DECLARE_MSM_GPIO_PINS(86); |
| DECLARE_MSM_GPIO_PINS(87); |
| DECLARE_MSM_GPIO_PINS(88); |
| DECLARE_MSM_GPIO_PINS(89); |
| DECLARE_MSM_GPIO_PINS(90); |
| DECLARE_MSM_GPIO_PINS(91); |
| DECLARE_MSM_GPIO_PINS(92); |
| DECLARE_MSM_GPIO_PINS(93); |
| DECLARE_MSM_GPIO_PINS(94); |
| DECLARE_MSM_GPIO_PINS(95); |
| DECLARE_MSM_GPIO_PINS(96); |
| DECLARE_MSM_GPIO_PINS(97); |
| DECLARE_MSM_GPIO_PINS(98); |
| DECLARE_MSM_GPIO_PINS(99); |
| |
| static const unsigned int sdc1_rclk_pins[] = { 100 }; |
| static const unsigned int sdc1_clk_pins[] = { 101 }; |
| static const unsigned int sdc1_cmd_pins[] = { 102 }; |
| static const unsigned int sdc1_data_pins[] = { 103 }; |
| static const unsigned int sdc2_clk_pins[] = { 104 }; |
| static const unsigned int sdc2_cmd_pins[] = { 105 }; |
| static const unsigned int sdc2_data_pins[] = { 106 }; |
| |
| enum sdxpoorwills_functions { |
| msm_mux_uim2_data, |
| msm_mux_gpio, |
| msm_mux_qdss_stm31, |
| msm_mux_ebi0_wrcdc, |
| msm_mux_uim2_present, |
| msm_mux_qdss_stm30, |
| msm_mux_blsp_uart1, |
| msm_mux_uim2_reset, |
| msm_mux_blsp_i2c1, |
| msm_mux_qdss_stm29, |
| msm_mux_uim2_clk, |
| msm_mux_qdss_stm28, |
| msm_mux_blsp_spi2, |
| msm_mux_blsp_uart2, |
| msm_mux_qdss_stm23, |
| msm_mux_qdss3, |
| msm_mux_qdss_stm22, |
| msm_mux_qdss2, |
| msm_mux_blsp_i2c2, |
| msm_mux_qdss_stm21, |
| msm_mux_qdss1, |
| msm_mux_qdss_stm20, |
| msm_mux_qdss0, |
| msm_mux_pri_mi2s, |
| msm_mux_blsp_spi3, |
| msm_mux_blsp_uart3, |
| msm_mux_ext_dbg, |
| msm_mux_ldo_en, |
| msm_mux_blsp_i2c3, |
| msm_mux_gcc_gp3, |
| msm_mux_qdss_stm19, |
| msm_mux_qdss4, |
| msm_mux_qdss_stm18, |
| msm_mux_qdss5, |
| msm_mux_qdss_stm17, |
| msm_mux_qdss6, |
| msm_mux_bimc_dte0, |
| msm_mux_native_tsens, |
| msm_mux_qdss_stm16, |
| msm_mux_qdss7, |
| msm_mux_bimc_dte1, |
| msm_mux_sec_mi2s, |
| msm_mux_blsp_spi4, |
| msm_mux_blsp_uart4, |
| msm_mux_qdss_cti, |
| msm_mux_qdss_stm27, |
| msm_mux_qdss8, |
| msm_mux_qdss_stm26, |
| msm_mux_qdss9, |
| msm_mux_blsp_i2c4, |
| msm_mux_gcc_gp1, |
| msm_mux_qdss_stm25, |
| msm_mux_qdss10, |
| msm_mux_jitter_bist, |
| msm_mux_gcc_gp2, |
| msm_mux_qdss_stm24, |
| msm_mux_qdss11, |
| msm_mux_ebi2_a, |
| msm_mux_ebi2_lcd, |
| msm_mux_pll_bist, |
| msm_mux_adsp_ext, |
| msm_mux_qdss_stm11, |
| msm_mux_m_voc, |
| msm_mux_qdss_stm10, |
| msm_mux_native_char, |
| msm_mux_native_char3, |
| msm_mux_nav_pps, |
| msm_mux_nav_dr, |
| msm_mux_native_char2, |
| msm_mux_native_tsense, |
| msm_mux_native_char1, |
| msm_mux_pa_indicator, |
| msm_mux_qdss_traceclk, |
| msm_mux_native_char0, |
| msm_mux_qlink_en, |
| msm_mux_qlink_req, |
| msm_mux_pll_test, |
| msm_mux_cri_trng, |
| msm_mux_prng_rosc, |
| msm_mux_cri_trng0, |
| msm_mux_cri_trng1, |
| msm_mux_pll_ref, |
| msm_mux_coex_uart, |
| msm_mux_qdss_tracectl, |
| msm_mux_ddr_bist, |
| msm_mux_blsp_spi1, |
| msm_mux_pci_e, |
| msm_mux_tgu_ch0, |
| msm_mux_pcie_clkreq, |
| msm_mux_qdss_stm15, |
| msm_mux_qdss_stm14, |
| msm_mux_qdss_stm13, |
| msm_mux_mgpi_clk, |
| msm_mux_qdss_stm12, |
| msm_mux_qdss_stm9, |
| msm_mux_i2s_mclk, |
| msm_mux_audio_ref, |
| msm_mux_ldo_update, |
| msm_mux_qdss_stm8, |
| msm_mux_qdss_stm7, |
| msm_mux_qdss12, |
| msm_mux_qdss_stm6, |
| msm_mux_qdss13, |
| msm_mux_qdss_stm5, |
| msm_mux_qdss14, |
| msm_mux_qdss_stm4, |
| msm_mux_qdss15, |
| msm_mux_uim1_data, |
| msm_mux_qdss_stm3, |
| msm_mux_uim1_present, |
| msm_mux_qdss_stm2, |
| msm_mux_uim1_reset, |
| msm_mux_qdss_stm1, |
| msm_mux_uim1_clk, |
| msm_mux_qdss_stm0, |
| msm_mux_dbg_out, |
| msm_mux_gcc_plltest, |
| msm_mux_emac_pps, |
| msm_mux_gps_ext_aggressor, |
| msm_mux_NA, |
| }; |
| |
| static const char * const uim2_data_groups[] = { |
| "gpio0", |
| }; |
| static const char * const gpio_groups[] = { |
| "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7", |
| "gpio8", "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14", |
| "gpio15", "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21", |
| "gpio22", "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", |
| "gpio29", "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35", |
| "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42", |
| "gpio43", "gpio44", "gpio45", "gpio46", "gpio47", "gpio48", "gpio49", |
| "gpio50", "gpio51", "gpio52", "gpio52", "gpio53", "gpio53", "gpio54", |
| "gpio55", "gpio56", "gpio57", "gpio58", "gpio59", "gpio60", "gpio61", |
| "gpio62", "gpio63", "gpio64", "gpio65", "gpio66", "gpio67", "gpio68", |
| "gpio69", "gpio70", "gpio71", "gpio72", "gpio73", "gpio74", "gpio75", |
| "gpio76", "gpio77", "gpio78", "gpio79", "gpio80", "gpio81", "gpio82", |
| "gpio83", "gpio84", "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", |
| "gpio90", "gpio91", "gpio92", "gpio93", "gpio94", "gpio95", "gpio96", |
| "gpio97", "gpio98", "gpio99", |
| }; |
| static const char * const qdss_stm31_groups[] = { |
| "gpio0", |
| }; |
| static const char * const ebi0_wrcdc_groups[] = { |
| "gpio0", "gpio2", |
| }; |
| static const char * const uim2_present_groups[] = { |
| "gpio1", |
| }; |
| static const char * const qdss_stm30_groups[] = { |
| "gpio1", |
| }; |
| static const char * const blsp_uart1_groups[] = { |
| "gpio0", "gpio1", "gpio2", "gpio3", "gpio20", "gpio21", "gpio22", |
| "gpio23", |
| }; |
| static const char * const uim2_reset_groups[] = { |
| "gpio2", |
| }; |
| static const char * const blsp_i2c1_groups[] = { |
| "gpio2", "gpio3", "gpio74", "gpio75", |
| }; |
| static const char * const qdss_stm29_groups[] = { |
| "gpio2", |
| }; |
| static const char * const uim2_clk_groups[] = { |
| "gpio3", |
| }; |
| static const char * const qdss_stm28_groups[] = { |
| "gpio3", |
| }; |
| static const char * const blsp_spi2_groups[] = { |
| "gpio4", "gpio5", "gpio6", "gpio7", "gpio52", "gpio62", "gpio71", |
| }; |
| static const char * const blsp_uart2_groups[] = { |
| "gpio4", "gpio5", "gpio6", "gpio7", "gpio63", "gpio64", "gpio65", |
| "gpio66", |
| }; |
| static const char * const qdss_stm23_groups[] = { |
| "gpio4", |
| }; |
| static const char * const qdss3_groups[] = { |
| "gpio4", |
| }; |
| static const char * const qdss_stm22_groups[] = { |
| "gpio5", |
| }; |
| static const char * const qdss2_groups[] = { |
| "gpio5", |
| }; |
| static const char * const blsp_i2c2_groups[] = { |
| "gpio6", "gpio7", "gpio65", "gpio66", |
| }; |
| static const char * const qdss_stm21_groups[] = { |
| "gpio6", |
| }; |
| static const char * const qdss1_groups[] = { |
| "gpio6", |
| }; |
| static const char * const qdss_stm20_groups[] = { |
| "gpio7", |
| }; |
| static const char * const qdss0_groups[] = { |
| "gpio7", |
| }; |
| static const char * const pri_mi2s_groups[] = { |
| "gpio8", "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14", |
| "gpio15", |
| }; |
| static const char * const blsp_spi3_groups[] = { |
| "gpio8", "gpio9", "gpio10", "gpio11", "gpio52", "gpio62", "gpio71", |
| }; |
| static const char * const blsp_uart3_groups[] = { |
| "gpio8", "gpio9", "gpio10", "gpio11", |
| }; |
| static const char * const ext_dbg_groups[] = { |
| "gpio8", "gpio9", "gpio10", "gpio11", |
| }; |
| static const char * const ldo_en_groups[] = { |
| "gpio8", |
| }; |
| static const char * const blsp_i2c3_groups[] = { |
| "gpio10", "gpio11", |
| }; |
| static const char * const gcc_gp3_groups[] = { |
| "gpio11", |
| }; |
| static const char * const qdss_stm19_groups[] = { |
| "gpio12", |
| }; |
| static const char * const qdss4_groups[] = { |
| "gpio12", |
| }; |
| static const char * const qdss_stm18_groups[] = { |
| "gpio13", |
| }; |
| static const char * const qdss5_groups[] = { |
| "gpio13", |
| }; |
| static const char * const qdss_stm17_groups[] = { |
| "gpio14", |
| }; |
| static const char * const qdss6_groups[] = { |
| "gpio14", |
| }; |
| static const char * const bimc_dte0_groups[] = { |
| "gpio14", "gpio59", |
| }; |
| static const char * const native_tsens_groups[] = { |
| "gpio14", |
| }; |
| static const char * const qdss_stm16_groups[] = { |
| "gpio15", |
| }; |
| static const char * const qdss7_groups[] = { |
| "gpio15", |
| }; |
| static const char * const bimc_dte1_groups[] = { |
| "gpio15", "gpio60", |
| }; |
| static const char * const sec_mi2s_groups[] = { |
| "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21", "gpio22", |
| "gpio23", |
| }; |
| static const char * const blsp_spi4_groups[] = { |
| "gpio16", "gpio17", "gpio18", "gpio19", "gpio52", "gpio62", "gpio71", |
| }; |
| static const char * const blsp_uart4_groups[] = { |
| "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21", "gpio22", |
| "gpio23", |
| }; |
| static const char * const qdss_cti_groups[] = { |
| "gpio16", "gpio16", "gpio17", "gpio17", "gpio22", "gpio22", "gpio23", |
| "gpio23", "gpio54", "gpio54", "gpio55", "gpio55", "gpio59", "gpio61", |
| "gpio88", "gpio88", "gpio89", "gpio89", |
| }; |
| static const char * const qdss_stm27_groups[] = { |
| "gpio16", |
| }; |
| static const char * const qdss8_groups[] = { |
| "gpio16", |
| }; |
| static const char * const qdss_stm26_groups[] = { |
| "gpio17", |
| }; |
| static const char * const qdss9_groups[] = { |
| "gpio17", |
| }; |
| static const char * const blsp_i2c4_groups[] = { |
| "gpio18", "gpio19", "gpio76", "gpio77", |
| }; |
| static const char * const gcc_gp1_groups[] = { |
| "gpio18", |
| }; |
| static const char * const qdss_stm25_groups[] = { |
| "gpio18", |
| }; |
| static const char * const qdss10_groups[] = { |
| "gpio18", |
| }; |
| static const char * const jitter_bist_groups[] = { |
| "gpio19", |
| }; |
| static const char * const gcc_gp2_groups[] = { |
| "gpio19", |
| }; |
| static const char * const qdss_stm24_groups[] = { |
| "gpio19", |
| }; |
| static const char * const qdss11_groups[] = { |
| "gpio19", |
| }; |
| static const char * const ebi2_a_groups[] = { |
| "gpio20", |
| }; |
| static const char * const ebi2_lcd_groups[] = { |
| "gpio21", "gpio22", "gpio23", |
| }; |
| static const char * const pll_bist_groups[] = { |
| "gpio22", |
| }; |
| static const char * const adsp_ext_groups[] = { |
| "gpio24", "gpio25", |
| }; |
| static const char * const qdss_stm11_groups[] = { |
| "gpio24", |
| }; |
| static const char * const m_voc_groups[] = { |
| "gpio25", "gpio46", "gpio59", "gpio61", |
| }; |
| static const char * const qdss_stm10_groups[] = { |
| "gpio25", |
| }; |
| static const char * const native_char_groups[] = { |
| "gpio26", |
| }; |
| static const char * const native_char3_groups[] = { |
| "gpio28", |
| }; |
| static const char * const nav_pps_groups[] = { |
| "gpio29", "gpio42", "gpio62", |
| }; |
| static const char * const nav_dr_groups[] = { |
| "gpio29", "gpio42", "gpio62", |
| }; |
| static const char * const native_char2_groups[] = { |
| "gpio29", |
| }; |
| static const char * const native_tsense_groups[] = { |
| "gpio29", |
| }; |
| static const char * const native_char1_groups[] = { |
| "gpio32", |
| }; |
| static const char * const pa_indicator_groups[] = { |
| "gpio33", |
| }; |
| static const char * const qdss_traceclk_groups[] = { |
| "gpio33", |
| }; |
| static const char * const native_char0_groups[] = { |
| "gpio33", |
| }; |
| static const char * const qlink_en_groups[] = { |
| "gpio34", |
| }; |
| static const char * const qlink_req_groups[] = { |
| "gpio35", |
| }; |
| static const char * const pll_test_groups[] = { |
| "gpio35", |
| }; |
| static const char * const cri_trng_groups[] = { |
| "gpio36", |
| }; |
| static const char * const prng_rosc_groups[] = { |
| "gpio38", |
| }; |
| static const char * const cri_trng0_groups[] = { |
| "gpio40", |
| }; |
| static const char * const cri_trng1_groups[] = { |
| "gpio41", |
| }; |
| static const char * const pll_ref_groups[] = { |
| "gpio42", |
| }; |
| static const char * const coex_uart_groups[] = { |
| "gpio44", "gpio45", |
| }; |
| static const char * const qdss_tracectl_groups[] = { |
| "gpio44", |
| }; |
| static const char * const ddr_bist_groups[] = { |
| "gpio46", "gpio47", "gpio48", "gpio49", |
| }; |
| static const char * const blsp_spi1_groups[] = { |
| "gpio52", "gpio62", "gpio71", "gpio72", "gpio73", "gpio74", "gpio75", |
| }; |
| static const char * const pci_e_groups[] = { |
| "gpio53", |
| }; |
| static const char * const tgu_ch0_groups[] = { |
| "gpio55", |
| }; |
| static const char * const pcie_clkreq_groups[] = { |
| "gpio56", |
| }; |
| static const char * const qdss_stm15_groups[] = { |
| "gpio57", |
| }; |
| static const char * const qdss_stm14_groups[] = { |
| "gpio58", |
| }; |
| static const char * const qdss_stm13_groups[] = { |
| "gpio59", |
| }; |
| static const char * const mgpi_clk_groups[] = { |
| "gpio60", "gpio71", |
| }; |
| static const char * const qdss_stm12_groups[] = { |
| "gpio60", |
| }; |
| static const char * const qdss_stm9_groups[] = { |
| "gpio61", |
| }; |
| static const char * const i2s_mclk_groups[] = { |
| "gpio62", |
| }; |
| static const char * const audio_ref_groups[] = { |
| "gpio62", |
| }; |
| static const char * const ldo_update_groups[] = { |
| "gpio62", |
| }; |
| static const char * const qdss_stm8_groups[] = { |
| "gpio62", |
| }; |
| static const char * const qdss_stm7_groups[] = { |
| "gpio63", |
| }; |
| static const char * const qdss12_groups[] = { |
| "gpio63", |
| }; |
| static const char * const qdss_stm6_groups[] = { |
| "gpio64", |
| }; |
| static const char * const qdss13_groups[] = { |
| "gpio64", |
| }; |
| static const char * const qdss_stm5_groups[] = { |
| "gpio65", |
| }; |
| static const char * const qdss14_groups[] = { |
| "gpio65", |
| }; |
| static const char * const qdss_stm4_groups[] = { |
| "gpio66", |
| }; |
| static const char * const qdss15_groups[] = { |
| "gpio66", |
| }; |
| static const char * const uim1_data_groups[] = { |
| "gpio67", |
| }; |
| static const char * const qdss_stm3_groups[] = { |
| "gpio67", |
| }; |
| static const char * const uim1_present_groups[] = { |
| "gpio68", |
| }; |
| static const char * const qdss_stm2_groups[] = { |
| "gpio68", |
| }; |
| static const char * const uim1_reset_groups[] = { |
| "gpio69", |
| }; |
| static const char * const qdss_stm1_groups[] = { |
| "gpio69", |
| }; |
| static const char * const uim1_clk_groups[] = { |
| "gpio70", |
| }; |
| static const char * const qdss_stm0_groups[] = { |
| "gpio70", |
| }; |
| static const char * const dbg_out_groups[] = { |
| "gpio71", |
| }; |
| static const char * const gcc_plltest_groups[] = { |
| "gpio73", "gpio74", |
| }; |
| |
| static const char * const emac_pps_groups[] = { |
| "gpio89", |
| }; |
| |
| static const char * const gps_ext_aggressor_groups[] = { |
| "gpio42", |
| }; |
| |
| static const struct msm_function sdxpoorwills_functions[] = { |
| FUNCTION(uim2_data), |
| FUNCTION(gpio), |
| FUNCTION(qdss_stm31), |
| FUNCTION(ebi0_wrcdc), |
| FUNCTION(uim2_present), |
| FUNCTION(qdss_stm30), |
| FUNCTION(blsp_uart1), |
| FUNCTION(uim2_reset), |
| FUNCTION(blsp_i2c1), |
| FUNCTION(qdss_stm29), |
| FUNCTION(uim2_clk), |
| FUNCTION(qdss_stm28), |
| FUNCTION(blsp_spi2), |
| FUNCTION(blsp_uart2), |
| FUNCTION(qdss_stm23), |
| FUNCTION(qdss3), |
| FUNCTION(qdss_stm22), |
| FUNCTION(qdss2), |
| FUNCTION(blsp_i2c2), |
| FUNCTION(qdss_stm21), |
| FUNCTION(qdss1), |
| FUNCTION(qdss_stm20), |
| FUNCTION(qdss0), |
| FUNCTION(pri_mi2s), |
| FUNCTION(blsp_spi3), |
| FUNCTION(blsp_uart3), |
| FUNCTION(ext_dbg), |
| FUNCTION(ldo_en), |
| FUNCTION(blsp_i2c3), |
| FUNCTION(gcc_gp3), |
| FUNCTION(qdss_stm19), |
| FUNCTION(qdss4), |
| FUNCTION(qdss_stm18), |
| FUNCTION(qdss5), |
| FUNCTION(qdss_stm17), |
| FUNCTION(qdss6), |
| FUNCTION(bimc_dte0), |
| FUNCTION(native_tsens), |
| FUNCTION(qdss_stm16), |
| FUNCTION(qdss7), |
| FUNCTION(bimc_dte1), |
| FUNCTION(sec_mi2s), |
| FUNCTION(blsp_spi4), |
| FUNCTION(blsp_uart4), |
| FUNCTION(qdss_cti), |
| FUNCTION(qdss_stm27), |
| FUNCTION(qdss8), |
| FUNCTION(qdss_stm26), |
| FUNCTION(qdss9), |
| FUNCTION(blsp_i2c4), |
| FUNCTION(gcc_gp1), |
| FUNCTION(qdss_stm25), |
| FUNCTION(qdss10), |
| FUNCTION(jitter_bist), |
| FUNCTION(gcc_gp2), |
| FUNCTION(qdss_stm24), |
| FUNCTION(qdss11), |
| FUNCTION(ebi2_a), |
| FUNCTION(ebi2_lcd), |
| FUNCTION(pll_bist), |
| FUNCTION(adsp_ext), |
| FUNCTION(qdss_stm11), |
| FUNCTION(m_voc), |
| FUNCTION(qdss_stm10), |
| FUNCTION(native_char), |
| FUNCTION(native_char3), |
| FUNCTION(nav_pps), |
| FUNCTION(nav_dr), |
| FUNCTION(native_char2), |
| FUNCTION(native_tsense), |
| FUNCTION(native_char1), |
| FUNCTION(pa_indicator), |
| FUNCTION(qdss_traceclk), |
| FUNCTION(native_char0), |
| FUNCTION(qlink_en), |
| FUNCTION(qlink_req), |
| FUNCTION(pll_test), |
| FUNCTION(cri_trng), |
| FUNCTION(prng_rosc), |
| FUNCTION(cri_trng0), |
| FUNCTION(cri_trng1), |
| FUNCTION(pll_ref), |
| FUNCTION(coex_uart), |
| FUNCTION(qdss_tracectl), |
| FUNCTION(ddr_bist), |
| FUNCTION(blsp_spi1), |
| FUNCTION(pci_e), |
| FUNCTION(tgu_ch0), |
| FUNCTION(pcie_clkreq), |
| FUNCTION(qdss_stm15), |
| FUNCTION(qdss_stm14), |
| FUNCTION(qdss_stm13), |
| FUNCTION(mgpi_clk), |
| FUNCTION(qdss_stm12), |
| FUNCTION(qdss_stm9), |
| FUNCTION(i2s_mclk), |
| FUNCTION(audio_ref), |
| FUNCTION(ldo_update), |
| FUNCTION(qdss_stm8), |
| FUNCTION(qdss_stm7), |
| FUNCTION(qdss12), |
| FUNCTION(qdss_stm6), |
| FUNCTION(qdss13), |
| FUNCTION(qdss_stm5), |
| FUNCTION(qdss14), |
| FUNCTION(qdss_stm4), |
| FUNCTION(qdss15), |
| FUNCTION(uim1_data), |
| FUNCTION(qdss_stm3), |
| FUNCTION(uim1_present), |
| FUNCTION(qdss_stm2), |
| FUNCTION(uim1_reset), |
| FUNCTION(qdss_stm1), |
| FUNCTION(uim1_clk), |
| FUNCTION(qdss_stm0), |
| FUNCTION(dbg_out), |
| FUNCTION(gcc_plltest), |
| FUNCTION(emac_pps), |
| FUNCTION(gps_ext_aggressor), |
| }; |
| |
| /* Every pin is maintained as a single group, and missing or non-existing pin |
| * would be maintained as dummy group to synchronize pin group index with |
| * pin descriptor registered with pinctrl core. |
| * Clients would not be able to request these dummy pin groups. |
| */ |
| static const struct msm_pingroup sdxpoorwills_groups[] = { |
| [0] = PINGROUP(0, uim2_data, blsp_uart1, qdss_stm31, ebi0_wrcdc, NA, |
| NA, NA, NA, NA), |
| [1] = PINGROUP(1, uim2_present, blsp_uart1, qdss_stm30, NA, NA, NA, NA, |
| NA, NA), |
| [2] = PINGROUP(2, uim2_reset, blsp_uart1, blsp_i2c1, qdss_stm29, |
| ebi0_wrcdc, NA, NA, NA, NA), |
| [3] = PINGROUP(3, uim2_clk, blsp_uart1, blsp_i2c1, qdss_stm28, NA, NA, |
| NA, NA, NA), |
| [4] = PINGROUP(4, blsp_spi2, blsp_uart2, NA, qdss_stm23, qdss3, NA, NA, |
| NA, NA), |
| [5] = PINGROUP(5, blsp_spi2, blsp_uart2, NA, qdss_stm22, qdss2, NA, NA, |
| NA, NA), |
| [6] = PINGROUP(6, blsp_spi2, blsp_uart2, blsp_i2c2, NA, qdss_stm21, |
| qdss1, NA, NA, NA), |
| [7] = PINGROUP(7, blsp_spi2, blsp_uart2, blsp_i2c2, NA, qdss_stm20, |
| qdss0, NA, NA, NA), |
| [8] = PINGROUP(8, pri_mi2s, blsp_spi3, blsp_uart3, ext_dbg, ldo_en, NA, |
| NA, NA, NA), |
| [9] = PINGROUP(9, pri_mi2s, blsp_spi3, blsp_uart3, ext_dbg, NA, NA, NA, |
| NA, NA), |
| [10] = PINGROUP(10, pri_mi2s, blsp_spi3, blsp_uart3, blsp_i2c3, |
| ext_dbg, NA, NA, NA, NA), |
| [11] = PINGROUP(11, pri_mi2s, blsp_spi3, blsp_uart3, blsp_i2c3, |
| ext_dbg, gcc_gp3, NA, NA, NA), |
| [12] = PINGROUP(12, pri_mi2s, NA, qdss_stm19, qdss4, NA, NA, NA, NA, |
| NA), |
| [13] = PINGROUP(13, pri_mi2s, NA, qdss_stm18, qdss5, NA, NA, NA, NA, |
| NA), |
| [14] = PINGROUP(14, pri_mi2s, NA, NA, qdss_stm17, qdss6, bimc_dte0, |
| native_tsens, NA, NA), |
| [15] = PINGROUP(15, pri_mi2s, NA, NA, qdss_stm16, qdss7, NA, NA, |
| bimc_dte1, NA), |
| [16] = PINGROUP(16, sec_mi2s, blsp_spi4, blsp_uart4, qdss_cti, |
| qdss_cti, NA, qdss_stm27, qdss8, NA), |
| [17] = PINGROUP(17, sec_mi2s, blsp_spi4, blsp_uart4, qdss_cti, |
| qdss_cti, qdss_stm26, qdss9, NA, NA), |
| [18] = PINGROUP(18, sec_mi2s, blsp_spi4, blsp_uart4, blsp_i2c4, |
| gcc_gp1, qdss_stm25, qdss10, NA, NA), |
| [19] = PINGROUP(19, sec_mi2s, blsp_spi4, blsp_uart4, blsp_i2c4, |
| jitter_bist, gcc_gp2, qdss_stm24, qdss11, NA), |
| [20] = PINGROUP(20, sec_mi2s, ebi2_a, blsp_uart1, blsp_uart4, NA, NA, |
| NA, NA, NA), |
| [21] = PINGROUP(21, sec_mi2s, ebi2_lcd, blsp_uart1, blsp_uart4, NA, NA, |
| NA, NA, NA), |
| [22] = PINGROUP(22, sec_mi2s, ebi2_lcd, blsp_uart1, qdss_cti, qdss_cti, |
| blsp_uart4, pll_bist, NA, NA), |
| [23] = PINGROUP(23, sec_mi2s, ebi2_lcd, qdss_cti, qdss_cti, blsp_uart1, |
| blsp_uart4, NA, NA, NA), |
| [24] = PINGROUP(24, adsp_ext, NA, qdss_stm11, NA, NA, NA, NA, NA, NA), |
| [25] = PINGROUP(25, m_voc, adsp_ext, NA, qdss_stm10, NA, NA, NA, NA, |
| NA), |
| [26] = PINGROUP(26, NA, NA, NA, native_char, NA, NA, NA, NA, NA), |
| [27] = PINGROUP(27, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [28] = PINGROUP(28, NA, native_char3, NA, NA, NA, NA, NA, NA, NA), |
| [29] = PINGROUP(29, NA, NA, nav_pps, nav_dr, NA, native_char2, |
| native_tsense, NA, NA), |
| [30] = PINGROUP(30, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [31] = PINGROUP(31, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [32] = PINGROUP(32, NA, native_char1, NA, NA, NA, NA, NA, NA, NA), |
| [33] = PINGROUP(33, NA, pa_indicator, qdss_traceclk, native_char0, NA, |
| NA, NA, NA, NA), |
| [34] = PINGROUP(34, qlink_en, NA, NA, NA, NA, NA, NA, NA, NA), |
| [35] = PINGROUP(35, qlink_req, pll_test, NA, NA, NA, NA, NA, NA, NA), |
| [36] = PINGROUP(36, NA, NA, cri_trng, NA, NA, NA, NA, NA, NA), |
| [37] = PINGROUP(37, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [38] = PINGROUP(38, NA, NA, prng_rosc, NA, NA, NA, NA, NA, NA), |
| [39] = PINGROUP(39, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [40] = PINGROUP(40, NA, NA, cri_trng0, NA, NA, NA, NA, NA, NA), |
| [41] = PINGROUP(41, NA, NA, cri_trng1, NA, NA, NA, NA, NA, NA), |
| [42] = PINGROUP(42, nav_pps, gps_ext_aggressor, nav_dr, pll_ref, NA, |
| NA, NA, NA, NA), |
| [43] = PINGROUP(43, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [44] = PINGROUP(44, coex_uart, qdss_tracectl, NA, NA, NA, NA, NA, NA, |
| NA), |
| [45] = PINGROUP(45, coex_uart, NA, NA, NA, NA, NA, NA, NA, NA), |
| [46] = PINGROUP(46, m_voc, ddr_bist, NA, NA, NA, NA, NA, NA, NA), |
| [47] = PINGROUP(47, ddr_bist, NA, NA, NA, NA, NA, NA, NA, NA), |
| [48] = PINGROUP(48, ddr_bist, NA, NA, NA, NA, NA, NA, NA, NA), |
| [49] = PINGROUP(49, ddr_bist, NA, NA, NA, NA, NA, NA, NA, NA), |
| [50] = PINGROUP(50, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [51] = PINGROUP(51, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [52] = PINGROUP(52, blsp_spi2, blsp_spi1, blsp_spi3, blsp_spi4, NA, NA, |
| NA, NA, NA), |
| [53] = PINGROUP(53, pci_e, NA, NA, NA, NA, NA, NA, NA, NA), |
| [54] = PINGROUP(54, qdss_cti, qdss_cti, NA, NA, NA, NA, NA, NA, NA), |
| [55] = PINGROUP(55, qdss_cti, qdss_cti, tgu_ch0, NA, NA, NA, NA, NA, |
| NA), |
| [56] = PINGROUP(56, pcie_clkreq, NA, NA, NA, NA, NA, NA, NA, NA), |
| [57] = PINGROUP(57, NA, qdss_stm15, NA, NA, NA, NA, NA, NA, NA), |
| [58] = PINGROUP(58, NA, qdss_stm14, NA, NA, NA, NA, NA, NA, NA), |
| [59] = PINGROUP(59, qdss_cti, m_voc, NA, qdss_stm13, bimc_dte0, NA, NA, |
| NA, NA), |
| [60] = PINGROUP(60, mgpi_clk, NA, qdss_stm12, bimc_dte1, NA, NA, NA, |
| NA, NA), |
| [61] = PINGROUP(61, qdss_cti, NA, m_voc, NA, qdss_stm9, NA, NA, NA, NA), |
| [62] = PINGROUP(62, i2s_mclk, nav_pps, nav_dr, audio_ref, blsp_spi1, |
| blsp_spi2, blsp_spi3, blsp_spi4, ldo_update), |
| [63] = PINGROUP(63, blsp_uart2, NA, qdss_stm7, qdss12, NA, NA, NA, NA, |
| NA), |
| [64] = PINGROUP(64, blsp_uart2, qdss_stm6, qdss13, NA, NA, NA, NA, NA, |
| NA), |
| [65] = PINGROUP(65, blsp_uart2, blsp_i2c2, NA, qdss_stm5, qdss14, NA, |
| NA, NA, NA), |
| [66] = PINGROUP(66, blsp_uart2, blsp_i2c2, NA, qdss_stm4, qdss15, NA, |
| NA, NA, NA), |
| [67] = PINGROUP(67, uim1_data, NA, qdss_stm3, NA, NA, NA, NA, NA, NA), |
| [68] = PINGROUP(68, uim1_present, qdss_stm2, NA, NA, NA, NA, NA, NA, |
| NA), |
| [69] = PINGROUP(69, uim1_reset, qdss_stm1, NA, NA, NA, NA, NA, NA, NA), |
| [70] = PINGROUP(70, uim1_clk, NA, qdss_stm0, NA, NA, NA, NA, NA, NA), |
| [71] = PINGROUP(71, mgpi_clk, blsp_spi1, blsp_spi2, blsp_spi3, |
| blsp_spi4, dbg_out, NA, NA, NA), |
| [72] = PINGROUP(72, NA, blsp_spi1, NA, NA, NA, NA, NA, NA, NA), |
| [73] = PINGROUP(73, NA, blsp_spi1, NA, gcc_plltest, NA, NA, NA, NA, NA), |
| [74] = PINGROUP(74, NA, blsp_spi1, NA, blsp_i2c1, gcc_plltest, NA, NA, |
| NA, NA), |
| [75] = PINGROUP(75, NA, blsp_spi1, NA, blsp_i2c1, NA, NA, NA, NA, NA), |
| [76] = PINGROUP(76, blsp_i2c4, NA, NA, NA, NA, NA, NA, NA, NA), |
| [77] = PINGROUP(77, blsp_i2c4, NA, NA, NA, NA, NA, NA, NA, NA), |
| [78] = PINGROUP(78, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [79] = PINGROUP(79, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [80] = PINGROUP(80, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [81] = PINGROUP(81, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [82] = PINGROUP(82, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [83] = PINGROUP(83, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [84] = PINGROUP(84, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [85] = PINGROUP(85, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [86] = PINGROUP(86, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [87] = PINGROUP(87, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [88] = PINGROUP(88, qdss_cti, qdss_cti, NA, NA, NA, NA, NA, NA, NA), |
| [89] = PINGROUP(89, qdss_cti, qdss_cti, emac_pps, NA, NA, NA, NA, |
| NA, NA), |
| [90] = PINGROUP(90, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [91] = PINGROUP(91, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [92] = PINGROUP(92, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [93] = PINGROUP(93, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [94] = PINGROUP(94, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [95] = PINGROUP(95, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [96] = PINGROUP(96, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [97] = PINGROUP(97, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [98] = PINGROUP(98, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [99] = PINGROUP(99, NA, NA, NA, NA, NA, NA, NA, NA, NA), |
| [100] = SDC_QDSD_PINGROUP(sdc1_rclk, 0x9a000, 15, 0), |
| [101] = SDC_QDSD_PINGROUP(sdc1_clk, 0x9a000, 13, 6), |
| [102] = SDC_QDSD_PINGROUP(sdc1_cmd, 0x9a000, 11, 3), |
| [103] = SDC_QDSD_PINGROUP(sdc1_data, 0x9a000, 9, 0), |
| [104] = SDC_QDSD_PINGROUP(sdc2_clk, 0x0, 14, 6), |
| [105] = SDC_QDSD_PINGROUP(sdc2_cmd, 0x0, 11, 3), |
| [106] = SDC_QDSD_PINGROUP(sdc2_data, 0x0, 9, 0), |
| }; |
| |
| static struct msm_gpio_mux_input sdxpoorwills_mux_in[] = { |
| {0, 1}, |
| {1, 2}, |
| {2, 5}, |
| {3, 6}, |
| {4, 9}, |
| {5, 10}, |
| {6, 11}, |
| {7, 12}, |
| {8, 13}, |
| {9, 14}, |
| {10, 15}, |
| {11, 16}, |
| {12, 17}, |
| {13, 18}, |
| {14, 19}, |
| {15, 21}, |
| {16, 22}, |
| {17, 24}, |
| {18, 25}, |
| {19, 35}, |
| {20, 42, 1}, |
| {21, 43}, |
| {22, 45}, |
| {23, 46}, |
| {24, 48}, |
| {25, 50}, |
| {26, 52}, |
| {27, 53}, |
| {28, 54}, |
| {29, 55}, |
| {30, 56}, |
| {31, 57}, |
| {32, 60}, |
| {33, 61}, |
| {34, 64}, |
| {35, 65}, |
| {36, 68}, |
| {37, 71}, |
| {38, 75}, |
| {39, 76}, |
| {40, 78}, |
| {41, 79}, |
| {42, 80}, |
| {43, 82}, |
| {44, 83}, |
| {45, 84, 1}, |
| {46, 86}, |
| {47, 87}, |
| {48, 88}, |
| {49, 89}, |
| {50, 90}, |
| {51, 93}, |
| {52, 94}, |
| {53, 95}, |
| {54, 97, 1}, |
| {55, 98}, |
| }; |
| |
| static struct msm_pdc_mux_output sdxpoorwills_mux_out[] = { |
| {0, 167}, |
| {0, 168}, |
| {0, 169}, |
| {0, 170}, |
| {0, 171}, |
| {0, 172}, |
| {0, 173}, |
| {0, 174}, |
| {0, 175}, |
| {0, 176}, |
| {0, 177}, |
| {0, 178}, |
| {0, 179}, |
| {0, 180}, |
| {0, 181}, |
| {0, 182}, |
| {0, 183}, |
| {0, 184}, |
| {0, 185}, |
| {0, 186}, |
| {0, 187}, |
| {0, 188}, |
| {0, 189}, |
| {0, 190}, |
| {0, 191}, |
| {0, 192}, |
| {0, 193}, |
| {0, 194}, |
| {0, 195}, |
| }; |
| |
| static struct msm_dir_conn sdxpoorwills_dir_conn[] = { |
| {0, 220}, |
| {0, 219}, |
| {0, 218}, |
| {0, 217}, |
| {0, 216}, |
| {0, 215}, |
| {0, 214}, |
| {0, 213}, |
| }; |
| |
| static const struct msm_pinctrl_soc_data sdxpoorwills_pinctrl = { |
| .pins = sdxpoorwills_pins, |
| .npins = ARRAY_SIZE(sdxpoorwills_pins), |
| .functions = sdxpoorwills_functions, |
| .nfunctions = ARRAY_SIZE(sdxpoorwills_functions), |
| .groups = sdxpoorwills_groups, |
| .ngroups = ARRAY_SIZE(sdxpoorwills_groups), |
| .gpio_mux_in = sdxpoorwills_mux_in, |
| .n_gpio_mux_in = ARRAY_SIZE(sdxpoorwills_mux_in), |
| .pdc_mux_out = sdxpoorwills_mux_out, |
| .n_pdc_mux_out = ARRAY_SIZE(sdxpoorwills_mux_out), |
| .n_pdc_mux_offset = 20, |
| .ngpios = 100, |
| .dir_conn_irq_base = 220, |
| .dir_conn = sdxpoorwills_dir_conn, |
| .n_dir_conns = ARRAY_SIZE(sdxpoorwills_dir_conn), |
| }; |
| |
| static int sdxpoorwills_pinctrl_probe(struct platform_device *pdev) |
| { |
| return msm_pinctrl_probe(pdev, &sdxpoorwills_pinctrl); |
| } |
| |
| static const struct of_device_id sdxpoorwills_pinctrl_of_match[] = { |
| { .compatible = "qcom,sdxpoorwills-pinctrl", }, |
| { }, |
| }; |
| |
| static struct platform_driver sdxpoorwills_pinctrl_driver = { |
| .driver = { |
| .name = "sdxpoorwills-pinctrl", |
| .owner = THIS_MODULE, |
| .of_match_table = sdxpoorwills_pinctrl_of_match, |
| }, |
| .probe = sdxpoorwills_pinctrl_probe, |
| .remove = msm_pinctrl_remove, |
| }; |
| |
| static int __init sdxpoorwills_pinctrl_init(void) |
| { |
| return platform_driver_register(&sdxpoorwills_pinctrl_driver); |
| } |
| arch_initcall(sdxpoorwills_pinctrl_init); |
| |
| static void __exit sdxpoorwills_pinctrl_exit(void) |
| { |
| platform_driver_unregister(&sdxpoorwills_pinctrl_driver); |
| } |
| module_exit(sdxpoorwills_pinctrl_exit); |
| |
| MODULE_DESCRIPTION("QTI sdxpoorwills pinctrl driver"); |
| MODULE_LICENSE("GPL v2"); |
| MODULE_DEVICE_TABLE(of, sdxpoorwills_pinctrl_of_match); |