blob: bba9ce1aaaecc75f48df2c3377b4bc7197b234b5 [file] [log] [blame]
Daniel Lezcanofa50ae92012-01-25 00:56:06 +01001/*
2 * AT91 Power Management
3 *
4 * Copyright (C) 2005 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11#ifndef __ARCH_ARM_MACH_AT91_PM
12#define __ARCH_ARM_MACH_AT91_PM
13
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010014#ifdef CONFIG_ARCH_AT91RM9200
15#include <mach/at91rm9200_mc.h>
16
17/*
18 * The AT91RM9200 goes into self-refresh mode with this command, and will
19 * terminate self-refresh automatically on the next SDRAM access.
20 *
21 * Self-refresh mode is exited as soon as a memory access is made, but we don't
22 * know for sure when that happens. However, we need to restore the low-power
23 * mode if it was enabled before going idle. Restoring low-power mode while
24 * still in self-refresh is "not recommended", but seems to work.
25 */
26
Daniel Lezcano00482a42012-01-25 00:56:08 +010027static inline void at91rm9200_standby(void)
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010028{
Daniel Lezcano00482a42012-01-25 00:56:08 +010029 u32 lpr = at91_sys_read(AT91_SDRAMC_LPR);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010030
Daniel Lezcano00482a42012-01-25 00:56:08 +010031 asm volatile(
32 "b 1f\n\t"
33 ".align 5\n\t"
34 "1: mcr p15, 0, %0, c7, c10, 4\n\t"
35 " str %0, [%1, %2]\n\t"
36 " str %3, [%1, %4]\n\t"
37 " mcr p15, 0, %0, c7, c0, 4\n\t"
38 " str %5, [%1, %2]"
39 :
40 : "r" (0), "r" (AT91_BASE_SYS), "r" (AT91_SDRAMC_LPR),
41 "r" (1), "r" (AT91_SDRAMC_SRR),
42 "r" (lpr));
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010043}
44
Daniel Lezcano00482a42012-01-25 00:56:08 +010045#define at91_standby at91rm9200_standby
Daniel Lezcanoc54b7bb2012-01-25 00:56:05 +010046
Nicolas Ferre7dca3342010-06-21 14:59:27 +010047#elif defined(CONFIG_ARCH_AT91SAM9G45)
48#include <mach/at91sam9_ddrsdr.h>
49
50/* We manage both DDRAM/SDRAM controllers, we need more than one value to
51 * remember.
52 */
Daniel Lezcano00482a42012-01-25 00:56:08 +010053static inline void at91sam9g45_standby(void)
Nicolas Ferre7dca3342010-06-21 14:59:27 +010054{
Daniel Lezcano00482a42012-01-25 00:56:08 +010055 /* Those two values allow us to delay self-refresh activation
Nicolas Ferre7dca3342010-06-21 14:59:27 +010056 * to the maximum. */
57 u32 lpr0, lpr1;
Daniel Lezcano00482a42012-01-25 00:56:08 +010058 u32 saved_lpr0, saved_lpr1;
Nicolas Ferre7dca3342010-06-21 14:59:27 +010059
60 saved_lpr1 = at91_ramc_read(1, AT91_DDRSDRC_LPR);
61 lpr1 = saved_lpr1 & ~AT91_DDRSDRC_LPCB;
62 lpr1 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
63
64 saved_lpr0 = at91_ramc_read(0, AT91_DDRSDRC_LPR);
65 lpr0 = saved_lpr0 & ~AT91_DDRSDRC_LPCB;
66 lpr0 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
67
68 /* self-refresh mode now */
69 at91_ramc_write(0, AT91_DDRSDRC_LPR, lpr0);
70 at91_ramc_write(1, AT91_DDRSDRC_LPR, lpr1);
71
Daniel Lezcano00482a42012-01-25 00:56:08 +010072 cpu_do_idle();
73
74 at91_ramc_write(0, AT91_DDRSDRC_LPR, saved_lpr0);
75 at91_ramc_write(1, AT91_DDRSDRC_LPR, saved_lpr1);
Nicolas Ferre7dca3342010-06-21 14:59:27 +010076}
77
Daniel Lezcano00482a42012-01-25 00:56:08 +010078#define at91_standby at91sam9g45_standby
Daniel Lezcanoc54b7bb2012-01-25 00:56:05 +010079
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010080#else
81#include <mach/at91sam9_sdramc.h>
82
83#ifdef CONFIG_ARCH_AT91SAM9263
84/*
85 * FIXME either or both the SDRAM controllers (EB0, EB1) might be in use;
86 * handle those cases both here and in the Suspend-To-RAM support.
87 */
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010088#warning Assuming EB1 SDRAM controller is *NOT* used
89#endif
90
Daniel Lezcano00482a42012-01-25 00:56:08 +010091static inline void at91sam9_standby(void)
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010092{
93 u32 saved_lpr, lpr;
94
Nicolas Ferre7dca3342010-06-21 14:59:27 +010095 saved_lpr = at91_ramc_read(0, AT91_SDRAMC_LPR);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010096
97 lpr = saved_lpr & ~AT91_SDRAMC_LPCB;
Daniel Lezcanoc54b7bb2012-01-25 00:56:05 +010098 at91_ramc_write(0, AT91_SDRAMC_LPR, lpr |
99 AT91_SDRAMC_LPCB_SELF_REFRESH);
Daniel Lezcano00482a42012-01-25 00:56:08 +0100100
101 cpu_do_idle();
102
103 at91_ramc_write(0, AT91_SDRAMC_LPR, saved_lpr);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +0100104}
105
Daniel Lezcano00482a42012-01-25 00:56:08 +0100106#define at91_standby at91sam9_standby
Daniel Lezcanoc54b7bb2012-01-25 00:56:05 +0100107
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +0100108#endif
Daniel Lezcanofa50ae92012-01-25 00:56:06 +0100109
110#endif