blob: 7ed92d0560d59de9f4db4eab3d9940312807c417 [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
Rob Herring520f7bd2012-12-27 13:10:24 -06002 * include/linux/irqchip/arm-gic.h
Russell Kingf27ecac2005-08-18 21:31:00 +01003 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Rob Herring520f7bd2012-12-27 13:10:24 -060010#ifndef __LINUX_IRQCHIP_ARM_GIC_H
11#define __LINUX_IRQCHIP_ARM_GIC_H
Russell Kingf27ecac2005-08-18 21:31:00 +010012
Russell Kingf27ecac2005-08-18 21:31:00 +010013#define GIC_CPU_CTRL 0x00
14#define GIC_CPU_PRIMASK 0x04
15#define GIC_CPU_BINPOINT 0x08
16#define GIC_CPU_INTACK 0x0c
17#define GIC_CPU_EOI 0x10
18#define GIC_CPU_RUNNINGPRI 0x14
19#define GIC_CPU_HIGHPRI 0x18
Christoffer Dall0307e172013-09-23 14:55:56 -070020#define GIC_CPU_ALIAS_BINPOINT 0x1c
21#define GIC_CPU_ACTIVEPRIO 0xd0
22#define GIC_CPU_IDENT 0xfc
Russell Kingf27ecac2005-08-18 21:31:00 +010023
24#define GIC_DIST_CTRL 0x000
25#define GIC_DIST_CTR 0x004
Christoffer Dall7c7945a2013-01-23 13:18:03 -050026#define GIC_DIST_IGROUP 0x080
Russell Kingf27ecac2005-08-18 21:31:00 +010027#define GIC_DIST_ENABLE_SET 0x100
28#define GIC_DIST_ENABLE_CLEAR 0x180
29#define GIC_DIST_PENDING_SET 0x200
30#define GIC_DIST_PENDING_CLEAR 0x280
Christoffer Dall7c7945a2013-01-23 13:18:03 -050031#define GIC_DIST_ACTIVE_SET 0x300
32#define GIC_DIST_ACTIVE_CLEAR 0x380
Russell Kingf27ecac2005-08-18 21:31:00 +010033#define GIC_DIST_PRI 0x400
34#define GIC_DIST_TARGET 0x800
35#define GIC_DIST_CONFIG 0xc00
36#define GIC_DIST_SOFTINT 0xf00
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -040037#define GIC_DIST_SGI_PENDING_CLEAR 0xf10
38#define GIC_DIST_SGI_PENDING_SET 0xf20
Russell Kingf27ecac2005-08-18 21:31:00 +010039
Marc Zyngierfdf77a72013-01-21 19:36:11 -050040#define GICH_HCR 0x0
41#define GICH_VTR 0x4
42#define GICH_VMCR 0x8
43#define GICH_MISR 0x10
44#define GICH_EISR0 0x20
45#define GICH_EISR1 0x24
46#define GICH_ELRSR0 0x30
47#define GICH_ELRSR1 0x34
48#define GICH_APR 0xf0
49#define GICH_LR0 0x100
50
51#define GICH_HCR_EN (1 << 0)
52#define GICH_HCR_UIE (1 << 1)
53
54#define GICH_LR_VIRTUALID (0x3ff << 0)
55#define GICH_LR_PHYSID_CPUID_SHIFT (10)
56#define GICH_LR_PHYSID_CPUID (7 << GICH_LR_PHYSID_CPUID_SHIFT)
57#define GICH_LR_STATE (3 << 28)
58#define GICH_LR_PENDING_BIT (1 << 28)
59#define GICH_LR_ACTIVE_BIT (1 << 29)
60#define GICH_LR_EOI (1 << 19)
61
Christoffer Dall0307e172013-09-23 14:55:56 -070062#define GICH_VMCR_CTRL_SHIFT 0
63#define GICH_VMCR_CTRL_MASK (0x21f << GICH_VMCR_CTRL_SHIFT)
64#define GICH_VMCR_PRIMASK_SHIFT 27
65#define GICH_VMCR_PRIMASK_MASK (0x1f << GICH_VMCR_PRIMASK_SHIFT)
66#define GICH_VMCR_BINPOINT_SHIFT 21
67#define GICH_VMCR_BINPOINT_MASK (0x7 << GICH_VMCR_BINPOINT_SHIFT)
68#define GICH_VMCR_ALIAS_BINPOINT_SHIFT 18
69#define GICH_VMCR_ALIAS_BINPOINT_MASK (0x7 << GICH_VMCR_ALIAS_BINPOINT_SHIFT)
70
Marc Zyngierfdf77a72013-01-21 19:36:11 -050071#define GICH_MISR_EOI (1 << 0)
72#define GICH_MISR_U (1 << 1)
73
Marc Zyngiera96ab032013-01-24 13:39:43 +000074#ifndef __ASSEMBLY__
75
Rob Herring4294f8ba2011-09-28 21:25:31 -050076struct device_node;
77
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010078extern struct irq_chip gic_arch_extn;
Russell Kingff2e27a2010-12-04 16:13:29 +000079
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000080void gic_init_bases(unsigned int, int, void __iomem *, void __iomem *,
Grant Likely75294952012-02-14 14:06:57 -070081 u32 offset, struct device_node *);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010082void gic_cascade_irq(unsigned int gic_nr, unsigned int irq);
Nicolas Pitre10d9eb82013-03-19 23:59:04 -040083void gic_cpu_if_down(void);
Changhwan Youne807acb2011-07-16 10:49:47 +090084
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000085static inline void gic_init(unsigned int nr, int start,
86 void __iomem *dist , void __iomem *cpu)
87{
Grant Likely75294952012-02-14 14:06:57 -070088 gic_init_bases(nr, start, dist, cpu, 0, NULL);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000089}
90
Nicolas Pitre14d2ca62012-11-28 18:48:19 -050091void gic_send_sgi(unsigned int cpu_id, unsigned int irq);
Nicolas Pitreed967622012-07-05 21:33:26 -040092int gic_get_cpu_id(unsigned int cpu);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -040093void gic_migrate_target(unsigned int new_cpu_id);
Nicolas Pitreeeb44652012-11-28 18:17:25 -050094unsigned long gic_get_sgir_physaddr(void);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -040095
Sricharan R006e9832013-12-03 15:57:22 +053096extern const struct irq_domain_ops *gic_routable_irq_domain_ops;
97static inline void __init register_routable_domain_ops
98 (const struct irq_domain_ops *ops)
99{
100 gic_routable_irq_domain_ops = ops;
101}
Marc Zyngiera96ab032013-01-24 13:39:43 +0000102#endif /* __ASSEMBLY */
Russell Kingf27ecac2005-08-18 21:31:00 +0100103#endif