blob: f18df1f392ecda2987e0d66a88aeb64aa49d3cdd [file] [log] [blame]
Rafał Miłecki8369ae32011-05-09 18:56:46 +02001/*
2 * Broadcom specific AMBA
3 * ChipCommon Power Management Unit driver
4 *
Michael Büscheb032b92011-07-04 20:50:05 +02005 * Copyright 2009, Michael Buesch <m@bues.ch>
Rafał Miłecki8369ae32011-05-09 18:56:46 +02006 * Copyright 2007, Broadcom Corporation
7 *
8 * Licensed under the GNU/GPL. See COPYING for details.
9 */
10
11#include "bcma_private.h"
Paul Gortmaker44a8e372011-07-27 21:21:04 -040012#include <linux/export.h>
Rafał Miłecki8369ae32011-05-09 18:56:46 +020013#include <linux/bcma/bcma.h>
14
Hauke Mehrtens908debc2011-07-23 01:20:11 +020015static u32 bcma_chipco_pll_read(struct bcma_drv_cc *cc, u32 offset)
16{
17 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
18 bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
19 return bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
20}
21
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020022void bcma_chipco_pll_write(struct bcma_drv_cc *cc, u32 offset, u32 value)
Rafał Miłecki8369ae32011-05-09 18:56:46 +020023{
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020024 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
25 bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
26 bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
27}
28EXPORT_SYMBOL_GPL(bcma_chipco_pll_write);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020029
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020030void bcma_chipco_pll_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
31 u32 set)
32{
33 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
34 bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
35 bcma_cc_maskset32(cc, BCMA_CC_PLLCTL_DATA, mask, set);
36}
37EXPORT_SYMBOL_GPL(bcma_chipco_pll_maskset);
38
39void bcma_chipco_chipctl_maskset(struct bcma_drv_cc *cc,
40 u32 offset, u32 mask, u32 set)
41{
Rafał Miłecki8369ae32011-05-09 18:56:46 +020042 bcma_cc_write32(cc, BCMA_CC_CHIPCTL_ADDR, offset);
43 bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020044 bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL_DATA, mask, set);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020045}
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020046EXPORT_SYMBOL_GPL(bcma_chipco_chipctl_maskset);
47
48void bcma_chipco_regctl_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
49 u32 set)
50{
51 bcma_cc_write32(cc, BCMA_CC_REGCTL_ADDR, offset);
52 bcma_cc_read32(cc, BCMA_CC_REGCTL_ADDR);
53 bcma_cc_maskset32(cc, BCMA_CC_REGCTL_DATA, mask, set);
54}
55EXPORT_SYMBOL_GPL(bcma_chipco_regctl_maskset);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020056
57static void bcma_pmu_pll_init(struct bcma_drv_cc *cc)
58{
59 struct bcma_bus *bus = cc->core->bus;
60
61 switch (bus->chipinfo.id) {
62 case 0x4313:
63 case 0x4331:
64 case 43224:
65 case 43225:
66 break;
67 default:
68 pr_err("PLL init unknown for device 0x%04X\n",
69 bus->chipinfo.id);
70 }
71}
72
73static void bcma_pmu_resources_init(struct bcma_drv_cc *cc)
74{
75 struct bcma_bus *bus = cc->core->bus;
76 u32 min_msk = 0, max_msk = 0;
77
78 switch (bus->chipinfo.id) {
79 case 0x4313:
80 min_msk = 0x200D;
81 max_msk = 0xFFFF;
82 break;
Rafał Miłecki0d33cd72012-03-07 09:11:22 +010083 case 0x4331:
Rafał Miłecki8369ae32011-05-09 18:56:46 +020084 case 43224:
Rafał Miłecki91fa4b02011-06-17 13:15:23 +020085 case 43225:
Rafał Miłecki8369ae32011-05-09 18:56:46 +020086 break;
87 default:
88 pr_err("PMU resource config unknown for device 0x%04X\n",
89 bus->chipinfo.id);
90 }
91
92 /* Set the resource masks. */
93 if (min_msk)
94 bcma_cc_write32(cc, BCMA_CC_PMU_MINRES_MSK, min_msk);
95 if (max_msk)
96 bcma_cc_write32(cc, BCMA_CC_PMU_MAXRES_MSK, max_msk);
97}
98
99void bcma_pmu_swreg_init(struct bcma_drv_cc *cc)
100{
101 struct bcma_bus *bus = cc->core->bus;
102
103 switch (bus->chipinfo.id) {
104 case 0x4313:
105 case 0x4331:
106 case 43224:
Rafał Miłecki91fa4b02011-06-17 13:15:23 +0200107 case 43225:
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200108 break;
109 default:
110 pr_err("PMU switch/regulators init unknown for device "
111 "0x%04X\n", bus->chipinfo.id);
112 }
113}
114
Rafał Miłecki984e5be2011-08-11 23:46:44 +0200115/* Disable to allow reading SPROM. Don't know the adventages of enabling it. */
116void bcma_chipco_bcm4331_ext_pa_lines_ctl(struct bcma_drv_cc *cc, bool enable)
117{
118 struct bcma_bus *bus = cc->core->bus;
119 u32 val;
120
121 val = bcma_cc_read32(cc, BCMA_CC_CHIPCTL);
122 if (enable) {
123 val |= BCMA_CHIPCTL_4331_EXTPA_EN;
124 if (bus->chipinfo.pkg == 9 || bus->chipinfo.pkg == 11)
125 val |= BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
Hauke Mehrtens00eeedc2012-06-30 01:44:37 +0200126 else if (bus->chipinfo.rev > 0)
127 val |= BCMA_CHIPCTL_4331_EXTPA_EN2;
Rafał Miłecki984e5be2011-08-11 23:46:44 +0200128 } else {
129 val &= ~BCMA_CHIPCTL_4331_EXTPA_EN;
Hauke Mehrtens00eeedc2012-06-30 01:44:37 +0200130 val &= ~BCMA_CHIPCTL_4331_EXTPA_EN2;
Rafał Miłecki984e5be2011-08-11 23:46:44 +0200131 val &= ~BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
132 }
133 bcma_cc_write32(cc, BCMA_CC_CHIPCTL, val);
134}
135
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200136void bcma_pmu_workarounds(struct bcma_drv_cc *cc)
137{
138 struct bcma_bus *bus = cc->core->bus;
139
140 switch (bus->chipinfo.id) {
141 case 0x4313:
142 bcma_chipco_chipctl_maskset(cc, 0, ~0, 0x7);
143 break;
144 case 0x4331:
Seth Forshee69aaedd2012-06-01 09:13:17 -0500145 case 43431:
146 /* Ext PA lines must be enabled for tx on BCM4331 */
147 bcma_chipco_bcm4331_ext_pa_lines_ctl(cc, true);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200148 break;
149 case 43224:
150 if (bus->chipinfo.rev == 0) {
151 pr_err("Workarounds for 43224 rev 0 not fully "
152 "implemented\n");
Rafał Miłecki898f6992011-06-17 13:15:24 +0200153 bcma_chipco_chipctl_maskset(cc, 0, ~0, 0x00F000F0);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200154 } else {
155 bcma_chipco_chipctl_maskset(cc, 0, ~0, 0xF0);
156 }
157 break;
Rafał Miłecki91fa4b02011-06-17 13:15:23 +0200158 case 43225:
159 break;
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200160 default:
161 pr_err("Workarounds unknown for device 0x%04X\n",
162 bus->chipinfo.id);
163 }
164}
165
166void bcma_pmu_init(struct bcma_drv_cc *cc)
167{
168 u32 pmucap;
169
170 pmucap = bcma_cc_read32(cc, BCMA_CC_PMU_CAP);
171 cc->pmu.rev = (pmucap & BCMA_CC_PMU_CAP_REVISION);
172
173 pr_debug("Found rev %u PMU (capabilities 0x%08X)\n", cc->pmu.rev,
174 pmucap);
175
176 if (cc->pmu.rev == 1)
177 bcma_cc_mask32(cc, BCMA_CC_PMU_CTL,
178 ~BCMA_CC_PMU_CTL_NOILPONW);
179 else
180 bcma_cc_set32(cc, BCMA_CC_PMU_CTL,
181 BCMA_CC_PMU_CTL_NOILPONW);
182
183 if (cc->core->id.id == 0x4329 && cc->core->id.rev == 2)
184 pr_err("Fix for 4329b0 bad LPOM state not implemented!\n");
185
186 bcma_pmu_pll_init(cc);
187 bcma_pmu_resources_init(cc);
188 bcma_pmu_swreg_init(cc);
189 bcma_pmu_workarounds(cc);
190}
Hauke Mehrtense3afe0e2011-07-23 01:20:10 +0200191
192u32 bcma_pmu_alp_clock(struct bcma_drv_cc *cc)
193{
194 struct bcma_bus *bus = cc->core->bus;
195
196 switch (bus->chipinfo.id) {
197 case 0x4716:
198 case 0x4748:
199 case 47162:
200 case 0x4313:
201 case 0x5357:
202 case 0x4749:
203 case 53572:
204 /* always 20Mhz */
205 return 20000 * 1000;
206 case 0x5356:
207 case 0x5300:
208 /* always 25Mhz */
209 return 25000 * 1000;
210 default:
211 pr_warn("No ALP clock specified for %04X device, "
212 "pmu rev. %d, using default %d Hz\n",
213 bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_ALP_CLOCK);
214 }
215 return BCMA_CC_PMU_ALP_CLOCK;
216}
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200217
218/* Find the output of the "m" pll divider given pll controls that start with
219 * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
220 */
221static u32 bcma_pmu_clock(struct bcma_drv_cc *cc, u32 pll0, u32 m)
222{
223 u32 tmp, div, ndiv, p1, p2, fc;
224 struct bcma_bus *bus = cc->core->bus;
225
226 BUG_ON((pll0 & 3) || (pll0 > BCMA_CC_PMU4716_MAINPLL_PLL0));
227
228 BUG_ON(!m || m > 4);
229
230 if (bus->chipinfo.id == 0x5357 || bus->chipinfo.id == 0x4749) {
231 /* Detect failure in clock setting */
232 tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
233 if (tmp & 0x40000)
234 return 133 * 1000000;
235 }
236
237 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_P1P2_OFF);
238 p1 = (tmp & BCMA_CC_PPL_P1_MASK) >> BCMA_CC_PPL_P1_SHIFT;
239 p2 = (tmp & BCMA_CC_PPL_P2_MASK) >> BCMA_CC_PPL_P2_SHIFT;
240
241 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_M14_OFF);
242 div = (tmp >> ((m - 1) * BCMA_CC_PPL_MDIV_WIDTH)) &
243 BCMA_CC_PPL_MDIV_MASK;
244
245 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_NM5_OFF);
246 ndiv = (tmp & BCMA_CC_PPL_NDIV_MASK) >> BCMA_CC_PPL_NDIV_SHIFT;
247
248 /* Do calculation in Mhz */
249 fc = bcma_pmu_alp_clock(cc) / 1000000;
250 fc = (p1 * ndiv * fc) / p2;
251
252 /* Return clock in Hertz */
253 return (fc / div) * 1000000;
254}
255
256/* query bus clock frequency for PMU-enabled chipcommon */
257u32 bcma_pmu_get_clockcontrol(struct bcma_drv_cc *cc)
258{
259 struct bcma_bus *bus = cc->core->bus;
260
261 switch (bus->chipinfo.id) {
262 case 0x4716:
263 case 0x4748:
264 case 47162:
265 return bcma_pmu_clock(cc, BCMA_CC_PMU4716_MAINPLL_PLL0,
266 BCMA_CC_PMU5_MAINPLL_SSB);
267 case 0x5356:
268 return bcma_pmu_clock(cc, BCMA_CC_PMU5356_MAINPLL_PLL0,
269 BCMA_CC_PMU5_MAINPLL_SSB);
270 case 0x5357:
271 case 0x4749:
272 return bcma_pmu_clock(cc, BCMA_CC_PMU5357_MAINPLL_PLL0,
273 BCMA_CC_PMU5_MAINPLL_SSB);
274 case 0x5300:
275 return bcma_pmu_clock(cc, BCMA_CC_PMU4706_MAINPLL_PLL0,
276 BCMA_CC_PMU5_MAINPLL_SSB);
277 case 53572:
278 return 75000000;
279 default:
280 pr_warn("No backplane clock specified for %04X device, "
281 "pmu rev. %d, using default %d Hz\n",
282 bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_HT_CLOCK);
283 }
284 return BCMA_CC_PMU_HT_CLOCK;
285}
286
287/* query cpu clock frequency for PMU-enabled chipcommon */
288u32 bcma_pmu_get_clockcpu(struct bcma_drv_cc *cc)
289{
290 struct bcma_bus *bus = cc->core->bus;
291
292 if (bus->chipinfo.id == 53572)
293 return 300000000;
294
295 if (cc->pmu.rev >= 5) {
296 u32 pll;
297 switch (bus->chipinfo.id) {
298 case 0x5356:
299 pll = BCMA_CC_PMU5356_MAINPLL_PLL0;
300 break;
301 case 0x5357:
302 case 0x4749:
303 pll = BCMA_CC_PMU5357_MAINPLL_PLL0;
304 break;
305 default:
306 pll = BCMA_CC_PMU4716_MAINPLL_PLL0;
307 break;
308 }
309
310 /* TODO: if (bus->chipinfo.id == 0x5300)
311 return si_4706_pmu_clock(sih, osh, cc, PMU4706_MAINPLL_PLL0, PMU5_MAINPLL_CPU); */
312 return bcma_pmu_clock(cc, pll, BCMA_CC_PMU5_MAINPLL_CPU);
313 }
314
315 return bcma_pmu_get_clockcontrol(cc);
316}