blob: dc807b23f77ab9569b925ce4c60c1dd1710ba1a2 [file] [log] [blame]
Rob Clark7198e6b2013-07-19 12:59:32 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#include "adreno_gpu.h"
19#include "msm_gem.h"
Rob Clark871d8122013-11-16 12:56:06 -050020#include "msm_mmu.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040021
Rob Clark7198e6b2013-07-19 12:59:32 -040022#define RB_SIZE SZ_32K
23#define RB_BLKSIZE 16
24
25int adreno_get_param(struct msm_gpu *gpu, uint32_t param, uint64_t *value)
26{
27 struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
28
29 switch (param) {
30 case MSM_PARAM_GPU_ID:
31 *value = adreno_gpu->info->revn;
32 return 0;
33 case MSM_PARAM_GMEM_SIZE:
Rob Clark55459962013-12-05 17:39:53 -050034 *value = adreno_gpu->gmem;
Rob Clark7198e6b2013-07-19 12:59:32 -040035 return 0;
Rob Clark4e1cbaa2014-02-04 14:16:04 -050036 case MSM_PARAM_CHIP_ID:
37 *value = adreno_gpu->rev.patchid |
38 (adreno_gpu->rev.minor << 8) |
39 (adreno_gpu->rev.major << 16) |
40 (adreno_gpu->rev.core << 24);
41 return 0;
Rob Clark7198e6b2013-07-19 12:59:32 -040042 default:
43 DBG("%s: invalid param: %u", gpu->name, param);
44 return -EINVAL;
45 }
46}
47
48#define rbmemptr(adreno_gpu, member) \
49 ((adreno_gpu)->memptrs_iova + offsetof(struct adreno_rbmemptrs, member))
50
51int adreno_hw_init(struct msm_gpu *gpu)
52{
53 struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
Rob Clark944fc362014-07-09 22:08:15 -040054 int ret;
Rob Clark7198e6b2013-07-19 12:59:32 -040055
56 DBG("%s", gpu->name);
57
Rob Clarka1ad3522014-07-11 11:59:22 -040058 ret = msm_gem_get_iova(gpu->rb->bo, gpu->id, &gpu->rb_iova);
Rob Clark944fc362014-07-09 22:08:15 -040059 if (ret) {
60 gpu->rb_iova = 0;
61 dev_err(gpu->dev->dev, "could not map ringbuffer: %d\n", ret);
62 return ret;
63 }
64
Rob Clark7198e6b2013-07-19 12:59:32 -040065 /* Setup REG_CP_RB_CNTL: */
66 gpu_write(gpu, REG_AXXX_CP_RB_CNTL,
67 /* size is log2(quad-words): */
68 AXXX_CP_RB_CNTL_BUFSZ(ilog2(gpu->rb->size / 8)) |
Rob Clark55459962013-12-05 17:39:53 -050069 AXXX_CP_RB_CNTL_BLKSZ(ilog2(RB_BLKSIZE / 8)));
Rob Clark7198e6b2013-07-19 12:59:32 -040070
71 /* Setup ringbuffer address: */
72 gpu_write(gpu, REG_AXXX_CP_RB_BASE, gpu->rb_iova);
73 gpu_write(gpu, REG_AXXX_CP_RB_RPTR_ADDR, rbmemptr(adreno_gpu, rptr));
74
75 /* Setup scratch/timestamp: */
76 gpu_write(gpu, REG_AXXX_SCRATCH_ADDR, rbmemptr(adreno_gpu, fence));
77
78 gpu_write(gpu, REG_AXXX_SCRATCH_UMSK, 0x1);
79
80 return 0;
81}
82
83static uint32_t get_wptr(struct msm_ringbuffer *ring)
84{
85 return ring->cur - ring->start;
86}
87
88uint32_t adreno_last_fence(struct msm_gpu *gpu)
89{
90 struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
91 return adreno_gpu->memptrs->fence;
92}
93
Rob Clarkbd6f82d2013-08-24 14:20:38 -040094void adreno_recover(struct msm_gpu *gpu)
95{
96 struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
97 struct drm_device *dev = gpu->dev;
98 int ret;
99
100 gpu->funcs->pm_suspend(gpu);
101
102 /* reset ringbuffer: */
103 gpu->rb->cur = gpu->rb->start;
104
105 /* reset completed fence seqno, just discard anything pending: */
106 adreno_gpu->memptrs->fence = gpu->submitted_fence;
Rob Clark26791c42013-09-03 07:12:03 -0400107 adreno_gpu->memptrs->rptr = 0;
108 adreno_gpu->memptrs->wptr = 0;
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400109
110 gpu->funcs->pm_resume(gpu);
111 ret = gpu->funcs->hw_init(gpu);
112 if (ret) {
113 dev_err(dev->dev, "gpu hw init failed: %d\n", ret);
114 /* hmm, oh well? */
115 }
116}
117
Rob Clark7198e6b2013-07-19 12:59:32 -0400118int adreno_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit,
119 struct msm_file_private *ctx)
120{
121 struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
122 struct msm_drm_private *priv = gpu->dev->dev_private;
123 struct msm_ringbuffer *ring = gpu->rb;
124 unsigned i, ibs = 0;
125
Rob Clark7198e6b2013-07-19 12:59:32 -0400126 for (i = 0; i < submit->nr_cmds; i++) {
127 switch (submit->cmd[i].type) {
128 case MSM_SUBMIT_CMD_IB_TARGET_BUF:
129 /* ignore IB-targets */
130 break;
131 case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
132 /* ignore if there has not been a ctx switch: */
133 if (priv->lastctx == ctx)
134 break;
135 case MSM_SUBMIT_CMD_BUF:
136 OUT_PKT3(ring, CP_INDIRECT_BUFFER_PFD, 2);
137 OUT_RING(ring, submit->cmd[i].iova);
138 OUT_RING(ring, submit->cmd[i].size);
139 ibs++;
140 break;
141 }
142 }
143
144 /* on a320, at least, we seem to need to pad things out to an
145 * even number of qwords to avoid issue w/ CP hanging on wrap-
146 * around:
147 */
148 if (ibs % 2)
149 OUT_PKT2(ring);
150
151 OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1);
152 OUT_RING(ring, submit->fence);
153
154 if (adreno_is_a3xx(adreno_gpu)) {
155 /* Flush HLSQ lazy updates to make sure there is nothing
156 * pending for indirect loads after the timestamp has
157 * passed:
158 */
159 OUT_PKT3(ring, CP_EVENT_WRITE, 1);
160 OUT_RING(ring, HLSQ_FLUSH);
161
162 OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
163 OUT_RING(ring, 0x00000000);
164 }
165
166 OUT_PKT3(ring, CP_EVENT_WRITE, 3);
167 OUT_RING(ring, CACHE_FLUSH_TS);
168 OUT_RING(ring, rbmemptr(adreno_gpu, fence));
169 OUT_RING(ring, submit->fence);
170
171 /* we could maybe be clever and only CP_COND_EXEC the interrupt: */
172 OUT_PKT3(ring, CP_INTERRUPT, 1);
173 OUT_RING(ring, 0x80000000);
174
175#if 0
176 if (adreno_is_a3xx(adreno_gpu)) {
177 /* Dummy set-constant to trigger context rollover */
178 OUT_PKT3(ring, CP_SET_CONSTANT, 2);
179 OUT_RING(ring, CP_REG(REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG));
180 OUT_RING(ring, 0x00000000);
181 }
182#endif
183
184 gpu->funcs->flush(gpu);
185
186 return 0;
187}
188
189void adreno_flush(struct msm_gpu *gpu)
190{
191 uint32_t wptr = get_wptr(gpu->rb);
192
193 /* ensure writes to ringbuffer have hit system memory: */
194 mb();
195
196 gpu_write(gpu, REG_AXXX_CP_RB_WPTR, wptr);
197}
198
199void adreno_idle(struct msm_gpu *gpu)
200{
201 struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
Rob Clark09637562014-01-11 16:11:59 -0500202 uint32_t wptr = get_wptr(gpu->rb);
Rob Clark7198e6b2013-07-19 12:59:32 -0400203
Rob Clark09637562014-01-11 16:11:59 -0500204 /* wait for CP to drain ringbuffer: */
205 if (spin_until(adreno_gpu->memptrs->rptr == wptr))
206 DRM_ERROR("%s: timeout waiting to drain ringbuffer!\n", gpu->name);
Rob Clark7198e6b2013-07-19 12:59:32 -0400207
208 /* TODO maybe we need to reset GPU here to recover from hang? */
209}
210
211#ifdef CONFIG_DEBUG_FS
212void adreno_show(struct msm_gpu *gpu, struct seq_file *m)
213{
214 struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
Rob Clark3bcefb02014-09-05 15:05:38 -0400215 int i;
Rob Clark7198e6b2013-07-19 12:59:32 -0400216
217 seq_printf(m, "revision: %d (%d.%d.%d.%d)\n",
218 adreno_gpu->info->revn, adreno_gpu->rev.core,
219 adreno_gpu->rev.major, adreno_gpu->rev.minor,
220 adreno_gpu->rev.patchid);
221
222 seq_printf(m, "fence: %d/%d\n", adreno_gpu->memptrs->fence,
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400223 gpu->submitted_fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400224 seq_printf(m, "rptr: %d\n", adreno_gpu->memptrs->rptr);
225 seq_printf(m, "wptr: %d\n", adreno_gpu->memptrs->wptr);
226 seq_printf(m, "rb wptr: %d\n", get_wptr(gpu->rb));
Rob Clark3bcefb02014-09-05 15:05:38 -0400227
228 gpu->funcs->pm_resume(gpu);
229
230 /* dump these out in a form that can be parsed by demsm: */
231 seq_printf(m, "IO:region %s 00000000 00020000\n", gpu->name);
232 for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
233 uint32_t start = adreno_gpu->registers[i];
234 uint32_t end = adreno_gpu->registers[i+1];
235 uint32_t addr;
236
237 for (addr = start; addr <= end; addr++) {
238 uint32_t val = gpu_read(gpu, addr);
239 seq_printf(m, "IO:R %08x %08x\n", addr<<2, val);
240 }
241 }
242
243 gpu->funcs->pm_suspend(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400244}
245#endif
246
Rob Clark5b6ef082013-12-22 10:29:43 -0500247/* would be nice to not have to duplicate the _show() stuff with printk(): */
248void adreno_dump(struct msm_gpu *gpu)
249{
250 struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
Rob Clark3bcefb02014-09-05 15:05:38 -0400251 int i;
Rob Clark5b6ef082013-12-22 10:29:43 -0500252
253 printk("revision: %d (%d.%d.%d.%d)\n",
254 adreno_gpu->info->revn, adreno_gpu->rev.core,
255 adreno_gpu->rev.major, adreno_gpu->rev.minor,
256 adreno_gpu->rev.patchid);
257
258 printk("fence: %d/%d\n", adreno_gpu->memptrs->fence,
259 gpu->submitted_fence);
260 printk("rptr: %d\n", adreno_gpu->memptrs->rptr);
261 printk("wptr: %d\n", adreno_gpu->memptrs->wptr);
262 printk("rb wptr: %d\n", get_wptr(gpu->rb));
263
Rob Clark3bcefb02014-09-05 15:05:38 -0400264 /* dump these out in a form that can be parsed by demsm: */
265 printk("IO:region %s 00000000 00020000\n", gpu->name);
266 for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
267 uint32_t start = adreno_gpu->registers[i];
268 uint32_t end = adreno_gpu->registers[i+1];
269 uint32_t addr;
270
271 for (addr = start; addr <= end; addr++) {
272 uint32_t val = gpu_read(gpu, addr);
273 printk("IO:R %08x %08x\n", addr<<2, val);
274 }
275 }
Rob Clark5b6ef082013-12-22 10:29:43 -0500276}
277
Rob Clark09637562014-01-11 16:11:59 -0500278static uint32_t ring_freewords(struct msm_gpu *gpu)
Rob Clark7198e6b2013-07-19 12:59:32 -0400279{
280 struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
Rob Clark09637562014-01-11 16:11:59 -0500281 uint32_t size = gpu->rb->size / 4;
282 uint32_t wptr = get_wptr(gpu->rb);
283 uint32_t rptr = adreno_gpu->memptrs->rptr;
284 return (rptr + (size - 1) - wptr) % size;
285}
Rob Clark26791c42013-09-03 07:12:03 -0400286
Rob Clark09637562014-01-11 16:11:59 -0500287void adreno_wait_ring(struct msm_gpu *gpu, uint32_t ndwords)
288{
289 if (spin_until(ring_freewords(gpu) >= ndwords))
290 DRM_ERROR("%s: timeout waiting for ringbuffer space\n", gpu->name);
Rob Clark7198e6b2013-07-19 12:59:32 -0400291}
292
293static const char *iommu_ports[] = {
294 "gfx3d_user", "gfx3d_priv",
295 "gfx3d1_user", "gfx3d1_priv",
296};
297
Rob Clark7198e6b2013-07-19 12:59:32 -0400298int adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev,
Rob Clark3526e9f2014-09-05 15:03:40 -0400299 struct adreno_gpu *adreno_gpu, const struct adreno_gpu_funcs *funcs)
Rob Clark7198e6b2013-07-19 12:59:32 -0400300{
Rob Clark3526e9f2014-09-05 15:03:40 -0400301 struct adreno_platform_config *config = pdev->dev.platform_data;
302 struct msm_gpu *gpu = &adreno_gpu->base;
Rob Clark871d8122013-11-16 12:56:06 -0500303 struct msm_mmu *mmu;
Rob Clarke2550b72014-09-05 13:30:27 -0400304 int ret;
Rob Clark7198e6b2013-07-19 12:59:32 -0400305
Rob Clark3526e9f2014-09-05 15:03:40 -0400306 adreno_gpu->funcs = funcs;
307 adreno_gpu->info = adreno_info(config->rev);
308 adreno_gpu->gmem = adreno_gpu->info->gmem;
309 adreno_gpu->revn = adreno_gpu->info->revn;
310 adreno_gpu->rev = config->rev;
Rob Clark7198e6b2013-07-19 12:59:32 -0400311
Rob Clark3526e9f2014-09-05 15:03:40 -0400312 gpu->fast_rate = config->fast_rate;
313 gpu->slow_rate = config->slow_rate;
314 gpu->bus_freq = config->bus_freq;
315#ifdef CONFIG_MSM_BUS_SCALING
316 gpu->bus_scale_table = config->bus_scale_table;
317#endif
318
319 DBG("fast_rate=%u, slow_rate=%u, bus_freq=%u",
320 gpu->fast_rate, gpu->slow_rate, gpu->bus_freq);
321
Rob Clark0122f962014-10-31 11:50:55 -0400322 ret = msm_gpu_init(drm, pdev, &adreno_gpu->base, &funcs->base,
323 adreno_gpu->info->name, "kgsl_3d0_reg_memory", "kgsl_3d0_irq",
324 RB_SIZE);
325 if (ret)
326 return ret;
327
Rob Clark3526e9f2014-09-05 15:03:40 -0400328 ret = request_firmware(&adreno_gpu->pm4, adreno_gpu->info->pm4fw, drm->dev);
Rob Clark7198e6b2013-07-19 12:59:32 -0400329 if (ret) {
330 dev_err(drm->dev, "failed to load %s PM4 firmware: %d\n",
Rob Clark3526e9f2014-09-05 15:03:40 -0400331 adreno_gpu->info->pm4fw, ret);
Rob Clark7198e6b2013-07-19 12:59:32 -0400332 return ret;
333 }
334
Rob Clark3526e9f2014-09-05 15:03:40 -0400335 ret = request_firmware(&adreno_gpu->pfp, adreno_gpu->info->pfpfw, drm->dev);
Rob Clark7198e6b2013-07-19 12:59:32 -0400336 if (ret) {
337 dev_err(drm->dev, "failed to load %s PFP firmware: %d\n",
Rob Clark3526e9f2014-09-05 15:03:40 -0400338 adreno_gpu->info->pfpfw, ret);
Rob Clark7198e6b2013-07-19 12:59:32 -0400339 return ret;
340 }
341
Rob Clark3526e9f2014-09-05 15:03:40 -0400342 mmu = gpu->mmu;
Rob Clark871d8122013-11-16 12:56:06 -0500343 if (mmu) {
344 ret = mmu->funcs->attach(mmu, iommu_ports,
345 ARRAY_SIZE(iommu_ports));
346 if (ret)
347 return ret;
348 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400349
Rob Clarka1ad3522014-07-11 11:59:22 -0400350 mutex_lock(&drm->struct_mutex);
Rob Clark3526e9f2014-09-05 15:03:40 -0400351 adreno_gpu->memptrs_bo = msm_gem_new(drm, sizeof(*adreno_gpu->memptrs),
Rob Clark7198e6b2013-07-19 12:59:32 -0400352 MSM_BO_UNCACHED);
Rob Clarka1ad3522014-07-11 11:59:22 -0400353 mutex_unlock(&drm->struct_mutex);
Rob Clark3526e9f2014-09-05 15:03:40 -0400354 if (IS_ERR(adreno_gpu->memptrs_bo)) {
355 ret = PTR_ERR(adreno_gpu->memptrs_bo);
356 adreno_gpu->memptrs_bo = NULL;
Rob Clark7198e6b2013-07-19 12:59:32 -0400357 dev_err(drm->dev, "could not allocate memptrs: %d\n", ret);
358 return ret;
359 }
360
Rob Clark3526e9f2014-09-05 15:03:40 -0400361 adreno_gpu->memptrs = msm_gem_vaddr(adreno_gpu->memptrs_bo);
362 if (!adreno_gpu->memptrs) {
Rob Clark7198e6b2013-07-19 12:59:32 -0400363 dev_err(drm->dev, "could not vmap memptrs\n");
364 return -ENOMEM;
365 }
366
Rob Clark3526e9f2014-09-05 15:03:40 -0400367 ret = msm_gem_get_iova(adreno_gpu->memptrs_bo, gpu->id,
368 &adreno_gpu->memptrs_iova);
Rob Clark7198e6b2013-07-19 12:59:32 -0400369 if (ret) {
370 dev_err(drm->dev, "could not map memptrs: %d\n", ret);
371 return ret;
372 }
373
374 return 0;
375}
376
377void adreno_gpu_cleanup(struct adreno_gpu *gpu)
378{
379 if (gpu->memptrs_bo) {
380 if (gpu->memptrs_iova)
381 msm_gem_put_iova(gpu->memptrs_bo, gpu->base.id);
382 drm_gem_object_unreference(gpu->memptrs_bo);
383 }
384 if (gpu->pm4)
385 release_firmware(gpu->pm4);
386 if (gpu->pfp)
387 release_firmware(gpu->pfp);
388 msm_gpu_cleanup(&gpu->base);
389}