blob: 855793afcca817716cf32b86154f31afbc148d45 [file] [log] [blame]
Tzachi Perelstein3085de62007-10-23 15:14:42 -04001/*
2 * arch/arm/mach-orion/irq.c
3 *
4 * Core IRQ functions for Marvell Orion System On Chip
5 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/irq.h>
16#include <asm/gpio.h>
17#include <asm/arch/orion.h>
Lennert Buytenhek01eb5692008-03-27 14:51:40 -040018#include <asm/plat-orion/irq.h>
Tzachi Perelstein3085de62007-10-23 15:14:42 -040019#include "common.h"
20
21/*****************************************************************************
22 * Orion GPIO IRQ
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020023 *
24 * GPIO_IN_POL register controlls whether GPIO_DATA_IN will hold the same
25 * value of the line or the opposite value.
26 *
27 * Level IRQ handlers: DATA_IN is used directly as cause register.
28 * Interrupt are masked by LEVEL_MASK registers.
29 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
30 * Interrupt are masked by EDGE_MASK registers.
31 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
32 * the polarity to catch the next line transaction.
33 * This is a race condition that might not perfectly
34 * work on some use cases.
35 *
36 * Every eight GPIO lines are grouped (OR'ed) before going up to main
37 * cause register.
38 *
39 * EDGE cause mask
40 * data-in /--------| |-----| |----\
41 * -----| |----- ---- to main cause reg
42 * X \----------------| |----/
43 * polarity LEVEL mask
44 *
Tzachi Perelstein3085de62007-10-23 15:14:42 -040045 ****************************************************************************/
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020046static void orion_gpio_irq_ack(u32 irq)
47{
48 int pin = irq_to_gpio(irq);
49 if (irq_desc[irq].status & IRQ_LEVEL)
50 /*
51 * Mask bit for level interrupt
52 */
53 orion_clrbits(GPIO_LEVEL_MASK, 1 << pin);
54 else
55 /*
56 * Clear casue bit for egde interrupt
57 */
58 orion_clrbits(GPIO_EDGE_CAUSE, 1 << pin);
59}
60
Tzachi Perelstein3085de62007-10-23 15:14:42 -040061static void orion_gpio_irq_mask(u32 irq)
62{
63 int pin = irq_to_gpio(irq);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020064 if (irq_desc[irq].status & IRQ_LEVEL)
65 orion_clrbits(GPIO_LEVEL_MASK, 1 << pin);
66 else
67 orion_clrbits(GPIO_EDGE_MASK, 1 << pin);
Tzachi Perelstein3085de62007-10-23 15:14:42 -040068}
69
70static void orion_gpio_irq_unmask(u32 irq)
71{
72 int pin = irq_to_gpio(irq);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020073 if (irq_desc[irq].status & IRQ_LEVEL)
74 orion_setbits(GPIO_LEVEL_MASK, 1 << pin);
75 else
76 orion_setbits(GPIO_EDGE_MASK, 1 << pin);
Tzachi Perelstein3085de62007-10-23 15:14:42 -040077}
78
79static int orion_gpio_set_irq_type(u32 irq, u32 type)
80{
81 int pin = irq_to_gpio(irq);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020082 struct irq_desc *desc;
Tzachi Perelstein3085de62007-10-23 15:14:42 -040083
84 if ((orion_read(GPIO_IO_CONF) & (1 << pin)) == 0) {
85 printk(KERN_ERR "orion_gpio_set_irq_type failed "
86 "(irq %d, pin %d).\n", irq, pin);
87 return -EINVAL;
88 }
89
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020090 desc = irq_desc + irq;
91
Tzachi Perelstein3085de62007-10-23 15:14:42 -040092 switch (type) {
93 case IRQT_HIGH:
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020094 desc->handle_irq = handle_level_irq;
95 desc->status |= IRQ_LEVEL;
Tzachi Perelstein3085de62007-10-23 15:14:42 -040096 orion_clrbits(GPIO_IN_POL, (1 << pin));
97 break;
98 case IRQT_LOW:
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020099 desc->handle_irq = handle_level_irq;
100 desc->status |= IRQ_LEVEL;
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400101 orion_setbits(GPIO_IN_POL, (1 << pin));
102 break;
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200103 case IRQT_RISING:
104 desc->handle_irq = handle_edge_irq;
105 desc->status &= ~IRQ_LEVEL;
106 orion_clrbits(GPIO_IN_POL, (1 << pin));
107 break;
108 case IRQT_FALLING:
109 desc->handle_irq = handle_edge_irq;
110 desc->status &= ~IRQ_LEVEL;
111 orion_setbits(GPIO_IN_POL, (1 << pin));
112 break;
113 case IRQT_BOTHEDGE:
114 desc->handle_irq = handle_edge_irq;
115 desc->status &= ~IRQ_LEVEL;
116 /*
117 * set initial polarity based on current input level
118 */
119 if ((orion_read(GPIO_IN_POL) ^ orion_read(GPIO_DATA_IN))
120 & (1 << pin))
121 orion_setbits(GPIO_IN_POL, (1 << pin)); /* falling */
122 else
123 orion_clrbits(GPIO_IN_POL, (1 << pin)); /* rising */
124
125 break;
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400126 default:
127 printk(KERN_ERR "failed to set irq=%d (type=%d)\n", irq, type);
128 return -EINVAL;
129 }
130
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200131 desc->status &= ~IRQ_TYPE_SENSE_MASK;
132 desc->status |= type & IRQ_TYPE_SENSE_MASK;
133
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400134 return 0;
135}
136
137static struct irq_chip orion_gpio_irq_chip = {
138 .name = "Orion-IRQ-GPIO",
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200139 .ack = orion_gpio_irq_ack,
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400140 .mask = orion_gpio_irq_mask,
141 .unmask = orion_gpio_irq_unmask,
142 .set_type = orion_gpio_set_irq_type,
143};
144
145static void orion_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
146{
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200147 u32 cause, offs, pin;
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400148
149 BUG_ON(irq < IRQ_ORION_GPIO_0_7 || irq > IRQ_ORION_GPIO_24_31);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200150 offs = (irq - IRQ_ORION_GPIO_0_7) * 8;
151 cause = (orion_read(GPIO_DATA_IN) & orion_read(GPIO_LEVEL_MASK)) |
152 (orion_read(GPIO_EDGE_CAUSE) & orion_read(GPIO_EDGE_MASK));
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400153
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200154 for (pin = offs; pin < offs + 8; pin++) {
155 if (cause & (1 << pin)) {
156 irq = gpio_to_irq(pin);
157 desc = irq_desc + irq;
158 if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQT_BOTHEDGE) {
159 /* Swap polarity (race with GPIO line) */
160 u32 polarity = orion_read(GPIO_IN_POL);
161 polarity ^= 1 << pin;
162 orion_write(GPIO_IN_POL, polarity);
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400163 }
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200164 desc_handle_irq(irq, desc);
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400165 }
166 }
167}
168
169static void __init orion_init_gpio_irq(void)
170{
171 int i;
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200172 struct irq_desc *desc;
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400173
174 /*
175 * Mask and clear GPIO IRQ interrupts
176 */
177 orion_write(GPIO_LEVEL_MASK, 0x0);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200178 orion_write(GPIO_EDGE_MASK, 0x0);
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400179 orion_write(GPIO_EDGE_CAUSE, 0x0);
180
181 /*
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200182 * Register chained level handlers for GPIO IRQs by default.
183 * User can use set_type() if he wants to use edge types handlers.
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400184 */
185 for (i = IRQ_ORION_GPIO_START; i < NR_IRQS; i++) {
186 set_irq_chip(i, &orion_gpio_irq_chip);
187 set_irq_handler(i, handle_level_irq);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200188 desc = irq_desc + i;
189 desc->status |= IRQ_LEVEL;
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400190 set_irq_flags(i, IRQF_VALID);
191 }
192 set_irq_chained_handler(IRQ_ORION_GPIO_0_7, orion_gpio_irq_handler);
193 set_irq_chained_handler(IRQ_ORION_GPIO_8_15, orion_gpio_irq_handler);
194 set_irq_chained_handler(IRQ_ORION_GPIO_16_23, orion_gpio_irq_handler);
195 set_irq_chained_handler(IRQ_ORION_GPIO_24_31, orion_gpio_irq_handler);
196}
197
198/*****************************************************************************
199 * Orion Main IRQ
200 ****************************************************************************/
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400201static void __init orion_init_main_irq(void)
202{
Lennert Buytenhek01eb5692008-03-27 14:51:40 -0400203 orion_irq_init(0, (void __iomem *)MAIN_IRQ_MASK);
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400204}
205
206void __init orion_init_irq(void)
207{
208 orion_init_main_irq();
209 orion_init_gpio_irq();
210}