blob: 013e24edf0e9946cec680df4262234155c46e84d [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Reinette Chatre01f81622009-01-08 10:20:02 -08008 * Copyright(c) 2005 - 2009 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07009 *
10 * This program is free software; you can redistribute it and/or modify
Ian Schram01ebd062007-10-25 17:15:22 +080011 * it under the terms of version 2 of the GNU General Public License as
Zhu Yib481de92007-09-25 17:54:57 -070012 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080028 * Intel Linux Wireless <ilw@linux.intel.com>
Zhu Yib481de92007-09-25 17:54:57 -070029 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Reinette Chatre01f81622009-01-08 10:20:02 -080033 * Copyright(c) 2005 - 2009 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -070034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Ben Cahillfcd427b2007-11-29 11:10:00 +080063/*
64 * Please use this file (iwl-3945-hw.h) only for hardware-related definitions.
65 * Please use iwl-3945-commands.h for uCode API definitions.
66 * Please use iwl-3945.h for driver implementation definitions.
67 */
Zhu Yib481de92007-09-25 17:54:57 -070068
69#ifndef __iwl_3945_hw__
70#define __iwl_3945_hw__
71
Samuel Ortiz0f741d92008-12-19 10:37:10 +080072#include "iwl-eeprom.h"
73
Ben Cahill1fea8e82007-11-29 11:09:52 +080074/*
75 * uCode queue management definitions ...
76 * Queue #4 is the command queue for 3945 and 4965.
77 */
Tomas Winkler69d00d22008-12-19 10:37:02 +080078#define IWL_CMD_QUEUE_NUM 4
Christoph Hellwig5d08cd12007-10-25 17:15:50 +080079
80/* Time constants */
81#define SHORT_SLOT_TIME 9
82#define LONG_SLOT_TIME 20
83
84/* RSSI to dBm */
Samuel Ortiz250bdd22008-12-19 10:37:11 +080085#define IWL39_RSSI_OFFSET 95
Christoph Hellwig5d08cd12007-10-25 17:15:50 +080086
87/*
Ben Cahill796083c2007-11-29 11:09:45 +080088 * EEPROM related constants, enums, and structures.
Christoph Hellwig5d08cd12007-10-25 17:15:50 +080089 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +080090#define EEPROM_SKU_CAP_OP_MODE_MRC (1 << 7)
91
Christoph Hellwig5d08cd12007-10-25 17:15:50 +080092/*
93 * Mapping of a Tx power level, at factory calibration temperature,
94 * to a radio/DSP gain table index.
95 * One for each of 5 "sample" power levels in each band.
96 * v_det is measured at the factory, using the 3945's built-in power amplifier
97 * (PA) output voltage detector. This same detector is used during Tx of
98 * long packets in normal operation to provide feedback as to proper output
99 * level.
100 * Data copied from EEPROM.
Ben Cahill796083c2007-11-29 11:09:45 +0800101 * DO NOT ALTER THIS STRUCTURE!!!
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800102 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800103struct iwl3945_eeprom_txpower_sample {
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800104 u8 gain_index; /* index into power (gain) setup table ... */
105 s8 power; /* ... for this pwr level for this chnl group */
106 u16 v_det; /* PA output voltage */
107} __attribute__ ((packed));
108
109/*
110 * Mappings of Tx power levels -> nominal radio/DSP gain table indexes.
111 * One for each channel group (a.k.a. "band") (1 for BG, 4 for A).
112 * Tx power setup code interpolates between the 5 "sample" power levels
113 * to determine the nominal setup for a requested power level.
114 * Data copied from EEPROM.
115 * DO NOT ALTER THIS STRUCTURE!!!
116 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800117struct iwl3945_eeprom_txpower_group {
Ben Cahill796083c2007-11-29 11:09:45 +0800118 struct iwl3945_eeprom_txpower_sample samples[5]; /* 5 power levels */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800119 s32 a, b, c, d, e; /* coefficients for voltage->power
120 * formula (signed) */
121 s32 Fa, Fb, Fc, Fd, Fe; /* these modify coeffs based on
Ben Cahill796083c2007-11-29 11:09:45 +0800122 * frequency (signed) */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800123 s8 saturation_power; /* highest power possible by h/w in this
124 * band */
125 u8 group_channel; /* "representative" channel # in this band */
126 s16 temperature; /* h/w temperature at factory calib this band
127 * (signed) */
128} __attribute__ ((packed));
129
130/*
131 * Temperature-based Tx-power compensation data, not band-specific.
132 * These coefficients are use to modify a/b/c/d/e coeffs based on
133 * difference between current temperature and factory calib temperature.
134 * Data copied from EEPROM.
135 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800136struct iwl3945_eeprom_temperature_corr {
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800137 u32 Ta;
138 u32 Tb;
139 u32 Tc;
140 u32 Td;
141 u32 Te;
142} __attribute__ ((packed));
143
Ben Cahill796083c2007-11-29 11:09:45 +0800144/*
145 * EEPROM map
146 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800147struct iwl3945_eeprom {
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800148 u8 reserved0[16];
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800149 u16 device_id; /* abs.ofs: 16 */
150 u8 reserved1[2];
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800151 u16 pmc; /* abs.ofs: 20 */
152 u8 reserved2[20];
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800153 u8 mac_address[6]; /* abs.ofs: 42 */
154 u8 reserved3[58];
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800155 u16 board_revision; /* abs.ofs: 106 */
156 u8 reserved4[11];
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800157 u8 board_pba_number[9]; /* abs.ofs: 119 */
158 u8 reserved5[8];
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800159 u16 version; /* abs.ofs: 136 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800160 u8 sku_cap; /* abs.ofs: 138 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800161 u8 leds_mode; /* abs.ofs: 139 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800162 u16 oem_mode;
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800163 u16 wowlan_mode; /* abs.ofs: 142 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800164 u16 leds_time_interval; /* abs.ofs: 144 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800165 u8 leds_off_time; /* abs.ofs: 146 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800166 u8 leds_on_time; /* abs.ofs: 147 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800167 u8 almgor_m_version; /* abs.ofs: 148 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800168 u8 antenna_switch_type; /* abs.ofs: 149 */
169 u8 reserved6[42];
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800170 u8 sku_id[4]; /* abs.ofs: 192 */
Ben Cahill796083c2007-11-29 11:09:45 +0800171
172/*
173 * Per-channel regulatory data.
174 *
175 * Each channel that *might* be supported by 3945 or 4965 has a fixed location
176 * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
177 * txpower (MSB).
178 *
179 * Entries immediately below are for 20 MHz channel width. FAT (40 MHz)
180 * channels (only for 4965, not supported by 3945) appear later in the EEPROM.
181 *
182 * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
183 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800184 u16 band_1_count; /* abs.ofs: 196 */
Samuel Ortiz0f741d92008-12-19 10:37:10 +0800185 struct iwl_eeprom_channel band_1_channels[14]; /* abs.ofs: 196 */
Ben Cahill796083c2007-11-29 11:09:45 +0800186
187/*
188 * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
189 * 5.0 GHz channels 7, 8, 11, 12, 16
190 * (4915-5080MHz) (none of these is ever supported)
191 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800192 u16 band_2_count; /* abs.ofs: 226 */
Samuel Ortiz0f741d92008-12-19 10:37:10 +0800193 struct iwl_eeprom_channel band_2_channels[13]; /* abs.ofs: 228 */
Ben Cahill796083c2007-11-29 11:09:45 +0800194
195/*
196 * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
197 * (5170-5320MHz)
198 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800199 u16 band_3_count; /* abs.ofs: 254 */
Samuel Ortiz0f741d92008-12-19 10:37:10 +0800200 struct iwl_eeprom_channel band_3_channels[12]; /* abs.ofs: 256 */
Ben Cahill796083c2007-11-29 11:09:45 +0800201
202/*
203 * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
204 * (5500-5700MHz)
205 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800206 u16 band_4_count; /* abs.ofs: 280 */
Samuel Ortiz0f741d92008-12-19 10:37:10 +0800207 struct iwl_eeprom_channel band_4_channels[11]; /* abs.ofs: 282 */
Ben Cahill796083c2007-11-29 11:09:45 +0800208
209/*
210 * 5.7 GHz channels 145, 149, 153, 157, 161, 165
211 * (5725-5825MHz)
212 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800213 u16 band_5_count; /* abs.ofs: 304 */
Samuel Ortiz0f741d92008-12-19 10:37:10 +0800214 struct iwl_eeprom_channel band_5_channels[6]; /* abs.ofs: 306 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800215
216 u8 reserved9[194];
217
Ben Cahill796083c2007-11-29 11:09:45 +0800218/*
219 * 3945 Txpower calibration data.
220 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800221#define IWL_NUM_TX_CALIB_GROUPS 5
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800222 struct iwl3945_eeprom_txpower_group groups[IWL_NUM_TX_CALIB_GROUPS];
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800223/* abs.ofs: 512 */
Ben Cahill796083c2007-11-29 11:09:45 +0800224 struct iwl3945_eeprom_temperature_corr corrections; /* abs.ofs: 832 */
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800225 u8 reserved16[172]; /* fill out to full 1024 byte block */
226} __attribute__ ((packed));
227
228#define IWL_EEPROM_IMAGE_SIZE 1024
229
Ben Cahill796083c2007-11-29 11:09:45 +0800230/* End of EEPROM */
231
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800232
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800233#define PCI_LINK_CTRL 0x0F0
234#define PCI_POWER_SOURCE 0x0C8
235#define PCI_REG_WUM8 0x0E8
236#define PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT (0x80000000)
237
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800238#define PCI_CFG_REV_ID_BIT_BASIC_SKU (0x40) /* bit 6 */
239#define PCI_CFG_REV_ID_BIT_RTP (0x80) /* bit 7 */
240
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800241#define TFD_QUEUE_MIN 0
242#define TFD_QUEUE_MAX 6
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800243
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800244#define IWL_NUM_SCAN_RATES (2)
245
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800246#define IWL_DEFAULT_TX_RETRY 15
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800247
248/*********************************************/
249
250#define RFD_SIZE 4
251#define NUM_TFD_CHUNKS 4
252
253#define RX_QUEUE_SIZE 256
254#define RX_QUEUE_MASK 255
255#define RX_QUEUE_SIZE_LOG 8
256
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800257#define U32_PAD(n) ((4-(n))&0x3)
258
Reinette Chatre8a1b0242008-01-14 17:46:25 -0800259#define TFD_CTL_COUNT_SET(n) (n << 24)
260#define TFD_CTL_COUNT_GET(ctl) ((ctl >> 24) & 7)
261#define TFD_CTL_PAD_SET(n) (n << 28)
262#define TFD_CTL_PAD_GET(ctl) (ctl >> 28)
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800263
Christoph Hellwig5d08cd12007-10-25 17:15:50 +0800264/*
265 * RX related structures and functions
266 */
267#define RX_FREE_BUFFERS 64
268#define RX_LOW_WATERMARK 8
269
Ben Cahillfcd427b2007-11-29 11:10:00 +0800270/* Sizes and addresses for instruction and data memory (SRAM) in
271 * 3945's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800272#define IWL39_RTC_INST_LOWER_BOUND (0x000000)
273#define IWL39_RTC_INST_UPPER_BOUND (0x014000)
Ben Cahillfcd427b2007-11-29 11:10:00 +0800274
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800275#define IWL39_RTC_DATA_LOWER_BOUND (0x800000)
276#define IWL39_RTC_DATA_UPPER_BOUND (0x808000)
Zhu Yib481de92007-09-25 17:54:57 -0700277
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800278#define IWL39_RTC_INST_SIZE (IWL39_RTC_INST_UPPER_BOUND - \
279 IWL39_RTC_INST_LOWER_BOUND)
280#define IWL39_RTC_DATA_SIZE (IWL39_RTC_DATA_UPPER_BOUND - \
281 IWL39_RTC_DATA_LOWER_BOUND)
Zhu Yib481de92007-09-25 17:54:57 -0700282
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800283#define IWL39_MAX_INST_SIZE IWL39_RTC_INST_SIZE
284#define IWL39_MAX_DATA_SIZE IWL39_RTC_DATA_SIZE
Ben Cahillfcd427b2007-11-29 11:10:00 +0800285
286/* Size of uCode instruction memory in bootstrap state machine */
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800287#define IWL39_MAX_BSM_SIZE IWL39_RTC_INST_SIZE
Ben Cahillfcd427b2007-11-29 11:10:00 +0800288
Ron Rindjunskydfe7d452008-04-15 16:01:45 -0700289#define IWL39_MAX_NUM_QUEUES 8
Zhu Yib481de92007-09-25 17:54:57 -0700290
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800291static inline int iwl3945_hw_valid_rtc_data_addr(u32 addr)
Zhu Yib481de92007-09-25 17:54:57 -0700292{
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800293 return (addr >= IWL39_RTC_DATA_LOWER_BOUND) &&
294 (addr < IWL39_RTC_DATA_UPPER_BOUND);
Zhu Yib481de92007-09-25 17:54:57 -0700295}
296
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800297/* Base physical address of iwl3945_shared is provided to FH_TSSR_CBB_BASE
298 * and &iwl3945_shared.rx_read_ptr[0] is provided to FH_RCSR_RPTR_ADDR(0) */
299struct iwl3945_shared {
Zhu Yib481de92007-09-25 17:54:57 -0700300 __le32 tx_base_ptr[8];
Zhu Yib481de92007-09-25 17:54:57 -0700301} __attribute__ ((packed));
302
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800303static inline u8 iwl3945_hw_get_rate(__le16 rate_n_flags)
Zhu Yib481de92007-09-25 17:54:57 -0700304{
305 return le16_to_cpu(rate_n_flags) & 0xFF;
306}
307
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800308static inline u16 iwl3945_hw_get_rate_n_flags(__le16 rate_n_flags)
Zhu Yib481de92007-09-25 17:54:57 -0700309{
310 return le16_to_cpu(rate_n_flags);
311}
312
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800313static inline __le16 iwl3945_hw_set_rate_n_flags(u8 rate, u16 flags)
Zhu Yib481de92007-09-25 17:54:57 -0700314{
315 return cpu_to_le16((u16)rate|flags);
316}
317#endif