blob: 5e57e113b72c1388bc89599a88a79cd237a67330 [file] [log] [blame]
Glauber Costac048fdf2008-03-03 14:12:54 -03001#include <linux/init.h>
2
3#include <linux/mm.h>
Glauber Costac048fdf2008-03-03 14:12:54 -03004#include <linux/spinlock.h>
5#include <linux/smp.h>
Glauber Costac048fdf2008-03-03 14:12:54 -03006#include <linux/interrupt.h>
Tejun Heo6dd01be2009-01-21 17:26:06 +09007#include <linux/module.h>
Shaohua Li93296722010-10-20 11:07:03 +08008#include <linux/cpu.h>
Glauber Costac048fdf2008-03-03 14:12:54 -03009
Glauber Costac048fdf2008-03-03 14:12:54 -030010#include <asm/tlbflush.h>
Glauber Costac048fdf2008-03-03 14:12:54 -030011#include <asm/mmu_context.h>
Jan Beulich350f8f52009-11-13 11:54:40 +000012#include <asm/cache.h>
Tejun Heo6dd01be2009-01-21 17:26:06 +090013#include <asm/apic.h>
Tejun Heobdbcdd42009-01-21 17:26:06 +090014#include <asm/uv/uv.h>
Glauber Costa5af55732008-03-25 13:28:56 -030015
Brian Gerst9eb912d2009-01-19 00:38:57 +090016DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate)
17 = { &init_mm, 0, };
18
Glauber Costac048fdf2008-03-03 14:12:54 -030019/*
20 * Smarter SMP flushing macros.
21 * c/o Linus Torvalds.
22 *
23 * These mean you can really definitely utterly forget about
24 * writing to user space from interrupts. (Its not allowed anyway).
25 *
26 * Optimizations Manfred Spraul <manfred@colorfullife.com>
27 *
28 * More scalable flush, from Andi Kleen
29 *
30 * To avoid global state use 8 different call vectors.
31 * Each CPU uses a specific vector to trigger flushes on other
32 * CPUs. Depending on the received vector the target CPUs look into
Frederik Deweerdt09b3ec72009-01-12 22:35:42 +010033 * the right array slot for the flush data.
Glauber Costac048fdf2008-03-03 14:12:54 -030034 *
35 * With more than 8 CPUs they are hashed to the 8 available
36 * vectors. The limited global vector space forces us to this right now.
37 * In future when interrupts are split into per CPU domains this could be
38 * fixed, at the cost of triggering multiple IPIs in some cases.
39 */
40
41union smp_flush_state {
42 struct {
Glauber Costac048fdf2008-03-03 14:12:54 -030043 struct mm_struct *flush_mm;
44 unsigned long flush_va;
Thomas Gleixner39c662f2009-07-25 19:15:48 +020045 raw_spinlock_t tlbstate_lock;
Rusty Russell4595f962009-01-10 21:58:09 -080046 DECLARE_BITMAP(flush_cpumask, NR_CPUS);
Glauber Costac048fdf2008-03-03 14:12:54 -030047 };
Jan Beulich350f8f52009-11-13 11:54:40 +000048 char pad[INTERNODE_CACHE_BYTES];
Frederik Deweerdt09b3ec72009-01-12 22:35:42 +010049} ____cacheline_internodealigned_in_smp;
Glauber Costac048fdf2008-03-03 14:12:54 -030050
51/* State is put into the per CPU data section, but padded
52 to a full cache line because other CPUs can access it and we don't
53 want false sharing in the per cpu data segment. */
Frederik Deweerdt09b3ec72009-01-12 22:35:42 +010054static union smp_flush_state flush_state[NUM_INVALIDATE_TLB_VECTORS];
Glauber Costac048fdf2008-03-03 14:12:54 -030055
Shaohua Li93296722010-10-20 11:07:03 +080056static DEFINE_PER_CPU_READ_MOSTLY(int, tlb_vector_offset);
57
Glauber Costac048fdf2008-03-03 14:12:54 -030058/*
59 * We cannot call mmdrop() because we are in interrupt context,
60 * instead update mm->cpu_vm_mask.
61 */
62void leave_mm(int cpu)
63{
Linus Torvalds02171b42012-05-23 11:06:59 -070064 struct mm_struct *active_mm = this_cpu_read(cpu_tlbstate.active_mm);
Alex Shic6ae41e2012-05-11 15:35:27 +080065 if (this_cpu_read(cpu_tlbstate.state) == TLBSTATE_OK)
Glauber Costac048fdf2008-03-03 14:12:54 -030066 BUG();
Suresh Siddhaa6fca402012-03-22 17:01:25 -070067 if (cpumask_test_cpu(cpu, mm_cpumask(active_mm))) {
68 cpumask_clear_cpu(cpu, mm_cpumask(active_mm));
69 load_cr3(swapper_pg_dir);
70 }
Glauber Costac048fdf2008-03-03 14:12:54 -030071}
72EXPORT_SYMBOL_GPL(leave_mm);
73
74/*
75 *
76 * The flush IPI assumes that a thread switch happens in this order:
77 * [cpu0: the cpu that switches]
78 * 1) switch_mm() either 1a) or 1b)
79 * 1a) thread switch to a different mm
80 * 1a1) cpu_clear(cpu, old_mm->cpu_vm_mask);
81 * Stop ipi delivery for the old mm. This is not synchronized with
82 * the other cpus, but smp_invalidate_interrupt ignore flush ipis
83 * for the wrong mm, and in the worst case we perform a superfluous
84 * tlb flush.
85 * 1a2) set cpu mmu_state to TLBSTATE_OK
86 * Now the smp_invalidate_interrupt won't call leave_mm if cpu0
87 * was in lazy tlb mode.
88 * 1a3) update cpu active_mm
89 * Now cpu0 accepts tlb flushes for the new mm.
90 * 1a4) cpu_set(cpu, new_mm->cpu_vm_mask);
91 * Now the other cpus will send tlb flush ipis.
92 * 1a4) change cr3.
93 * 1b) thread switch without mm change
94 * cpu active_mm is correct, cpu0 already handles
95 * flush ipis.
96 * 1b1) set cpu mmu_state to TLBSTATE_OK
97 * 1b2) test_and_set the cpu bit in cpu_vm_mask.
98 * Atomically set the bit [other cpus will start sending flush ipis],
99 * and test the bit.
100 * 1b3) if the bit was 0: leave_mm was called, flush the tlb.
101 * 2) switch %%esp, ie current
102 *
103 * The interrupt must handle 2 special cases:
104 * - cr3 is changed before %%esp, ie. it cannot use current->{active_,}mm.
105 * - the cpu performs speculative tlb reads, i.e. even if the cpu only
106 * runs in kernel space, the cpu could load tlb entries for user space
107 * pages.
108 *
109 * The good news is that cpu mmu_state is local to each cpu, no
110 * write/read ordering problems.
111 */
112
113/*
114 * TLB flush IPI:
115 *
116 * 1) Flush the tlb entries if the cpu uses the mm that's being flushed.
117 * 2) Leave the mm if we are in the lazy tlb mode.
118 *
119 * Interrupts are disabled.
120 */
121
Tejun Heo02cf94c2009-01-21 17:26:06 +0900122/*
123 * FIXME: use of asmlinkage is not consistent. On x86_64 it's noop
124 * but still used for documentation purpose but the usage is slightly
125 * inconsistent. On x86_32, asmlinkage is regparm(0) but interrupt
126 * entry calls in with the first parameter in %eax. Maybe define
127 * intrlinkage?
128 */
129#ifdef CONFIG_X86_64
130asmlinkage
131#endif
132void smp_invalidate_interrupt(struct pt_regs *regs)
Glauber Costac048fdf2008-03-03 14:12:54 -0300133{
Tejun Heo6dd01be2009-01-21 17:26:06 +0900134 unsigned int cpu;
135 unsigned int sender;
Glauber Costac048fdf2008-03-03 14:12:54 -0300136 union smp_flush_state *f;
137
138 cpu = smp_processor_id();
139 /*
140 * orig_rax contains the negated interrupt vector.
141 * Use that to determine where the sender put the data.
142 */
143 sender = ~regs->orig_ax - INVALIDATE_TLB_VECTOR_START;
Frederik Deweerdt09b3ec72009-01-12 22:35:42 +0100144 f = &flush_state[sender];
Glauber Costac048fdf2008-03-03 14:12:54 -0300145
Rusty Russell4595f962009-01-10 21:58:09 -0800146 if (!cpumask_test_cpu(cpu, to_cpumask(f->flush_cpumask)))
Glauber Costac048fdf2008-03-03 14:12:54 -0300147 goto out;
148 /*
149 * This was a BUG() but until someone can quote me the
150 * line from the intel manual that guarantees an IPI to
151 * multiple CPUs is retried _only_ on the erroring CPUs
152 * its staying as a return
153 *
154 * BUG();
155 */
156
Alex Shic6ae41e2012-05-11 15:35:27 +0800157 if (f->flush_mm == this_cpu_read(cpu_tlbstate.active_mm)) {
158 if (this_cpu_read(cpu_tlbstate.state) == TLBSTATE_OK) {
Glauber Costac048fdf2008-03-03 14:12:54 -0300159 if (f->flush_va == TLB_FLUSH_ALL)
160 local_flush_tlb();
161 else
162 __flush_tlb_one(f->flush_va);
163 } else
164 leave_mm(cpu);
165 }
166out:
167 ack_APIC_irq();
Tejun Heo6dd01be2009-01-21 17:26:06 +0900168 smp_mb__before_clear_bit();
Rusty Russell4595f962009-01-10 21:58:09 -0800169 cpumask_clear_cpu(cpu, to_cpumask(f->flush_cpumask));
Tejun Heo6dd01be2009-01-21 17:26:06 +0900170 smp_mb__after_clear_bit();
Hiroshi Shimamoto8ae93662008-12-12 15:52:26 -0800171 inc_irq_stat(irq_tlb_count);
Glauber Costac048fdf2008-03-03 14:12:54 -0300172}
173
Rusty Russell4595f962009-01-10 21:58:09 -0800174static void flush_tlb_others_ipi(const struct cpumask *cpumask,
175 struct mm_struct *mm, unsigned long va)
Glauber Costac048fdf2008-03-03 14:12:54 -0300176{
Tejun Heo6dd01be2009-01-21 17:26:06 +0900177 unsigned int sender;
Glauber Costac048fdf2008-03-03 14:12:54 -0300178 union smp_flush_state *f;
Cliff Wickman18129242008-06-02 08:56:14 -0500179
Glauber Costac048fdf2008-03-03 14:12:54 -0300180 /* Caller has disabled preemption */
Shaohua Li93296722010-10-20 11:07:03 +0800181 sender = this_cpu_read(tlb_vector_offset);
Frederik Deweerdt09b3ec72009-01-12 22:35:42 +0100182 f = &flush_state[sender];
Glauber Costac048fdf2008-03-03 14:12:54 -0300183
Shaohua Li7064d862011-01-17 10:52:10 +0800184 if (nr_cpu_ids > NUM_INVALIDATE_TLB_VECTORS)
185 raw_spin_lock(&f->tlbstate_lock);
Glauber Costac048fdf2008-03-03 14:12:54 -0300186
187 f->flush_mm = mm;
188 f->flush_va = va;
Linus Torvaldsb04e6372009-08-21 09:48:10 -0700189 if (cpumask_andnot(to_cpumask(f->flush_cpumask), cpumask, cpumask_of(smp_processor_id()))) {
190 /*
191 * We have to send the IPI only to
192 * CPUs affected.
193 */
194 apic->send_IPI_mask(to_cpumask(f->flush_cpumask),
195 INVALIDATE_TLB_VECTOR_START + sender);
Glauber Costac048fdf2008-03-03 14:12:54 -0300196
Linus Torvaldsb04e6372009-08-21 09:48:10 -0700197 while (!cpumask_empty(to_cpumask(f->flush_cpumask)))
198 cpu_relax();
199 }
Glauber Costac048fdf2008-03-03 14:12:54 -0300200
201 f->flush_mm = NULL;
202 f->flush_va = 0;
Shaohua Li7064d862011-01-17 10:52:10 +0800203 if (nr_cpu_ids > NUM_INVALIDATE_TLB_VECTORS)
204 raw_spin_unlock(&f->tlbstate_lock);
Glauber Costac048fdf2008-03-03 14:12:54 -0300205}
206
Rusty Russell4595f962009-01-10 21:58:09 -0800207void native_flush_tlb_others(const struct cpumask *cpumask,
208 struct mm_struct *mm, unsigned long va)
209{
210 if (is_uv_system()) {
Tejun Heobdbcdd42009-01-21 17:26:06 +0900211 unsigned int cpu;
Rusty Russell4595f962009-01-10 21:58:09 -0800212
Xiao Guangrong25542c62011-03-15 09:57:37 +0800213 cpu = smp_processor_id();
Tejun Heobdbcdd42009-01-21 17:26:06 +0900214 cpumask = uv_flush_tlb_others(cpumask, mm, va, cpu);
215 if (cpumask)
216 flush_tlb_others_ipi(cpumask, mm, va);
Mike Travis0e219902009-01-10 21:58:10 -0800217 return;
Rusty Russell4595f962009-01-10 21:58:09 -0800218 }
219 flush_tlb_others_ipi(cpumask, mm, va);
220}
221
Shaohua Li93296722010-10-20 11:07:03 +0800222static void __cpuinit calculate_tlb_offset(void)
223{
Yinghai Lu92230812010-11-13 10:52:09 -0800224 int cpu, node, nr_node_vecs, idx = 0;
Shaohua Li93296722010-10-20 11:07:03 +0800225 /*
226 * we are changing tlb_vector_offset for each CPU in runtime, but this
227 * will not cause inconsistency, as the write is atomic under X86. we
228 * might see more lock contentions in a short time, but after all CPU's
229 * tlb_vector_offset are changed, everything should go normal
230 *
231 * Note: if NUM_INVALIDATE_TLB_VECTORS % nr_online_nodes !=0, we might
232 * waste some vectors.
233 **/
234 if (nr_online_nodes > NUM_INVALIDATE_TLB_VECTORS)
235 nr_node_vecs = 1;
236 else
237 nr_node_vecs = NUM_INVALIDATE_TLB_VECTORS/nr_online_nodes;
238
239 for_each_online_node(node) {
Yinghai Lu92230812010-11-13 10:52:09 -0800240 int node_offset = (idx % NUM_INVALIDATE_TLB_VECTORS) *
Shaohua Li93296722010-10-20 11:07:03 +0800241 nr_node_vecs;
242 int cpu_offset = 0;
243 for_each_cpu(cpu, cpumask_of_node(node)) {
244 per_cpu(tlb_vector_offset, cpu) = node_offset +
245 cpu_offset;
246 cpu_offset++;
247 cpu_offset = cpu_offset % nr_node_vecs;
248 }
Yinghai Lu92230812010-11-13 10:52:09 -0800249 idx++;
Shaohua Li93296722010-10-20 11:07:03 +0800250 }
251}
252
Rakib Mullickcf38d0b2010-11-01 12:53:50 +0600253static int __cpuinit tlb_cpuhp_notify(struct notifier_block *n,
Shaohua Li93296722010-10-20 11:07:03 +0800254 unsigned long action, void *hcpu)
255{
256 switch (action & 0xf) {
257 case CPU_ONLINE:
258 case CPU_DEAD:
259 calculate_tlb_offset();
260 }
261 return NOTIFY_OK;
262}
263
Ingo Molnara4928cf2008-04-23 13:20:56 +0200264static int __cpuinit init_smp_flush(void)
Glauber Costac048fdf2008-03-03 14:12:54 -0300265{
266 int i;
267
Frederik Deweerdt09b3ec72009-01-12 22:35:42 +0100268 for (i = 0; i < ARRAY_SIZE(flush_state); i++)
Thomas Gleixner39c662f2009-07-25 19:15:48 +0200269 raw_spin_lock_init(&flush_state[i].tlbstate_lock);
Akinobu Mita7c04e642008-04-19 23:55:17 +0900270
Shaohua Li93296722010-10-20 11:07:03 +0800271 calculate_tlb_offset();
272 hotcpu_notifier(tlb_cpuhp_notify, 0);
Glauber Costac048fdf2008-03-03 14:12:54 -0300273 return 0;
274}
275core_initcall(init_smp_flush);
276
277void flush_tlb_current_task(void)
278{
279 struct mm_struct *mm = current->mm;
Glauber Costac048fdf2008-03-03 14:12:54 -0300280
281 preempt_disable();
Glauber Costac048fdf2008-03-03 14:12:54 -0300282
283 local_flush_tlb();
Rusty Russell78f1c4d2009-09-24 09:34:51 -0600284 if (cpumask_any_but(mm_cpumask(mm), smp_processor_id()) < nr_cpu_ids)
285 flush_tlb_others(mm_cpumask(mm), mm, TLB_FLUSH_ALL);
Glauber Costac048fdf2008-03-03 14:12:54 -0300286 preempt_enable();
287}
288
289void flush_tlb_mm(struct mm_struct *mm)
290{
Glauber Costac048fdf2008-03-03 14:12:54 -0300291 preempt_disable();
Glauber Costac048fdf2008-03-03 14:12:54 -0300292
293 if (current->active_mm == mm) {
294 if (current->mm)
295 local_flush_tlb();
296 else
297 leave_mm(smp_processor_id());
298 }
Rusty Russell78f1c4d2009-09-24 09:34:51 -0600299 if (cpumask_any_but(mm_cpumask(mm), smp_processor_id()) < nr_cpu_ids)
300 flush_tlb_others(mm_cpumask(mm), mm, TLB_FLUSH_ALL);
Glauber Costac048fdf2008-03-03 14:12:54 -0300301
302 preempt_enable();
303}
304
305void flush_tlb_page(struct vm_area_struct *vma, unsigned long va)
306{
307 struct mm_struct *mm = vma->vm_mm;
Glauber Costac048fdf2008-03-03 14:12:54 -0300308
309 preempt_disable();
Glauber Costac048fdf2008-03-03 14:12:54 -0300310
311 if (current->active_mm == mm) {
312 if (current->mm)
313 __flush_tlb_one(va);
314 else
315 leave_mm(smp_processor_id());
316 }
317
Rusty Russell78f1c4d2009-09-24 09:34:51 -0600318 if (cpumask_any_but(mm_cpumask(mm), smp_processor_id()) < nr_cpu_ids)
319 flush_tlb_others(mm_cpumask(mm), mm, va);
Glauber Costac048fdf2008-03-03 14:12:54 -0300320
321 preempt_enable();
322}
323
324static void do_flush_tlb_all(void *info)
325{
Glauber Costac048fdf2008-03-03 14:12:54 -0300326 __flush_tlb_all();
Alex Shic6ae41e2012-05-11 15:35:27 +0800327 if (this_cpu_read(cpu_tlbstate.state) == TLBSTATE_LAZY)
Borislav Petkov3f8afb72010-07-21 14:47:05 +0200328 leave_mm(smp_processor_id());
Glauber Costac048fdf2008-03-03 14:12:54 -0300329}
330
331void flush_tlb_all(void)
332{
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200333 on_each_cpu(do_flush_tlb_all, NULL, 1);
Glauber Costac048fdf2008-03-03 14:12:54 -0300334}