blob: 9a5c51764833218b40317e04eee8d2a56980d409 [file] [log] [blame]
addy ke64e36822014-07-01 09:03:59 +08001/*
2 * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd
Addy Ke5dcc44e2014-07-11 10:07:56 +08003 * Author: Addy Ke <addy.ke@rock-chips.com>
addy ke64e36822014-07-01 09:03:59 +08004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 */
15
16#include <linux/init.h>
17#include <linux/module.h>
18#include <linux/clk.h>
19#include <linux/err.h>
20#include <linux/delay.h>
21#include <linux/interrupt.h>
22#include <linux/platform_device.h>
23#include <linux/slab.h>
24#include <linux/spi/spi.h>
25#include <linux/scatterlist.h>
26#include <linux/of.h>
27#include <linux/pm_runtime.h>
28#include <linux/io.h>
addy ke64e36822014-07-01 09:03:59 +080029#include <linux/dmaengine.h>
30
31#define DRIVER_NAME "rockchip-spi"
32
33/* SPI register offsets */
34#define ROCKCHIP_SPI_CTRLR0 0x0000
35#define ROCKCHIP_SPI_CTRLR1 0x0004
36#define ROCKCHIP_SPI_SSIENR 0x0008
37#define ROCKCHIP_SPI_SER 0x000c
38#define ROCKCHIP_SPI_BAUDR 0x0010
39#define ROCKCHIP_SPI_TXFTLR 0x0014
40#define ROCKCHIP_SPI_RXFTLR 0x0018
41#define ROCKCHIP_SPI_TXFLR 0x001c
42#define ROCKCHIP_SPI_RXFLR 0x0020
43#define ROCKCHIP_SPI_SR 0x0024
44#define ROCKCHIP_SPI_IPR 0x0028
45#define ROCKCHIP_SPI_IMR 0x002c
46#define ROCKCHIP_SPI_ISR 0x0030
47#define ROCKCHIP_SPI_RISR 0x0034
48#define ROCKCHIP_SPI_ICR 0x0038
49#define ROCKCHIP_SPI_DMACR 0x003c
50#define ROCKCHIP_SPI_DMATDLR 0x0040
51#define ROCKCHIP_SPI_DMARDLR 0x0044
52#define ROCKCHIP_SPI_TXDR 0x0400
53#define ROCKCHIP_SPI_RXDR 0x0800
54
55/* Bit fields in CTRLR0 */
56#define CR0_DFS_OFFSET 0
57
58#define CR0_CFS_OFFSET 2
59
60#define CR0_SCPH_OFFSET 6
61
62#define CR0_SCPOL_OFFSET 7
63
64#define CR0_CSM_OFFSET 8
65#define CR0_CSM_KEEP 0x0
66/* ss_n be high for half sclk_out cycles */
67#define CR0_CSM_HALF 0X1
68/* ss_n be high for one sclk_out cycle */
69#define CR0_CSM_ONE 0x2
70
71/* ss_n to sclk_out delay */
72#define CR0_SSD_OFFSET 10
73/*
74 * The period between ss_n active and
75 * sclk_out active is half sclk_out cycles
76 */
77#define CR0_SSD_HALF 0x0
78/*
79 * The period between ss_n active and
80 * sclk_out active is one sclk_out cycle
81 */
82#define CR0_SSD_ONE 0x1
83
84#define CR0_EM_OFFSET 11
85#define CR0_EM_LITTLE 0x0
86#define CR0_EM_BIG 0x1
87
88#define CR0_FBM_OFFSET 12
89#define CR0_FBM_MSB 0x0
90#define CR0_FBM_LSB 0x1
91
92#define CR0_BHT_OFFSET 13
93#define CR0_BHT_16BIT 0x0
94#define CR0_BHT_8BIT 0x1
95
96#define CR0_RSD_OFFSET 14
97
98#define CR0_FRF_OFFSET 16
99#define CR0_FRF_SPI 0x0
100#define CR0_FRF_SSP 0x1
101#define CR0_FRF_MICROWIRE 0x2
102
103#define CR0_XFM_OFFSET 18
104#define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET)
105#define CR0_XFM_TR 0x0
106#define CR0_XFM_TO 0x1
107#define CR0_XFM_RO 0x2
108
109#define CR0_OPM_OFFSET 20
110#define CR0_OPM_MASTER 0x0
111#define CR0_OPM_SLAVE 0x1
112
113#define CR0_MTM_OFFSET 0x21
114
115/* Bit fields in SER, 2bit */
116#define SER_MASK 0x3
117
118/* Bit fields in SR, 5bit */
119#define SR_MASK 0x1f
120#define SR_BUSY (1 << 0)
121#define SR_TF_FULL (1 << 1)
122#define SR_TF_EMPTY (1 << 2)
123#define SR_RF_EMPTY (1 << 3)
124#define SR_RF_FULL (1 << 4)
125
126/* Bit fields in ISR, IMR, ISR, RISR, 5bit */
127#define INT_MASK 0x1f
128#define INT_TF_EMPTY (1 << 0)
129#define INT_TF_OVERFLOW (1 << 1)
130#define INT_RF_UNDERFLOW (1 << 2)
131#define INT_RF_OVERFLOW (1 << 3)
132#define INT_RF_FULL (1 << 4)
133
134/* Bit fields in ICR, 4bit */
135#define ICR_MASK 0x0f
136#define ICR_ALL (1 << 0)
137#define ICR_RF_UNDERFLOW (1 << 1)
138#define ICR_RF_OVERFLOW (1 << 2)
139#define ICR_TF_OVERFLOW (1 << 3)
140
141/* Bit fields in DMACR */
142#define RF_DMA_EN (1 << 0)
143#define TF_DMA_EN (1 << 1)
144
145#define RXBUSY (1 << 0)
146#define TXBUSY (1 << 1)
147
Addy Kef9cfd522014-10-15 19:25:49 +0800148/* sclk_out: spi master internal logic in rk3x can support 50Mhz */
149#define MAX_SCLK_OUT 50000000
150
addy ke64e36822014-07-01 09:03:59 +0800151enum rockchip_ssi_type {
152 SSI_MOTO_SPI = 0,
153 SSI_TI_SSP,
154 SSI_NS_MICROWIRE,
155};
156
157struct rockchip_spi_dma_data {
158 struct dma_chan *ch;
159 enum dma_transfer_direction direction;
160 dma_addr_t addr;
161};
162
163struct rockchip_spi {
164 struct device *dev;
165 struct spi_master *master;
166
167 struct clk *spiclk;
168 struct clk *apb_pclk;
169
170 void __iomem *regs;
171 /*depth of the FIFO buffer */
172 u32 fifo_len;
173 /* max bus freq supported */
174 u32 max_freq;
175 /* supported slave numbers */
176 enum rockchip_ssi_type type;
177
178 u16 mode;
179 u8 tmode;
180 u8 bpw;
181 u8 n_bytes;
Julius Werner76b17e62015-03-26 16:30:25 -0700182 u8 rsd_nsecs;
addy ke64e36822014-07-01 09:03:59 +0800183 unsigned len;
184 u32 speed;
185
186 const void *tx;
187 const void *tx_end;
188 void *rx;
189 void *rx_end;
190
191 u32 state;
Addy Ke5dcc44e2014-07-11 10:07:56 +0800192 /* protect state */
addy ke64e36822014-07-01 09:03:59 +0800193 spinlock_t lock;
194
addy ke64e36822014-07-01 09:03:59 +0800195 u32 use_dma;
196 struct sg_table tx_sg;
197 struct sg_table rx_sg;
198 struct rockchip_spi_dma_data dma_rx;
199 struct rockchip_spi_dma_data dma_tx;
200};
201
202static inline void spi_enable_chip(struct rockchip_spi *rs, int enable)
203{
204 writel_relaxed((enable ? 1 : 0), rs->regs + ROCKCHIP_SPI_SSIENR);
205}
206
207static inline void spi_set_clk(struct rockchip_spi *rs, u16 div)
208{
209 writel_relaxed(div, rs->regs + ROCKCHIP_SPI_BAUDR);
210}
211
212static inline void flush_fifo(struct rockchip_spi *rs)
213{
214 while (readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR))
215 readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
216}
217
Addy Ke2df08e72014-07-11 10:08:24 +0800218static inline void wait_for_idle(struct rockchip_spi *rs)
219{
220 unsigned long timeout = jiffies + msecs_to_jiffies(5);
221
222 do {
223 if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY))
224 return;
Doug Anderson64bc0112014-09-03 13:44:25 -0700225 } while (!time_after(jiffies, timeout));
Addy Ke2df08e72014-07-11 10:08:24 +0800226
227 dev_warn(rs->dev, "spi controller is in busy state!\n");
228}
229
addy ke64e36822014-07-01 09:03:59 +0800230static u32 get_fifo_len(struct rockchip_spi *rs)
231{
232 u32 fifo;
233
234 for (fifo = 2; fifo < 32; fifo++) {
235 writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR);
236 if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR))
237 break;
238 }
239
240 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR);
241
242 return (fifo == 31) ? 0 : fifo;
243}
244
245static inline u32 tx_max(struct rockchip_spi *rs)
246{
247 u32 tx_left, tx_room;
248
249 tx_left = (rs->tx_end - rs->tx) / rs->n_bytes;
250 tx_room = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR);
251
252 return min(tx_left, tx_room);
253}
254
255static inline u32 rx_max(struct rockchip_spi *rs)
256{
257 u32 rx_left = (rs->rx_end - rs->rx) / rs->n_bytes;
258 u32 rx_room = (u32)readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR);
259
260 return min(rx_left, rx_room);
261}
262
263static void rockchip_spi_set_cs(struct spi_device *spi, bool enable)
264{
265 u32 ser;
Huibin Hongb920cc32016-02-24 18:00:04 +0800266 struct spi_master *master = spi->master;
267 struct rockchip_spi *rs = spi_master_get_devdata(master);
268
269 pm_runtime_get_sync(rs->dev);
addy ke64e36822014-07-01 09:03:59 +0800270
271 ser = readl_relaxed(rs->regs + ROCKCHIP_SPI_SER) & SER_MASK;
272
273 /*
274 * drivers/spi/spi.c:
275 * static void spi_set_cs(struct spi_device *spi, bool enable)
276 * {
277 * if (spi->mode & SPI_CS_HIGH)
278 * enable = !enable;
279 *
280 * if (spi->cs_gpio >= 0)
281 * gpio_set_value(spi->cs_gpio, !enable);
282 * else if (spi->master->set_cs)
283 * spi->master->set_cs(spi, !enable);
284 * }
285 *
286 * Note: enable(rockchip_spi_set_cs) = !enable(spi_set_cs)
287 */
288 if (!enable)
289 ser |= 1 << spi->chip_select;
290 else
291 ser &= ~(1 << spi->chip_select);
292
293 writel_relaxed(ser, rs->regs + ROCKCHIP_SPI_SER);
Huibin Hongb920cc32016-02-24 18:00:04 +0800294
295 pm_runtime_put_sync(rs->dev);
addy ke64e36822014-07-01 09:03:59 +0800296}
297
298static int rockchip_spi_prepare_message(struct spi_master *master,
Addy Ke5dcc44e2014-07-11 10:07:56 +0800299 struct spi_message *msg)
addy ke64e36822014-07-01 09:03:59 +0800300{
301 struct rockchip_spi *rs = spi_master_get_devdata(master);
302 struct spi_device *spi = msg->spi;
303
addy ke64e36822014-07-01 09:03:59 +0800304 rs->mode = spi->mode;
305
306 return 0;
307}
308
Andy Shevchenko22917932015-02-27 17:34:16 +0200309static void rockchip_spi_handle_err(struct spi_master *master,
310 struct spi_message *msg)
addy ke64e36822014-07-01 09:03:59 +0800311{
312 unsigned long flags;
313 struct rockchip_spi *rs = spi_master_get_devdata(master);
314
315 spin_lock_irqsave(&rs->lock, flags);
316
Addy Ke5dcc44e2014-07-11 10:07:56 +0800317 /*
318 * For DMA mode, we need terminate DMA channel and flush
319 * fifo for the next transfer if DMA thansfer timeout.
Andy Shevchenko22917932015-02-27 17:34:16 +0200320 * handle_err() was called by core if transfer failed.
321 * Maybe it is reasonable for error handling here.
Addy Ke5dcc44e2014-07-11 10:07:56 +0800322 */
addy ke64e36822014-07-01 09:03:59 +0800323 if (rs->use_dma) {
324 if (rs->state & RXBUSY) {
325 dmaengine_terminate_all(rs->dma_rx.ch);
326 flush_fifo(rs);
327 }
328
329 if (rs->state & TXBUSY)
330 dmaengine_terminate_all(rs->dma_tx.ch);
331 }
332
333 spin_unlock_irqrestore(&rs->lock, flags);
Andy Shevchenko22917932015-02-27 17:34:16 +0200334}
335
336static int rockchip_spi_unprepare_message(struct spi_master *master,
337 struct spi_message *msg)
338{
339 struct rockchip_spi *rs = spi_master_get_devdata(master);
addy ke64e36822014-07-01 09:03:59 +0800340
Addy Kec28be312014-10-15 19:26:18 +0800341 spi_enable_chip(rs, 0);
342
addy ke64e36822014-07-01 09:03:59 +0800343 return 0;
344}
345
346static void rockchip_spi_pio_writer(struct rockchip_spi *rs)
347{
348 u32 max = tx_max(rs);
349 u32 txw = 0;
350
351 while (max--) {
352 if (rs->n_bytes == 1)
353 txw = *(u8 *)(rs->tx);
354 else
355 txw = *(u16 *)(rs->tx);
356
357 writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR);
358 rs->tx += rs->n_bytes;
359 }
360}
361
362static void rockchip_spi_pio_reader(struct rockchip_spi *rs)
363{
364 u32 max = rx_max(rs);
365 u32 rxw;
366
367 while (max--) {
368 rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
369 if (rs->n_bytes == 1)
370 *(u8 *)(rs->rx) = (u8)rxw;
371 else
372 *(u16 *)(rs->rx) = (u16)rxw;
373 rs->rx += rs->n_bytes;
Addy Ke5dcc44e2014-07-11 10:07:56 +0800374 }
addy ke64e36822014-07-01 09:03:59 +0800375}
376
377static int rockchip_spi_pio_transfer(struct rockchip_spi *rs)
378{
379 int remain = 0;
380
381 do {
382 if (rs->tx) {
383 remain = rs->tx_end - rs->tx;
384 rockchip_spi_pio_writer(rs);
385 }
386
387 if (rs->rx) {
388 remain = rs->rx_end - rs->rx;
389 rockchip_spi_pio_reader(rs);
390 }
391
392 cpu_relax();
393 } while (remain);
394
Addy Ke2df08e72014-07-11 10:08:24 +0800395 /* If tx, wait until the FIFO data completely. */
396 if (rs->tx)
397 wait_for_idle(rs);
398
Addy Kec28be312014-10-15 19:26:18 +0800399 spi_enable_chip(rs, 0);
400
addy ke64e36822014-07-01 09:03:59 +0800401 return 0;
402}
403
404static void rockchip_spi_dma_rxcb(void *data)
405{
406 unsigned long flags;
407 struct rockchip_spi *rs = data;
408
409 spin_lock_irqsave(&rs->lock, flags);
410
411 rs->state &= ~RXBUSY;
Addy Kec28be312014-10-15 19:26:18 +0800412 if (!(rs->state & TXBUSY)) {
413 spi_enable_chip(rs, 0);
addy ke64e36822014-07-01 09:03:59 +0800414 spi_finalize_current_transfer(rs->master);
Addy Kec28be312014-10-15 19:26:18 +0800415 }
addy ke64e36822014-07-01 09:03:59 +0800416
417 spin_unlock_irqrestore(&rs->lock, flags);
418}
419
420static void rockchip_spi_dma_txcb(void *data)
421{
422 unsigned long flags;
423 struct rockchip_spi *rs = data;
424
Addy Ke2df08e72014-07-11 10:08:24 +0800425 /* Wait until the FIFO data completely. */
426 wait_for_idle(rs);
427
addy ke64e36822014-07-01 09:03:59 +0800428 spin_lock_irqsave(&rs->lock, flags);
429
430 rs->state &= ~TXBUSY;
Addy Ke2c2bc742014-10-17 09:44:13 +0800431 if (!(rs->state & RXBUSY)) {
432 spi_enable_chip(rs, 0);
addy ke64e36822014-07-01 09:03:59 +0800433 spi_finalize_current_transfer(rs->master);
Addy Ke2c2bc742014-10-17 09:44:13 +0800434 }
addy ke64e36822014-07-01 09:03:59 +0800435
436 spin_unlock_irqrestore(&rs->lock, flags);
437}
438
Addy Kea24e70c2014-09-25 14:59:41 +0800439static void rockchip_spi_prepare_dma(struct rockchip_spi *rs)
addy ke64e36822014-07-01 09:03:59 +0800440{
441 unsigned long flags;
442 struct dma_slave_config rxconf, txconf;
443 struct dma_async_tx_descriptor *rxdesc, *txdesc;
444
445 spin_lock_irqsave(&rs->lock, flags);
446 rs->state &= ~RXBUSY;
447 rs->state &= ~TXBUSY;
448 spin_unlock_irqrestore(&rs->lock, flags);
449
Arnd Bergmann97cf5662015-01-28 14:25:10 +0100450 rxdesc = NULL;
addy ke64e36822014-07-01 09:03:59 +0800451 if (rs->rx) {
452 rxconf.direction = rs->dma_rx.direction;
453 rxconf.src_addr = rs->dma_rx.addr;
454 rxconf.src_addr_width = rs->n_bytes;
455 rxconf.src_maxburst = rs->n_bytes;
456 dmaengine_slave_config(rs->dma_rx.ch, &rxconf);
457
Addy Ke5dcc44e2014-07-11 10:07:56 +0800458 rxdesc = dmaengine_prep_slave_sg(
459 rs->dma_rx.ch,
addy ke64e36822014-07-01 09:03:59 +0800460 rs->rx_sg.sgl, rs->rx_sg.nents,
461 rs->dma_rx.direction, DMA_PREP_INTERRUPT);
462
463 rxdesc->callback = rockchip_spi_dma_rxcb;
464 rxdesc->callback_param = rs;
465 }
466
Arnd Bergmann97cf5662015-01-28 14:25:10 +0100467 txdesc = NULL;
addy ke64e36822014-07-01 09:03:59 +0800468 if (rs->tx) {
469 txconf.direction = rs->dma_tx.direction;
470 txconf.dst_addr = rs->dma_tx.addr;
471 txconf.dst_addr_width = rs->n_bytes;
472 txconf.dst_maxburst = rs->n_bytes;
473 dmaengine_slave_config(rs->dma_tx.ch, &txconf);
474
Addy Ke5dcc44e2014-07-11 10:07:56 +0800475 txdesc = dmaengine_prep_slave_sg(
476 rs->dma_tx.ch,
addy ke64e36822014-07-01 09:03:59 +0800477 rs->tx_sg.sgl, rs->tx_sg.nents,
478 rs->dma_tx.direction, DMA_PREP_INTERRUPT);
479
480 txdesc->callback = rockchip_spi_dma_txcb;
481 txdesc->callback_param = rs;
482 }
483
484 /* rx must be started before tx due to spi instinct */
Arnd Bergmann97cf5662015-01-28 14:25:10 +0100485 if (rxdesc) {
addy ke64e36822014-07-01 09:03:59 +0800486 spin_lock_irqsave(&rs->lock, flags);
487 rs->state |= RXBUSY;
488 spin_unlock_irqrestore(&rs->lock, flags);
489 dmaengine_submit(rxdesc);
490 dma_async_issue_pending(rs->dma_rx.ch);
491 }
492
Arnd Bergmann97cf5662015-01-28 14:25:10 +0100493 if (txdesc) {
addy ke64e36822014-07-01 09:03:59 +0800494 spin_lock_irqsave(&rs->lock, flags);
495 rs->state |= TXBUSY;
496 spin_unlock_irqrestore(&rs->lock, flags);
497 dmaengine_submit(txdesc);
498 dma_async_issue_pending(rs->dma_tx.ch);
499 }
addy ke64e36822014-07-01 09:03:59 +0800500}
501
502static void rockchip_spi_config(struct rockchip_spi *rs)
503{
504 u32 div = 0;
505 u32 dmacr = 0;
Julius Werner76b17e62015-03-26 16:30:25 -0700506 int rsd = 0;
addy ke64e36822014-07-01 09:03:59 +0800507
508 u32 cr0 = (CR0_BHT_8BIT << CR0_BHT_OFFSET)
Alexander Kochetkov0277e012016-03-06 13:04:17 +0300509 | (CR0_SSD_ONE << CR0_SSD_OFFSET)
510 | (CR0_EM_BIG << CR0_EM_OFFSET);
addy ke64e36822014-07-01 09:03:59 +0800511
512 cr0 |= (rs->n_bytes << CR0_DFS_OFFSET);
513 cr0 |= ((rs->mode & 0x3) << CR0_SCPH_OFFSET);
514 cr0 |= (rs->tmode << CR0_XFM_OFFSET);
515 cr0 |= (rs->type << CR0_FRF_OFFSET);
516
517 if (rs->use_dma) {
518 if (rs->tx)
519 dmacr |= TF_DMA_EN;
520 if (rs->rx)
521 dmacr |= RF_DMA_EN;
522 }
523
Addy Kef9cfd522014-10-15 19:25:49 +0800524 if (WARN_ON(rs->speed > MAX_SCLK_OUT))
525 rs->speed = MAX_SCLK_OUT;
526
527 /* the minimum divsor is 2 */
528 if (rs->max_freq < 2 * rs->speed) {
529 clk_set_rate(rs->spiclk, 2 * rs->speed);
530 rs->max_freq = clk_get_rate(rs->spiclk);
531 }
532
addy ke64e36822014-07-01 09:03:59 +0800533 /* div doesn't support odd number */
Julius Werner754ec432015-03-26 16:30:24 -0700534 div = DIV_ROUND_UP(rs->max_freq, rs->speed);
addy ke64e36822014-07-01 09:03:59 +0800535 div = (div + 1) & 0xfffe;
536
Julius Werner76b17e62015-03-26 16:30:25 -0700537 /* Rx sample delay is expressed in parent clock cycles (max 3) */
538 rsd = DIV_ROUND_CLOSEST(rs->rsd_nsecs * (rs->max_freq >> 8),
539 1000000000 >> 8);
540 if (!rsd && rs->rsd_nsecs) {
541 pr_warn_once("rockchip-spi: %u Hz are too slow to express %u ns delay\n",
542 rs->max_freq, rs->rsd_nsecs);
543 } else if (rsd > 3) {
544 rsd = 3;
545 pr_warn_once("rockchip-spi: %u Hz are too fast to express %u ns delay, clamping at %u ns\n",
546 rs->max_freq, rs->rsd_nsecs,
547 rsd * 1000000000U / rs->max_freq);
548 }
549 cr0 |= rsd << CR0_RSD_OFFSET;
550
addy ke64e36822014-07-01 09:03:59 +0800551 writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0);
552
553 writel_relaxed(rs->len - 1, rs->regs + ROCKCHIP_SPI_CTRLR1);
554 writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_TXFTLR);
555 writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR);
556
557 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMATDLR);
558 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMARDLR);
559 writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR);
560
561 spi_set_clk(rs, div);
562
Addy Ke5dcc44e2014-07-11 10:07:56 +0800563 dev_dbg(rs->dev, "cr0 0x%x, div %d\n", cr0, div);
addy ke64e36822014-07-01 09:03:59 +0800564}
565
Addy Ke5dcc44e2014-07-11 10:07:56 +0800566static int rockchip_spi_transfer_one(
567 struct spi_master *master,
addy ke64e36822014-07-01 09:03:59 +0800568 struct spi_device *spi,
569 struct spi_transfer *xfer)
570{
Addy Kec28be312014-10-15 19:26:18 +0800571 int ret = 1;
addy ke64e36822014-07-01 09:03:59 +0800572 struct rockchip_spi *rs = spi_master_get_devdata(master);
573
Doug Anderson62946172014-09-03 13:44:26 -0700574 WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) &&
575 (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY));
addy ke64e36822014-07-01 09:03:59 +0800576
577 if (!xfer->tx_buf && !xfer->rx_buf) {
578 dev_err(rs->dev, "No buffer for transfer\n");
579 return -EINVAL;
580 }
581
582 rs->speed = xfer->speed_hz;
583 rs->bpw = xfer->bits_per_word;
584 rs->n_bytes = rs->bpw >> 3;
585
586 rs->tx = xfer->tx_buf;
587 rs->tx_end = rs->tx + xfer->len;
588 rs->rx = xfer->rx_buf;
589 rs->rx_end = rs->rx + xfer->len;
590 rs->len = xfer->len;
591
592 rs->tx_sg = xfer->tx_sg;
593 rs->rx_sg = xfer->rx_sg;
594
addy ke64e36822014-07-01 09:03:59 +0800595 if (rs->tx && rs->rx)
596 rs->tmode = CR0_XFM_TR;
597 else if (rs->tx)
598 rs->tmode = CR0_XFM_TO;
599 else if (rs->rx)
600 rs->tmode = CR0_XFM_RO;
601
Addy Kea24e70c2014-09-25 14:59:41 +0800602 /* we need prepare dma before spi was enabled */
Addy Kec28be312014-10-15 19:26:18 +0800603 if (master->can_dma && master->can_dma(master, spi, xfer))
addy ke64e36822014-07-01 09:03:59 +0800604 rs->use_dma = 1;
Addy Kec28be312014-10-15 19:26:18 +0800605 else
addy ke64e36822014-07-01 09:03:59 +0800606 rs->use_dma = 0;
607
608 rockchip_spi_config(rs);
609
Addy Kec28be312014-10-15 19:26:18 +0800610 if (rs->use_dma) {
611 if (rs->tmode == CR0_XFM_RO) {
612 /* rx: dma must be prepared first */
613 rockchip_spi_prepare_dma(rs);
614 spi_enable_chip(rs, 1);
615 } else {
616 /* tx or tr: spi must be enabled first */
617 spi_enable_chip(rs, 1);
618 rockchip_spi_prepare_dma(rs);
619 }
620 } else {
621 spi_enable_chip(rs, 1);
addy ke64e36822014-07-01 09:03:59 +0800622 ret = rockchip_spi_pio_transfer(rs);
Addy Kec28be312014-10-15 19:26:18 +0800623 }
addy ke64e36822014-07-01 09:03:59 +0800624
625 return ret;
626}
627
628static bool rockchip_spi_can_dma(struct spi_master *master,
Addy Ke5dcc44e2014-07-11 10:07:56 +0800629 struct spi_device *spi,
630 struct spi_transfer *xfer)
addy ke64e36822014-07-01 09:03:59 +0800631{
632 struct rockchip_spi *rs = spi_master_get_devdata(master);
633
634 return (xfer->len > rs->fifo_len);
635}
636
637static int rockchip_spi_probe(struct platform_device *pdev)
638{
639 int ret = 0;
640 struct rockchip_spi *rs;
641 struct spi_master *master;
642 struct resource *mem;
Julius Werner76b17e62015-03-26 16:30:25 -0700643 u32 rsd_nsecs;
addy ke64e36822014-07-01 09:03:59 +0800644
645 master = spi_alloc_master(&pdev->dev, sizeof(struct rockchip_spi));
Addy Ke5dcc44e2014-07-11 10:07:56 +0800646 if (!master)
addy ke64e36822014-07-01 09:03:59 +0800647 return -ENOMEM;
Addy Ke5dcc44e2014-07-11 10:07:56 +0800648
addy ke64e36822014-07-01 09:03:59 +0800649 platform_set_drvdata(pdev, master);
650
651 rs = spi_master_get_devdata(master);
addy ke64e36822014-07-01 09:03:59 +0800652
653 /* Get basic io resource and map it */
654 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
655 rs->regs = devm_ioremap_resource(&pdev->dev, mem);
656 if (IS_ERR(rs->regs)) {
addy ke64e36822014-07-01 09:03:59 +0800657 ret = PTR_ERR(rs->regs);
658 goto err_ioremap_resource;
659 }
660
661 rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
662 if (IS_ERR(rs->apb_pclk)) {
663 dev_err(&pdev->dev, "Failed to get apb_pclk\n");
664 ret = PTR_ERR(rs->apb_pclk);
665 goto err_ioremap_resource;
666 }
667
668 rs->spiclk = devm_clk_get(&pdev->dev, "spiclk");
669 if (IS_ERR(rs->spiclk)) {
670 dev_err(&pdev->dev, "Failed to get spi_pclk\n");
671 ret = PTR_ERR(rs->spiclk);
672 goto err_ioremap_resource;
673 }
674
675 ret = clk_prepare_enable(rs->apb_pclk);
676 if (ret) {
677 dev_err(&pdev->dev, "Failed to enable apb_pclk\n");
678 goto err_ioremap_resource;
679 }
680
681 ret = clk_prepare_enable(rs->spiclk);
682 if (ret) {
683 dev_err(&pdev->dev, "Failed to enable spi_clk\n");
684 goto err_spiclk_enable;
685 }
686
687 spi_enable_chip(rs, 0);
688
689 rs->type = SSI_MOTO_SPI;
690 rs->master = master;
691 rs->dev = &pdev->dev;
692 rs->max_freq = clk_get_rate(rs->spiclk);
693
Julius Werner76b17e62015-03-26 16:30:25 -0700694 if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns",
695 &rsd_nsecs))
696 rs->rsd_nsecs = rsd_nsecs;
697
addy ke64e36822014-07-01 09:03:59 +0800698 rs->fifo_len = get_fifo_len(rs);
699 if (!rs->fifo_len) {
700 dev_err(&pdev->dev, "Failed to get fifo length\n");
Wei Yongjundb7e8d92014-07-20 22:02:04 +0800701 ret = -EINVAL;
addy ke64e36822014-07-01 09:03:59 +0800702 goto err_get_fifo_len;
703 }
704
705 spin_lock_init(&rs->lock);
706
707 pm_runtime_set_active(&pdev->dev);
708 pm_runtime_enable(&pdev->dev);
709
710 master->auto_runtime_pm = true;
711 master->bus_num = pdev->id;
Addy Keee780992014-07-11 10:08:51 +0800712 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
addy ke64e36822014-07-01 09:03:59 +0800713 master->num_chipselect = 2;
714 master->dev.of_node = pdev->dev.of_node;
715 master->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8);
716
717 master->set_cs = rockchip_spi_set_cs;
718 master->prepare_message = rockchip_spi_prepare_message;
719 master->unprepare_message = rockchip_spi_unprepare_message;
720 master->transfer_one = rockchip_spi_transfer_one;
Andy Shevchenko22917932015-02-27 17:34:16 +0200721 master->handle_err = rockchip_spi_handle_err;
addy ke64e36822014-07-01 09:03:59 +0800722
723 rs->dma_tx.ch = dma_request_slave_channel(rs->dev, "tx");
724 if (!rs->dma_tx.ch)
725 dev_warn(rs->dev, "Failed to request TX DMA channel\n");
726
727 rs->dma_rx.ch = dma_request_slave_channel(rs->dev, "rx");
728 if (!rs->dma_rx.ch) {
729 if (rs->dma_tx.ch) {
730 dma_release_channel(rs->dma_tx.ch);
731 rs->dma_tx.ch = NULL;
732 }
733 dev_warn(rs->dev, "Failed to request RX DMA channel\n");
734 }
735
736 if (rs->dma_tx.ch && rs->dma_rx.ch) {
737 rs->dma_tx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_TXDR);
738 rs->dma_rx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_RXDR);
739 rs->dma_tx.direction = DMA_MEM_TO_DEV;
Addy Ke0ac7a492014-08-20 11:47:42 +0800740 rs->dma_rx.direction = DMA_DEV_TO_MEM;
addy ke64e36822014-07-01 09:03:59 +0800741
742 master->can_dma = rockchip_spi_can_dma;
743 master->dma_tx = rs->dma_tx.ch;
744 master->dma_rx = rs->dma_rx.ch;
745 }
746
747 ret = devm_spi_register_master(&pdev->dev, master);
748 if (ret) {
749 dev_err(&pdev->dev, "Failed to register master\n");
750 goto err_register_master;
751 }
752
addy ke64e36822014-07-01 09:03:59 +0800753 return 0;
754
755err_register_master:
756 if (rs->dma_tx.ch)
757 dma_release_channel(rs->dma_tx.ch);
758 if (rs->dma_rx.ch)
759 dma_release_channel(rs->dma_rx.ch);
760err_get_fifo_len:
761 clk_disable_unprepare(rs->spiclk);
762err_spiclk_enable:
763 clk_disable_unprepare(rs->apb_pclk);
764err_ioremap_resource:
765 spi_master_put(master);
766
767 return ret;
768}
769
770static int rockchip_spi_remove(struct platform_device *pdev)
771{
772 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
773 struct rockchip_spi *rs = spi_master_get_devdata(master);
774
775 pm_runtime_disable(&pdev->dev);
776
777 clk_disable_unprepare(rs->spiclk);
778 clk_disable_unprepare(rs->apb_pclk);
779
780 if (rs->dma_tx.ch)
781 dma_release_channel(rs->dma_tx.ch);
782 if (rs->dma_rx.ch)
783 dma_release_channel(rs->dma_rx.ch);
784
addy ke64e36822014-07-01 09:03:59 +0800785 return 0;
786}
787
788#ifdef CONFIG_PM_SLEEP
789static int rockchip_spi_suspend(struct device *dev)
790{
791 int ret = 0;
792 struct spi_master *master = dev_get_drvdata(dev);
793 struct rockchip_spi *rs = spi_master_get_devdata(master);
794
795 ret = spi_master_suspend(rs->master);
796 if (ret)
797 return ret;
798
799 if (!pm_runtime_suspended(dev)) {
800 clk_disable_unprepare(rs->spiclk);
801 clk_disable_unprepare(rs->apb_pclk);
802 }
803
804 return ret;
805}
806
807static int rockchip_spi_resume(struct device *dev)
808{
809 int ret = 0;
810 struct spi_master *master = dev_get_drvdata(dev);
811 struct rockchip_spi *rs = spi_master_get_devdata(master);
812
813 if (!pm_runtime_suspended(dev)) {
814 ret = clk_prepare_enable(rs->apb_pclk);
815 if (ret < 0)
816 return ret;
817
818 ret = clk_prepare_enable(rs->spiclk);
819 if (ret < 0) {
820 clk_disable_unprepare(rs->apb_pclk);
821 return ret;
822 }
823 }
824
825 ret = spi_master_resume(rs->master);
826 if (ret < 0) {
827 clk_disable_unprepare(rs->spiclk);
828 clk_disable_unprepare(rs->apb_pclk);
829 }
830
831 return ret;
832}
833#endif /* CONFIG_PM_SLEEP */
834
Rafael J. Wysockiec833052014-12-13 00:41:15 +0100835#ifdef CONFIG_PM
addy ke64e36822014-07-01 09:03:59 +0800836static int rockchip_spi_runtime_suspend(struct device *dev)
837{
838 struct spi_master *master = dev_get_drvdata(dev);
839 struct rockchip_spi *rs = spi_master_get_devdata(master);
840
841 clk_disable_unprepare(rs->spiclk);
842 clk_disable_unprepare(rs->apb_pclk);
843
844 return 0;
845}
846
847static int rockchip_spi_runtime_resume(struct device *dev)
848{
849 int ret;
850 struct spi_master *master = dev_get_drvdata(dev);
851 struct rockchip_spi *rs = spi_master_get_devdata(master);
852
853 ret = clk_prepare_enable(rs->apb_pclk);
854 if (ret)
855 return ret;
856
857 ret = clk_prepare_enable(rs->spiclk);
858 if (ret)
859 clk_disable_unprepare(rs->apb_pclk);
860
861 return ret;
862}
Rafael J. Wysockiec833052014-12-13 00:41:15 +0100863#endif /* CONFIG_PM */
addy ke64e36822014-07-01 09:03:59 +0800864
865static const struct dev_pm_ops rockchip_spi_pm = {
866 SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume)
867 SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend,
868 rockchip_spi_runtime_resume, NULL)
869};
870
871static const struct of_device_id rockchip_spi_dt_match[] = {
872 { .compatible = "rockchip,rk3066-spi", },
Addy Keb839b782014-07-11 10:09:19 +0800873 { .compatible = "rockchip,rk3188-spi", },
874 { .compatible = "rockchip,rk3288-spi", },
Xu Jianqun9b7a5622016-02-18 19:16:31 +0800875 { .compatible = "rockchip,rk3399-spi", },
addy ke64e36822014-07-01 09:03:59 +0800876 { },
877};
878MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match);
879
880static struct platform_driver rockchip_spi_driver = {
881 .driver = {
882 .name = DRIVER_NAME,
addy ke64e36822014-07-01 09:03:59 +0800883 .pm = &rockchip_spi_pm,
884 .of_match_table = of_match_ptr(rockchip_spi_dt_match),
885 },
886 .probe = rockchip_spi_probe,
887 .remove = rockchip_spi_remove,
888};
889
890module_platform_driver(rockchip_spi_driver);
891
Addy Ke5dcc44e2014-07-11 10:07:56 +0800892MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>");
addy ke64e36822014-07-01 09:03:59 +0800893MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver");
894MODULE_LICENSE("GPL v2");