blob: b016fad83119a9b7cdfea60b51dd59a9ee43fc6f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/****************************************************************************/
2
3/*
4 * mcfuart.h -- ColdFire internal UART support defines.
5 *
6 * (C) Copyright 1999-2003, Greg Ungerer (gerg@snapgear.com)
7 * (C) Copyright 2000, Lineo Inc. (www.lineo.com)
8 */
9
10/****************************************************************************/
11#ifndef mcfuart_h
12#define mcfuart_h
13/****************************************************************************/
14
15#include <linux/config.h>
16
17/*
18 * Define the base address of the UARTS within the MBAR address
19 * space.
20 */
21#if defined(CONFIG_M5272)
22#define MCFUART_BASE1 0x100 /* Base address of UART1 */
23#define MCFUART_BASE2 0x140 /* Base address of UART2 */
24#elif defined(CONFIG_M5204) || defined(CONFIG_M5206) || defined(CONFIG_M5206e)
25#if defined(CONFIG_NETtel)
26#define MCFUART_BASE1 0x180 /* Base address of UART1 */
27#define MCFUART_BASE2 0x140 /* Base address of UART2 */
28#else
29#define MCFUART_BASE1 0x140 /* Base address of UART1 */
30#define MCFUART_BASE2 0x180 /* Base address of UART2 */
31#endif
Greg Ungerer7dbdd912005-09-09 09:32:14 +100032#elif defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x)
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#define MCFUART_BASE1 0x200 /* Base address of UART1 */
34#define MCFUART_BASE2 0x240 /* Base address of UART2 */
35#define MCFUART_BASE3 0x280 /* Base address of UART3 */
36#elif defined(CONFIG_M5249) || defined(CONFIG_M5307) || defined(CONFIG_M5407)
37#if defined(CONFIG_NETtel) || defined(CONFIG_DISKtel) || defined(CONFIG_SECUREEDGEMP3)
38#define MCFUART_BASE1 0x200 /* Base address of UART1 */
39#define MCFUART_BASE2 0x1c0 /* Base address of UART2 */
40#else
41#define MCFUART_BASE1 0x1c0 /* Base address of UART1 */
42#define MCFUART_BASE2 0x200 /* Base address of UART2 */
43#endif
Greg Ungerer06227032005-11-02 15:11:08 +100044#elif defined(CONFIG_M520x)
45#define MCFUART_BASE1 0x60000 /* Base address of UART1 */
46#define MCFUART_BASE2 0x64000 /* Base address of UART2 */
47#define MCFUART_BASE3 0x68000 /* Base address of UART2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#endif
49
50
51/*
52 * Define the ColdFire UART register set addresses.
53 */
54#define MCFUART_UMR 0x00 /* Mode register (r/w) */
55#define MCFUART_USR 0x04 /* Status register (r) */
56#define MCFUART_UCSR 0x04 /* Clock Select (w) */
57#define MCFUART_UCR 0x08 /* Command register (w) */
58#define MCFUART_URB 0x0c /* Receiver Buffer (r) */
59#define MCFUART_UTB 0x0c /* Transmit Buffer (w) */
60#define MCFUART_UIPCR 0x10 /* Input Port Change (r) */
61#define MCFUART_UACR 0x10 /* Auxiliary Control (w) */
62#define MCFUART_UISR 0x14 /* Interrup Status (r) */
63#define MCFUART_UIMR 0x14 /* Interrupt Mask (w) */
64#define MCFUART_UBG1 0x18 /* Baud Rate MSB (r/w) */
65#define MCFUART_UBG2 0x1c /* Baud Rate LSB (r/w) */
66#ifdef CONFIG_M5272
67#define MCFUART_UTF 0x28 /* Transmitter FIFO (r/w) */
68#define MCFUART_URF 0x2c /* Receiver FIFO (r/w) */
69#define MCFUART_UFPD 0x30 /* Frac Prec. Divider (r/w) */
70#else
71#define MCFUART_UIVR 0x30 /* Interrupt Vector (r/w) */
72#endif
73#define MCFUART_UIPR 0x34 /* Input Port (r) */
74#define MCFUART_UOP1 0x38 /* Output Port Bit Set (w) */
75#define MCFUART_UOP0 0x3c /* Output Port Bit Reset (w) */
76
77
78/*
79 * Define bit flags in Mode Register 1 (MR1).
80 */
81#define MCFUART_MR1_RXRTS 0x80 /* Auto RTS flow control */
82#define MCFUART_MR1_RXIRQFULL 0x40 /* RX IRQ type FULL */
83#define MCFUART_MR1_RXIRQRDY 0x00 /* RX IRQ type RDY */
84#define MCFUART_MR1_RXERRBLOCK 0x20 /* RX block error mode */
85#define MCFUART_MR1_RXERRCHAR 0x00 /* RX char error mode */
86
87#define MCFUART_MR1_PARITYNONE 0x10 /* No parity */
88#define MCFUART_MR1_PARITYEVEN 0x00 /* Even parity */
89#define MCFUART_MR1_PARITYODD 0x04 /* Odd parity */
90#define MCFUART_MR1_PARITYSPACE 0x08 /* Space parity */
91#define MCFUART_MR1_PARITYMARK 0x0c /* Mark parity */
92
93#define MCFUART_MR1_CS5 0x00 /* 5 bits per char */
94#define MCFUART_MR1_CS6 0x01 /* 6 bits per char */
95#define MCFUART_MR1_CS7 0x02 /* 7 bits per char */
96#define MCFUART_MR1_CS8 0x03 /* 8 bits per char */
97
98/*
99 * Define bit flags in Mode Register 2 (MR2).
100 */
101#define MCFUART_MR2_LOOPBACK 0x80 /* Loopback mode */
102#define MCFUART_MR2_REMOTELOOP 0xc0 /* Remote loopback mode */
103#define MCFUART_MR2_AUTOECHO 0x40 /* Automatic echo */
104#define MCFUART_MR2_TXRTS 0x20 /* Assert RTS on TX */
105#define MCFUART_MR2_TXCTS 0x10 /* Auto CTS flow control */
106
107#define MCFUART_MR2_STOP1 0x07 /* 1 stop bit */
108#define MCFUART_MR2_STOP15 0x08 /* 1.5 stop bits */
109#define MCFUART_MR2_STOP2 0x0f /* 2 stop bits */
110
111/*
112 * Define bit flags in Status Register (USR).
113 */
114#define MCFUART_USR_RXBREAK 0x80 /* Received BREAK */
115#define MCFUART_USR_RXFRAMING 0x40 /* Received framing error */
116#define MCFUART_USR_RXPARITY 0x20 /* Received parity error */
117#define MCFUART_USR_RXOVERRUN 0x10 /* Received overrun error */
118#define MCFUART_USR_TXEMPTY 0x08 /* Transmitter empty */
119#define MCFUART_USR_TXREADY 0x04 /* Transmitter ready */
120#define MCFUART_USR_RXFULL 0x02 /* Receiver full */
121#define MCFUART_USR_RXREADY 0x01 /* Receiver ready */
122
123#define MCFUART_USR_RXERR (MCFUART_USR_RXBREAK | MCFUART_USR_RXFRAMING | \
124 MCFUART_USR_RXPARITY | MCFUART_USR_RXOVERRUN)
125
126/*
127 * Define bit flags in Clock Select Register (UCSR).
128 */
129#define MCFUART_UCSR_RXCLKTIMER 0xd0 /* RX clock is timer */
130#define MCFUART_UCSR_RXCLKEXT16 0xe0 /* RX clock is external x16 */
131#define MCFUART_UCSR_RXCLKEXT1 0xf0 /* RX clock is external x1 */
132
133#define MCFUART_UCSR_TXCLKTIMER 0x0d /* TX clock is timer */
134#define MCFUART_UCSR_TXCLKEXT16 0x0e /* TX clock is external x16 */
135#define MCFUART_UCSR_TXCLKEXT1 0x0f /* TX clock is external x1 */
136
137/*
138 * Define bit flags in Command Register (UCR).
139 */
140#define MCFUART_UCR_CMDNULL 0x00 /* No command */
141#define MCFUART_UCR_CMDRESETMRPTR 0x10 /* Reset MR pointer */
142#define MCFUART_UCR_CMDRESETRX 0x20 /* Reset receiver */
143#define MCFUART_UCR_CMDRESETTX 0x30 /* Reset transmitter */
144#define MCFUART_UCR_CMDRESETERR 0x40 /* Reset error status */
145#define MCFUART_UCR_CMDRESETBREAK 0x50 /* Reset BREAK change */
146#define MCFUART_UCR_CMDBREAKSTART 0x60 /* Start BREAK */
147#define MCFUART_UCR_CMDBREAKSTOP 0x70 /* Stop BREAK */
148
149#define MCFUART_UCR_TXNULL 0x00 /* No TX command */
150#define MCFUART_UCR_TXENABLE 0x04 /* Enable TX */
151#define MCFUART_UCR_TXDISABLE 0x08 /* Disable TX */
152#define MCFUART_UCR_RXNULL 0x00 /* No RX command */
153#define MCFUART_UCR_RXENABLE 0x01 /* Enable RX */
154#define MCFUART_UCR_RXDISABLE 0x02 /* Disable RX */
155
156/*
157 * Define bit flags in Input Port Change Register (UIPCR).
158 */
159#define MCFUART_UIPCR_CTSCOS 0x10 /* CTS change of state */
160#define MCFUART_UIPCR_CTS 0x01 /* CTS value */
161
162/*
163 * Define bit flags in Input Port Register (UIP).
164 */
165#define MCFUART_UIPR_CTS 0x01 /* CTS value */
166
167/*
168 * Define bit flags in Output Port Registers (UOP).
169 * Clear bit by writing to UOP0, set by writing to UOP1.
170 */
171#define MCFUART_UOP_RTS 0x01 /* RTS set or clear */
172
173/*
174 * Define bit flags in the Auxiliary Control Register (UACR).
175 */
176#define MCFUART_UACR_IEC 0x01 /* Input enable control */
177
178/*
179 * Define bit flags in Interrupt Status Register (UISR).
180 * These same bits are used for the Interrupt Mask Register (UIMR).
181 */
182#define MCFUART_UIR_COS 0x80 /* Change of state (CTS) */
183#define MCFUART_UIR_DELTABREAK 0x04 /* Break start or stop */
184#define MCFUART_UIR_RXREADY 0x02 /* Receiver ready */
185#define MCFUART_UIR_TXREADY 0x01 /* Transmitter ready */
186
187#ifdef CONFIG_M5272
188/*
189 * Define bit flags in the Transmitter FIFO Register (UTF).
190 */
191#define MCFUART_UTF_TXB 0x1f /* Transmitter data level */
192#define MCFUART_UTF_FULL 0x20 /* Transmitter fifo full */
193#define MCFUART_UTF_TXS 0xc0 /* Transmitter status */
194
195/*
196 * Define bit flags in the Receiver FIFO Register (URF).
197 */
198#define MCFUART_URF_RXB 0x1f /* Receiver data level */
199#define MCFUART_URF_FULL 0x20 /* Receiver fifo full */
200#define MCFUART_URF_RXS 0xc0 /* Receiver status */
201#endif
202
203/****************************************************************************/
204#endif /* mcfuart_h */