blob: 6eabf08ca672ed6a110a19445b65c8b86cf3c8ec [file] [log] [blame]
Stephen M. Cameronedd16362009-12-08 14:09:11 -08001/*
2 * Disk Array driver for HP Smart Array SAS controllers
3 * Copyright 2000, 2009 Hewlett-Packard Development Company, L.P.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to iss_storagedev@hp.com
19 *
20 */
21#ifndef HPSA_H
22#define HPSA_H
23
24#include <scsi/scsicam.h>
25
26#define IO_OK 0
27#define IO_ERROR 1
28
29struct ctlr_info;
30
31struct access_method {
32 void (*submit_command)(struct ctlr_info *h,
33 struct CommandList *c);
34 void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
35 unsigned long (*fifo_full)(struct ctlr_info *h);
Stephen M. Cameron900c5442010-02-04 08:42:35 -060036 bool (*intr_pending)(struct ctlr_info *h);
Matt Gates254f7962012-05-01 11:43:06 -050037 unsigned long (*command_completed)(struct ctlr_info *h, u8 q);
Stephen M. Cameronedd16362009-12-08 14:09:11 -080038};
39
40struct hpsa_scsi_dev_t {
41 int devtype;
42 int bus, target, lun; /* as presented to the OS */
43 unsigned char scsi3addr[8]; /* as presented to the HW */
44#define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
45 unsigned char device_id[16]; /* from inquiry pg. 0x83 */
46 unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
47 unsigned char model[16]; /* bytes 16-31 of inquiry data */
Stephen M. Cameronedd16362009-12-08 14:09:11 -080048 unsigned char raid_level; /* from inquiry page 0xC1 */
49};
50
Matt Gates254f7962012-05-01 11:43:06 -050051struct reply_pool {
52 u64 *head;
53 size_t size;
54 u8 wraparound;
55 u32 current_entry;
56};
57
Stephen M. Cameronedd16362009-12-08 14:09:11 -080058struct ctlr_info {
59 int ctlr;
60 char devname[8];
61 char *product_name;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080062 struct pci_dev *pdev;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -060063 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080064 void __iomem *vaddr;
65 unsigned long paddr;
66 int nr_cmds; /* Number of commands allowed on this controller */
67 struct CfgTable __iomem *cfgtable;
68 int interrupts_enabled;
69 int major;
70 int max_commands;
71 int commands_outstanding;
72 int max_outstanding; /* Debug */
73 int usage_count; /* number of opens all all minor devices */
Don Brace303932f2010-02-04 08:42:40 -060074# define PERF_MODE_INT 0
75# define DOORBELL_INT 1
Stephen M. Cameronedd16362009-12-08 14:09:11 -080076# define SIMPLE_MODE_INT 2
77# define MEMQ_MODE_INT 3
Matt Gates254f7962012-05-01 11:43:06 -050078 unsigned int intr[MAX_REPLY_QUEUES];
Stephen M. Cameronedd16362009-12-08 14:09:11 -080079 unsigned int msix_vector;
80 unsigned int msi_vector;
Stephen M. Camerona9a3a272011-02-15 15:32:53 -060081 int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
Stephen M. Cameronedd16362009-12-08 14:09:11 -080082 struct access_method access;
83
84 /* queue and queue Info */
Stephen M. Cameron9e0fc762011-02-15 15:32:48 -060085 struct list_head reqQ;
86 struct list_head cmpQ;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080087 unsigned int Qdepth;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080088 unsigned int maxSG;
89 spinlock_t lock;
Stephen M. Cameron33a2ffc2010-02-25 14:03:27 -060090 int maxsgentries;
91 u8 max_cmd_sg_entries;
92 int chainsize;
93 struct SGDescriptor **cmd_sg_list;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080094
95 /* pointers to command and error info pool */
96 struct CommandList *cmd_pool;
97 dma_addr_t cmd_pool_dhandle;
98 struct ErrorInfo *errinfo_pool;
99 dma_addr_t errinfo_pool_dhandle;
100 unsigned long *cmd_pool_bits;
Stephen M. Camerona08a8472010-02-04 08:43:16 -0600101 int scan_finished;
102 spinlock_t scan_lock;
103 wait_queue_head_t scan_wait_queue;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800104
105 struct Scsi_Host *scsi_host;
106 spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
107 int ndevices; /* number of used elements in .dev[] array. */
Scott Teelcfe5bad2011-10-26 16:21:07 -0500108 struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
Don Brace303932f2010-02-04 08:42:40 -0600109 /*
110 * Performant mode tables.
111 */
112 u32 trans_support;
113 u32 trans_offset;
114 struct TransTable_struct *transtable;
115 unsigned long transMethod;
116
Stephen M. Cameron0390f0c2013-09-23 13:34:12 -0500117 /* cap concurrent passthrus at some reasonable maximum */
118#define HPSA_MAX_CONCURRENT_PASSTHRUS (20)
119 spinlock_t passthru_count_lock; /* protects passthru_count */
120 int passthru_count;
121
Don Brace303932f2010-02-04 08:42:40 -0600122 /*
Matt Gates254f7962012-05-01 11:43:06 -0500123 * Performant mode completion buffers
Don Brace303932f2010-02-04 08:42:40 -0600124 */
125 u64 *reply_pool;
Don Brace303932f2010-02-04 08:42:40 -0600126 size_t reply_pool_size;
Matt Gates254f7962012-05-01 11:43:06 -0500127 struct reply_pool reply_queue[MAX_REPLY_QUEUES];
128 u8 nreply_queues;
129 dma_addr_t reply_pool_dhandle;
Don Brace303932f2010-02-04 08:42:40 -0600130 u32 *blockFetchTable;
Stephen M. Cameron339b2b12010-02-04 08:42:50 -0600131 unsigned char *hba_inquiry_data;
Stephen M. Camerona0c12412011-10-26 16:22:04 -0500132 u64 last_intr_timestamp;
133 u32 last_heartbeat;
134 u64 last_heartbeat_timestamp;
Stephen M. Camerone85c5972012-05-01 11:43:42 -0500135 u32 heartbeat_sample_interval;
136 atomic_t firmware_flash_in_progress;
Stephen M. Camerona0c12412011-10-26 16:22:04 -0500137 u32 lockup_detected;
138 struct list_head lockup_list;
Matt Gates254f7962012-05-01 11:43:06 -0500139 /* Address of h->q[x] is passed to intr handler to know which queue */
140 u8 q[MAX_REPLY_QUEUES];
Stephen M. Cameron75167d22012-05-01 11:42:51 -0500141 u32 TMFSupportFlags; /* cache what task mgmt funcs are supported. */
142#define HPSATMF_BITS_SUPPORTED (1 << 0)
143#define HPSATMF_PHYS_LUN_RESET (1 << 1)
144#define HPSATMF_PHYS_NEX_RESET (1 << 2)
145#define HPSATMF_PHYS_TASK_ABORT (1 << 3)
146#define HPSATMF_PHYS_TSET_ABORT (1 << 4)
147#define HPSATMF_PHYS_CLEAR_ACA (1 << 5)
148#define HPSATMF_PHYS_CLEAR_TSET (1 << 6)
149#define HPSATMF_PHYS_QRY_TASK (1 << 7)
150#define HPSATMF_PHYS_QRY_TSET (1 << 8)
151#define HPSATMF_PHYS_QRY_ASYNC (1 << 9)
152#define HPSATMF_MASK_SUPPORTED (1 << 16)
153#define HPSATMF_LOG_LUN_RESET (1 << 17)
154#define HPSATMF_LOG_NEX_RESET (1 << 18)
155#define HPSATMF_LOG_TASK_ABORT (1 << 19)
156#define HPSATMF_LOG_TSET_ABORT (1 << 20)
157#define HPSATMF_LOG_CLEAR_ACA (1 << 21)
158#define HPSATMF_LOG_CLEAR_TSET (1 << 22)
159#define HPSATMF_LOG_QRY_TASK (1 << 23)
160#define HPSATMF_LOG_QRY_TSET (1 << 24)
161#define HPSATMF_LOG_QRY_ASYNC (1 << 25)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800162};
163#define HPSA_ABORT_MSG 0
164#define HPSA_DEVICE_RESET_MSG 1
Stephen M. Cameron64670ac2011-05-03 14:59:51 -0500165#define HPSA_RESET_TYPE_CONTROLLER 0x00
166#define HPSA_RESET_TYPE_BUS 0x01
167#define HPSA_RESET_TYPE_TARGET 0x03
168#define HPSA_RESET_TYPE_LUN 0x04
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800169#define HPSA_MSG_SEND_RETRY_LIMIT 10
Stephen M. Cameron516fda42011-05-03 14:59:15 -0500170#define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800171
172/* Maximum time in seconds driver will wait for command completions
173 * when polling before giving up.
174 */
175#define HPSA_MAX_POLL_TIME_SECS (20)
176
177/* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
178 * how many times to retry TEST UNIT READY on a device
179 * while waiting for it to become ready before giving up.
180 * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
181 * between sending TURs while waiting for a device
182 * to become ready.
183 */
184#define HPSA_TUR_RETRY_LIMIT (20)
185#define HPSA_MAX_WAIT_INTERVAL_SECS (30)
186
187/* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
188 * to become ready, in seconds, before giving up on it.
189 * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
190 * between polling the board to see if it is ready, in
191 * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
192 * HPSA_BOARD_READY_ITERATIONS are derived from those.
193 */
194#define HPSA_BOARD_READY_WAIT_SECS (120)
Stephen M. Cameron2ed71272011-05-03 14:59:31 -0500195#define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800196#define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
197#define HPSA_BOARD_READY_POLL_INTERVAL \
198 ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
199#define HPSA_BOARD_READY_ITERATIONS \
200 ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
201 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronfe5389c2011-01-06 14:48:03 -0600202#define HPSA_BOARD_NOT_READY_ITERATIONS \
203 ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
204 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800205#define HPSA_POST_RESET_PAUSE_MSECS (3000)
206#define HPSA_POST_RESET_NOOP_RETRIES (12)
207
208/* Defining the diffent access_menthods */
209/*
210 * Memory mapped FIFO interface (SMART 53xx cards)
211 */
212#define SA5_DOORBELL 0x20
213#define SA5_REQUEST_PORT_OFFSET 0x40
214#define SA5_REPLY_INTR_MASK_OFFSET 0x34
215#define SA5_REPLY_PORT_OFFSET 0x44
216#define SA5_INTR_STATUS 0x30
217#define SA5_SCRATCHPAD_OFFSET 0xB0
218
219#define SA5_CTCFG_OFFSET 0xB4
220#define SA5_CTMEM_OFFSET 0xB8
221
222#define SA5_INTR_OFF 0x08
223#define SA5B_INTR_OFF 0x04
224#define SA5_INTR_PENDING 0x08
225#define SA5B_INTR_PENDING 0x04
226#define FIFO_EMPTY 0xffffffff
227#define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
228
229#define HPSA_ERROR_BIT 0x02
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800230
Don Brace303932f2010-02-04 08:42:40 -0600231/* Performant mode flags */
232#define SA5_PERF_INTR_PENDING 0x04
233#define SA5_PERF_INTR_OFF 0x05
234#define SA5_OUTDB_STATUS_PERF_BIT 0x01
235#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
236#define SA5_OUTDB_CLEAR 0xA0
237#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
238#define SA5_OUTDB_STATUS 0x9C
239
240
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800241#define HPSA_INTR_ON 1
242#define HPSA_INTR_OFF 0
243/*
244 Send the command to the hardware
245*/
246static void SA5_submit_command(struct ctlr_info *h,
247 struct CommandList *c)
248{
Don Brace303932f2010-02-04 08:42:40 -0600249 dev_dbg(&h->pdev->dev, "Sending %x, tag = %x\n", c->busaddr,
250 c->Header.Tag.lower);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800251 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
Stephen M. Cameronfec62c32011-07-21 13:16:05 -0500252 (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800253}
254
255/*
256 * This card is the opposite of the other cards.
257 * 0 turns interrupts on...
258 * 0x08 turns them off...
259 */
260static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
261{
262 if (val) { /* Turn interrupts on */
263 h->interrupts_enabled = 1;
264 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500265 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800266 } else { /* Turn them off */
267 h->interrupts_enabled = 0;
268 writel(SA5_INTR_OFF,
269 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500270 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800271 }
272}
Don Brace303932f2010-02-04 08:42:40 -0600273
274static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
275{
276 if (val) { /* turn on interrupts */
277 h->interrupts_enabled = 1;
278 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500279 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600280 } else {
281 h->interrupts_enabled = 0;
282 writel(SA5_PERF_INTR_OFF,
283 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500284 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600285 }
286}
287
Matt Gates254f7962012-05-01 11:43:06 -0500288static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q)
Don Brace303932f2010-02-04 08:42:40 -0600289{
Matt Gates254f7962012-05-01 11:43:06 -0500290 struct reply_pool *rq = &h->reply_queue[q];
Matt Gatese16a33a2012-05-01 11:43:11 -0500291 unsigned long flags, register_value = FIFO_EMPTY;
Don Brace303932f2010-02-04 08:42:40 -0600292
Don Brace303932f2010-02-04 08:42:40 -0600293 /* msi auto clears the interrupt pending bit. */
294 if (!(h->msi_vector || h->msix_vector)) {
Stephen M. Cameron2c17d2d2012-05-01 11:42:30 -0500295 /* flush the controller write of the reply queue by reading
296 * outbound doorbell status register.
297 */
298 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
Don Brace303932f2010-02-04 08:42:40 -0600299 writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
300 /* Do a read in order to flush the write to the controller
301 * (as per spec.)
302 */
303 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
304 }
305
Matt Gates254f7962012-05-01 11:43:06 -0500306 if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
307 register_value = rq->head[rq->current_entry];
308 rq->current_entry++;
Matt Gatese16a33a2012-05-01 11:43:11 -0500309 spin_lock_irqsave(&h->lock, flags);
Don Brace303932f2010-02-04 08:42:40 -0600310 h->commands_outstanding--;
Matt Gatese16a33a2012-05-01 11:43:11 -0500311 spin_unlock_irqrestore(&h->lock, flags);
Don Brace303932f2010-02-04 08:42:40 -0600312 } else {
313 register_value = FIFO_EMPTY;
314 }
315 /* Check for wraparound */
Matt Gates254f7962012-05-01 11:43:06 -0500316 if (rq->current_entry == h->max_commands) {
317 rq->current_entry = 0;
318 rq->wraparound ^= 1;
Don Brace303932f2010-02-04 08:42:40 -0600319 }
Don Brace303932f2010-02-04 08:42:40 -0600320 return register_value;
321}
322
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800323/*
324 * Returns true if fifo is full.
325 *
326 */
327static unsigned long SA5_fifo_full(struct ctlr_info *h)
328{
329 if (h->commands_outstanding >= h->max_commands)
330 return 1;
331 else
332 return 0;
333
334}
335/*
336 * returns value read from hardware.
337 * returns FIFO_EMPTY if there is nothing to read
338 */
Matt Gates254f7962012-05-01 11:43:06 -0500339static unsigned long SA5_completed(struct ctlr_info *h,
340 __attribute__((unused)) u8 q)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800341{
342 unsigned long register_value
343 = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
Matt Gatese16a33a2012-05-01 11:43:11 -0500344 unsigned long flags;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800345
Matt Gatese16a33a2012-05-01 11:43:11 -0500346 if (register_value != FIFO_EMPTY) {
347 spin_lock_irqsave(&h->lock, flags);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800348 h->commands_outstanding--;
Matt Gatese16a33a2012-05-01 11:43:11 -0500349 spin_unlock_irqrestore(&h->lock, flags);
350 }
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800351
352#ifdef HPSA_DEBUG
353 if (register_value != FIFO_EMPTY)
Stephen M. Cameron84ca0be2010-02-04 08:42:30 -0600354 dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800355 register_value);
356 else
Stephen M. Cameronf79cfec2012-01-19 14:00:59 -0600357 dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800358#endif
359
360 return register_value;
361}
362/*
363 * Returns true if an interrupt is pending..
364 */
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600365static bool SA5_intr_pending(struct ctlr_info *h)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800366{
367 unsigned long register_value =
368 readl(h->vaddr + SA5_INTR_STATUS);
Stephen M. Cameron84ca0be2010-02-04 08:42:30 -0600369 dev_dbg(&h->pdev->dev, "intr_pending %lx\n", register_value);
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600370 return register_value & SA5_INTR_PENDING;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800371}
372
Don Brace303932f2010-02-04 08:42:40 -0600373static bool SA5_performant_intr_pending(struct ctlr_info *h)
374{
375 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
376
377 if (!register_value)
378 return false;
379
380 if (h->msi_vector || h->msix_vector)
381 return true;
382
383 /* Read outbound doorbell to flush */
384 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
385 return register_value & SA5_OUTDB_STATUS_PERF_BIT;
386}
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800387
388static struct access_method SA5_access = {
389 SA5_submit_command,
390 SA5_intr_mask,
391 SA5_fifo_full,
392 SA5_intr_pending,
393 SA5_completed,
394};
395
Don Brace303932f2010-02-04 08:42:40 -0600396static struct access_method SA5_performant_access = {
397 SA5_submit_command,
398 SA5_performant_intr_mask,
399 SA5_fifo_full,
400 SA5_performant_intr_pending,
401 SA5_performant_completed,
402};
403
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800404struct board_type {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600405 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800406 char *product_name;
407 struct access_method *access;
408};
409
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800410#endif /* HPSA_H */
411