blob: bd75c1531cac8d527d018b86b5857c187725a358 [file] [log] [blame]
Inki Dae1c248b72011-10-04 19:19:01 +09001/* exynos_drm_fimd.c
2 *
3 * Copyright (C) 2011 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Inki Dae <inki.dae@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 */
David Howells760285e2012-10-02 18:01:07 +010014#include <drm/drmP.h>
Inki Dae1c248b72011-10-04 19:19:01 +090015
16#include <linux/kernel.h>
Inki Dae1c248b72011-10-04 19:19:01 +090017#include <linux/platform_device.h>
18#include <linux/clk.h>
Sachin Kamat3f1c7812013-08-14 16:38:01 +053019#include <linux/of.h>
Joonyoung Shimd636ead2012-12-14 15:48:25 +090020#include <linux/of_device.h>
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +090021#include <linux/pm_runtime.h>
Inki Daef37cd5e2014-05-09 14:25:20 +090022#include <linux/component.h>
YoungJun Cho3854fab2014-07-17 18:01:21 +090023#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
Inki Dae1c248b72011-10-04 19:19:01 +090025
Vikas Sajjan7f4596f2013-03-07 12:15:21 +053026#include <video/of_display_timing.h>
Andrzej Hajda111e6052013-08-21 16:22:01 +020027#include <video/of_videomode.h>
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +090028#include <video/samsung_fimd.h>
Inki Dae1c248b72011-10-04 19:19:01 +090029#include <drm/exynos_drm.h>
Inki Dae1c248b72011-10-04 19:19:01 +090030
31#include "exynos_drm_drv.h"
32#include "exynos_drm_fbdev.h"
33#include "exynos_drm_crtc.h"
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +090034#include "exynos_drm_plane.h"
Inki Daebcc5cd12012-10-19 17:16:36 +090035#include "exynos_drm_iommu.h"
Inki Dae1c248b72011-10-04 19:19:01 +090036
37/*
Sachin Kamatb8654b32013-09-19 10:39:44 +053038 * FIMD stands for Fully Interactive Mobile Display and
Inki Dae1c248b72011-10-04 19:19:01 +090039 * as a display controller, it transfers contents drawn on memory
40 * to a LCD Panel through Display Interfaces such as RGB or
41 * CPU Interface.
42 */
43
Rahul Sharma66367462014-05-07 16:55:22 +053044#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
Andrzej Hajda111e6052013-08-21 16:22:01 +020045
Inki Dae1c248b72011-10-04 19:19:01 +090046/* position control register for hardware window 0, 2 ~ 4.*/
47#define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
48#define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050049/*
50 * size control register for hardware windows 0 and alpha control register
51 * for hardware windows 1 ~ 4
52 */
53#define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
54/* size control register for hardware windows 1 ~ 2. */
Inki Dae1c248b72011-10-04 19:19:01 +090055#define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
56
Gustavo Padovan453b44a2015-04-01 13:02:05 -030057#define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
58#define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
59
Inki Dae1c248b72011-10-04 19:19:01 +090060#define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
Gustavo Padovancb11b3f2015-08-15 13:26:16 -030061#define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
Inki Dae1c248b72011-10-04 19:19:01 +090062#define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
63#define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
64
65/* color key control register for hardware window 1 ~ 4. */
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050066#define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
Inki Dae1c248b72011-10-04 19:19:01 +090067/* color key value register for hardware window 1 ~ 4. */
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050068#define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
Inki Dae1c248b72011-10-04 19:19:01 +090069
YoungJun Cho3854fab2014-07-17 18:01:21 +090070/* I80 / RGB trigger control register */
71#define TRIGCON 0x1A4
72#define TRGMODE_I80_RGB_ENABLE_I80 (1 << 0)
73#define SWTRGCMD_I80_RGB_ENABLE (1 << 1)
74
75/* display mode change control register except exynos4 */
76#define VIDOUT_CON 0x000
77#define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
78
79/* I80 interface control for main LDI register */
80#define I80IFCONFAx(x) (0x1B0 + (x) * 4)
81#define I80IFCONFBx(x) (0x1B8 + (x) * 4)
82#define LCD_CS_SETUP(x) ((x) << 16)
83#define LCD_WR_SETUP(x) ((x) << 12)
84#define LCD_WR_ACTIVE(x) ((x) << 8)
85#define LCD_WR_HOLD(x) ((x) << 4)
86#define I80IFEN_ENABLE (1 << 0)
87
Inki Dae1c248b72011-10-04 19:19:01 +090088/* FIMD has totally five hardware windows. */
89#define WINDOWS_NR 5
Gustavo Padovan323db0e2015-09-04 19:05:57 -030090#define CURSOR_WIN 4
Inki Dae1c248b72011-10-04 19:19:01 +090091
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053092struct fimd_driver_data {
93 unsigned int timing_base;
YoungJun Cho3854fab2014-07-17 18:01:21 +090094 unsigned int lcdblk_offset;
95 unsigned int lcdblk_vt_shift;
96 unsigned int lcdblk_bypass_shift;
Tomasz Figade7af102013-05-01 21:02:27 +020097
98 unsigned int has_shadowcon:1;
Tomasz Figa411d9ed2013-05-01 21:02:28 +020099 unsigned int has_clksel:1;
Inki Dae5cc46212013-08-20 14:28:56 +0900100 unsigned int has_limited_fmt:1;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900101 unsigned int has_vidoutcon:1;
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900102 unsigned int has_vtsel:1;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530103};
104
Tomasz Figa725ddea2013-05-01 21:02:29 +0200105static struct fimd_driver_data s3c64xx_fimd_driver_data = {
106 .timing_base = 0x0,
107 .has_clksel = 1,
Inki Dae5cc46212013-08-20 14:28:56 +0900108 .has_limited_fmt = 1,
Tomasz Figa725ddea2013-05-01 21:02:29 +0200109};
110
Inki Daed6ce7b52014-08-18 16:53:19 +0900111static struct fimd_driver_data exynos3_fimd_driver_data = {
112 .timing_base = 0x20000,
113 .lcdblk_offset = 0x210,
114 .lcdblk_bypass_shift = 1,
115 .has_shadowcon = 1,
116 .has_vidoutcon = 1,
117};
118
Sachin Kamat6ecf18f2012-11-19 15:22:54 +0530119static struct fimd_driver_data exynos4_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530120 .timing_base = 0x0,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900121 .lcdblk_offset = 0x210,
122 .lcdblk_vt_shift = 10,
123 .lcdblk_bypass_shift = 1,
Tomasz Figade7af102013-05-01 21:02:27 +0200124 .has_shadowcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900125 .has_vtsel = 1,
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530126};
127
YoungJun Chodcb622a2014-11-07 15:12:25 +0900128static struct fimd_driver_data exynos4415_fimd_driver_data = {
129 .timing_base = 0x20000,
130 .lcdblk_offset = 0x210,
131 .lcdblk_vt_shift = 10,
132 .lcdblk_bypass_shift = 1,
133 .has_shadowcon = 1,
134 .has_vidoutcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900135 .has_vtsel = 1,
YoungJun Chodcb622a2014-11-07 15:12:25 +0900136};
137
Sachin Kamat6ecf18f2012-11-19 15:22:54 +0530138static struct fimd_driver_data exynos5_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530139 .timing_base = 0x20000,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900140 .lcdblk_offset = 0x214,
141 .lcdblk_vt_shift = 24,
142 .lcdblk_bypass_shift = 15,
Tomasz Figade7af102013-05-01 21:02:27 +0200143 .has_shadowcon = 1,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900144 .has_vidoutcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900145 .has_vtsel = 1,
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530146};
147
Inki Dae1c248b72011-10-04 19:19:01 +0900148struct fimd_context {
Sean Paulbb7704d2014-01-30 16:19:06 -0500149 struct device *dev;
Sean Paul40c8ab42014-01-30 16:19:04 -0500150 struct drm_device *drm_dev;
Gustavo Padovan93bca242015-01-18 18:16:23 +0900151 struct exynos_drm_crtc *crtc;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900152 struct exynos_drm_plane planes[WINDOWS_NR];
Inki Dae1c248b72011-10-04 19:19:01 +0900153 struct clk *bus_clk;
154 struct clk *lcd_clk;
Inki Dae1c248b72011-10-04 19:19:01 +0900155 void __iomem *regs;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900156 struct regmap *sysreg;
Inki Dae1c248b72011-10-04 19:19:01 +0900157 unsigned long irq_flags;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900158 u32 vidcon0;
Inki Dae1c248b72011-10-04 19:19:01 +0900159 u32 vidcon1;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900160 u32 vidout_con;
161 u32 i80ifcon;
162 bool i80_if;
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900163 bool suspended;
Sean Paul080be03d2014-02-19 21:02:55 +0900164 int pipe;
Prathyush K01ce1132012-12-06 20:16:04 +0530165 wait_queue_head_t wait_vsync_queue;
166 atomic_t wait_vsync_event;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900167 atomic_t win_updated;
168 atomic_t triggering;
Inki Dae1c248b72011-10-04 19:19:01 +0900169
Andrzej Hajda562ad9f2013-08-21 16:22:03 +0200170 struct exynos_drm_panel_info panel;
Tomasz Figa18873462013-05-01 21:02:26 +0200171 struct fimd_driver_data *driver_data;
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300172 struct drm_encoder *encoder;
Inki Dae1c248b72011-10-04 19:19:01 +0900173};
174
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900175static const struct of_device_id fimd_driver_dt_match[] = {
Tomasz Figa725ddea2013-05-01 21:02:29 +0200176 { .compatible = "samsung,s3c6400-fimd",
177 .data = &s3c64xx_fimd_driver_data },
Inki Daed6ce7b52014-08-18 16:53:19 +0900178 { .compatible = "samsung,exynos3250-fimd",
179 .data = &exynos3_fimd_driver_data },
Vikas Sajjan5830daf2013-02-27 16:02:58 +0530180 { .compatible = "samsung,exynos4210-fimd",
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900181 .data = &exynos4_fimd_driver_data },
YoungJun Chodcb622a2014-11-07 15:12:25 +0900182 { .compatible = "samsung,exynos4415-fimd",
183 .data = &exynos4415_fimd_driver_data },
Vikas Sajjan5830daf2013-02-27 16:02:58 +0530184 { .compatible = "samsung,exynos5250-fimd",
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900185 .data = &exynos5_fimd_driver_data },
186 {},
187};
Sjoerd Simons0262cee2014-07-30 11:28:31 +0900188MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900189
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +0900190static const uint32_t fimd_formats[] = {
191 DRM_FORMAT_C8,
192 DRM_FORMAT_XRGB1555,
193 DRM_FORMAT_RGB565,
194 DRM_FORMAT_XRGB8888,
195 DRM_FORMAT_ARGB8888,
196};
197
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530198static inline struct fimd_driver_data *drm_fimd_get_driver_data(
199 struct platform_device *pdev)
200{
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900201 const struct of_device_id *of_id =
202 of_match_device(fimd_driver_dt_match, &pdev->dev);
203
Sachin Kamat2d3f1732013-08-28 10:47:58 +0530204 return (struct fimd_driver_data *)of_id->data;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530205}
206
Marek Szyprowskifb88e212015-06-12 11:07:17 +0200207static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
208{
209 struct fimd_context *ctx = crtc->ctx;
210 u32 val;
211
212 if (ctx->suspended)
213 return -EPERM;
214
215 if (!test_and_set_bit(0, &ctx->irq_flags)) {
216 val = readl(ctx->regs + VIDINTCON0);
217
218 val |= VIDINTCON0_INT_ENABLE;
219
220 if (ctx->i80_if) {
221 val |= VIDINTCON0_INT_I80IFDONE;
222 val |= VIDINTCON0_INT_SYSMAINCON;
223 val &= ~VIDINTCON0_INT_SYSSUBCON;
224 } else {
225 val |= VIDINTCON0_INT_FRAME;
226
227 val &= ~VIDINTCON0_FRAMESEL0_MASK;
228 val |= VIDINTCON0_FRAMESEL0_VSYNC;
229 val &= ~VIDINTCON0_FRAMESEL1_MASK;
230 val |= VIDINTCON0_FRAMESEL1_NONE;
231 }
232
233 writel(val, ctx->regs + VIDINTCON0);
234 }
235
236 return 0;
237}
238
239static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
240{
241 struct fimd_context *ctx = crtc->ctx;
242 u32 val;
243
244 if (ctx->suspended)
245 return;
246
247 if (test_and_clear_bit(0, &ctx->irq_flags)) {
248 val = readl(ctx->regs + VIDINTCON0);
249
250 val &= ~VIDINTCON0_INT_ENABLE;
251
252 if (ctx->i80_if) {
253 val &= ~VIDINTCON0_INT_I80IFDONE;
254 val &= ~VIDINTCON0_INT_SYSMAINCON;
255 val &= ~VIDINTCON0_INT_SYSSUBCON;
256 } else
257 val &= ~VIDINTCON0_INT_FRAME;
258
259 writel(val, ctx->regs + VIDINTCON0);
260 }
261}
262
Gustavo Padovan93bca242015-01-18 18:16:23 +0900263static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900264{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900265 struct fimd_context *ctx = crtc->ctx;
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900266
267 if (ctx->suspended)
268 return;
269
270 atomic_set(&ctx->wait_vsync_event, 1);
271
272 /*
273 * wait for FIMD to signal VSYNC interrupt or return after
274 * timeout which is set to 50ms (refresh rate of 20).
275 */
276 if (!wait_event_timeout(ctx->wait_vsync_queue,
277 !atomic_read(&ctx->wait_vsync_event),
278 HZ/20))
279 DRM_DEBUG_KMS("vblank wait timed out.\n");
280}
281
Tobias Jakobi5b1d5bc2015-05-06 14:10:22 +0200282static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
YoungJun Chof181a542014-11-17 22:00:10 +0900283 bool enable)
284{
285 u32 val = readl(ctx->regs + WINCON(win));
286
287 if (enable)
288 val |= WINCONx_ENWIN;
289 else
290 val &= ~WINCONx_ENWIN;
291
292 writel(val, ctx->regs + WINCON(win));
293}
294
Tobias Jakobi5b1d5bc2015-05-06 14:10:22 +0200295static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
296 unsigned int win,
YoungJun Cho999d8b32014-11-17 22:00:11 +0900297 bool enable)
298{
299 u32 val = readl(ctx->regs + SHADOWCON);
300
301 if (enable)
302 val |= SHADOWCON_CHx_ENABLE(win);
303 else
304 val &= ~SHADOWCON_CHx_ENABLE(win);
305
306 writel(val, ctx->regs + SHADOWCON);
307}
308
Hyungwon Hwangfc2e0132015-06-22 19:05:04 +0900309static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900310{
Hyungwon Hwangfc2e0132015-06-22 19:05:04 +0900311 struct fimd_context *ctx = crtc->ctx;
Tobias Jakobi5b1d5bc2015-05-06 14:10:22 +0200312 unsigned int win, ch_enabled = 0;
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900313
314 DRM_DEBUG_KMS("%s\n", __FILE__);
315
Marek Szyprowskifb88e212015-06-12 11:07:17 +0200316 /* Hardware is in unknown state, so ensure it gets enabled properly */
317 pm_runtime_get_sync(ctx->dev);
318
319 clk_prepare_enable(ctx->bus_clk);
320 clk_prepare_enable(ctx->lcd_clk);
321
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900322 /* Check if any channel is enabled. */
323 for (win = 0; win < WINDOWS_NR; win++) {
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900324 u32 val = readl(ctx->regs + WINCON(win));
325
326 if (val & WINCONx_ENWIN) {
YoungJun Chof181a542014-11-17 22:00:10 +0900327 fimd_enable_video_output(ctx, win, false);
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900328
YoungJun Cho999d8b32014-11-17 22:00:11 +0900329 if (ctx->driver_data->has_shadowcon)
330 fimd_enable_shadow_channel_path(ctx, win,
331 false);
332
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900333 ch_enabled = 1;
334 }
335 }
336
337 /* Wait for vsync, as disable channel takes effect at next vsync */
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900338 if (ch_enabled) {
Marek Szyprowskifb88e212015-06-12 11:07:17 +0200339 int pipe = ctx->pipe;
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900340
Marek Szyprowskifb88e212015-06-12 11:07:17 +0200341 /* ensure that vblank interrupt won't be reported to core */
342 ctx->suspended = false;
343 ctx->pipe = -1;
344
345 fimd_enable_vblank(ctx->crtc);
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900346 fimd_wait_for_vblank(ctx->crtc);
Marek Szyprowskifb88e212015-06-12 11:07:17 +0200347 fimd_disable_vblank(ctx->crtc);
348
349 ctx->suspended = true;
350 ctx->pipe = pipe;
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900351 }
Marek Szyprowskifb88e212015-06-12 11:07:17 +0200352
353 clk_disable_unprepare(ctx->lcd_clk);
354 clk_disable_unprepare(ctx->bus_clk);
355
356 pm_runtime_put(ctx->dev);
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900357}
358
Sean Paula968e722014-01-30 16:19:20 -0500359static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
360 const struct drm_display_mode *mode)
361{
362 unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
363 u32 clkdiv;
364
YoungJun Cho3854fab2014-07-17 18:01:21 +0900365 if (ctx->i80_if) {
366 /*
367 * The frame done interrupt should be occurred prior to the
368 * next TE signal.
369 */
370 ideal_clk *= 2;
371 }
372
Sean Paula968e722014-01-30 16:19:20 -0500373 /* Find the clock divider value that gets us closest to ideal_clk */
374 clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);
375
376 return (clkdiv < 0x100) ? clkdiv : 0xff;
377}
378
Gustavo Padovan93bca242015-01-18 18:16:23 +0900379static void fimd_commit(struct exynos_drm_crtc *crtc)
Inki Dae1c248b72011-10-04 19:19:01 +0900380{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900381 struct fimd_context *ctx = crtc->ctx;
Joonyoung Shim020e79d2015-06-02 21:04:42 +0900382 struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900383 struct fimd_driver_data *driver_data = ctx->driver_data;
384 void *timing_base = ctx->regs + driver_data->timing_base;
385 u32 val, clkdiv;
Inki Dae1c248b72011-10-04 19:19:01 +0900386
Inki Daee30d4bc2011-12-12 16:35:20 +0900387 if (ctx->suspended)
388 return;
389
Sean Paula968e722014-01-30 16:19:20 -0500390 /* nothing to do if we haven't set the mode yet */
391 if (mode->htotal == 0 || mode->vtotal == 0)
392 return;
393
YoungJun Cho3854fab2014-07-17 18:01:21 +0900394 if (ctx->i80_if) {
395 val = ctx->i80ifcon | I80IFEN_ENABLE;
396 writel(val, timing_base + I80IFCONFAx(0));
Inki Dae1c248b72011-10-04 19:19:01 +0900397
YoungJun Cho3854fab2014-07-17 18:01:21 +0900398 /* disable auto frame rate */
399 writel(0, timing_base + I80IFCONFBx(0));
Sean Paula968e722014-01-30 16:19:20 -0500400
YoungJun Cho3854fab2014-07-17 18:01:21 +0900401 /* set video type selection to I80 interface */
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900402 if (driver_data->has_vtsel && ctx->sysreg &&
403 regmap_update_bits(ctx->sysreg,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900404 driver_data->lcdblk_offset,
405 0x3 << driver_data->lcdblk_vt_shift,
406 0x1 << driver_data->lcdblk_vt_shift)) {
407 DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
408 return;
409 }
410 } else {
411 int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
412 u32 vidcon1;
Inki Dae1c248b72011-10-04 19:19:01 +0900413
YoungJun Cho3854fab2014-07-17 18:01:21 +0900414 /* setup polarity values */
415 vidcon1 = ctx->vidcon1;
416 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
417 vidcon1 |= VIDCON1_INV_VSYNC;
418 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
419 vidcon1 |= VIDCON1_INV_HSYNC;
420 writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
Sean Paula968e722014-01-30 16:19:20 -0500421
YoungJun Cho3854fab2014-07-17 18:01:21 +0900422 /* setup vertical timing values. */
423 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
424 vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
425 vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
426
427 val = VIDTCON0_VBPD(vbpd - 1) |
428 VIDTCON0_VFPD(vfpd - 1) |
429 VIDTCON0_VSPW(vsync_len - 1);
430 writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
431
432 /* setup horizontal timing values. */
433 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
434 hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
435 hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
436
437 val = VIDTCON1_HBPD(hbpd - 1) |
438 VIDTCON1_HFPD(hfpd - 1) |
439 VIDTCON1_HSPW(hsync_len - 1);
440 writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
441 }
442
443 if (driver_data->has_vidoutcon)
444 writel(ctx->vidout_con, timing_base + VIDOUT_CON);
445
446 /* set bypass selection */
447 if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
448 driver_data->lcdblk_offset,
449 0x1 << driver_data->lcdblk_bypass_shift,
450 0x1 << driver_data->lcdblk_bypass_shift)) {
451 DRM_ERROR("Failed to update sysreg for bypass setting.\n");
452 return;
453 }
Inki Dae1c248b72011-10-04 19:19:01 +0900454
455 /* setup horizontal and vertical display size. */
Sean Paula968e722014-01-30 16:19:20 -0500456 val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
457 VIDTCON2_HOZVAL(mode->hdisplay - 1) |
458 VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
459 VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530460 writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
Inki Dae1c248b72011-10-04 19:19:01 +0900461
Inki Dae1c248b72011-10-04 19:19:01 +0900462 /*
463 * fields of register with prefix '_F' would be updated
464 * at vsync(same as dma start)
465 */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900466 val = ctx->vidcon0;
467 val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
Andrzej Hajda1d531062014-03-20 17:09:00 +0900468
469 if (ctx->driver_data->has_clksel)
470 val |= VIDCON0_CLKSEL_LCD;
471
472 clkdiv = fimd_calc_clkdiv(ctx, mode);
473 if (clkdiv > 1)
474 val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
475
Inki Dae1c248b72011-10-04 19:19:01 +0900476 writel(val, ctx->regs + VIDCON0);
477}
478
Inki Dae1c248b72011-10-04 19:19:01 +0900479
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900480static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
481 struct drm_framebuffer *fb)
Inki Dae1c248b72011-10-04 19:19:01 +0900482{
Inki Dae1c248b72011-10-04 19:19:01 +0900483 unsigned long val;
484
Inki Dae1c248b72011-10-04 19:19:01 +0900485 val = WINCONx_ENWIN;
486
Inki Dae5cc46212013-08-20 14:28:56 +0900487 /*
488 * In case of s3c64xx, window 0 doesn't support alpha channel.
489 * So the request format is ARGB8888 then change it to XRGB8888.
490 */
491 if (ctx->driver_data->has_limited_fmt && !win) {
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900492 if (fb->pixel_format == DRM_FORMAT_ARGB8888)
493 fb->pixel_format = DRM_FORMAT_XRGB8888;
Inki Dae5cc46212013-08-20 14:28:56 +0900494 }
495
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900496 switch (fb->pixel_format) {
Inki Daea4f38a82013-08-20 13:51:02 +0900497 case DRM_FORMAT_C8:
Inki Dae1c248b72011-10-04 19:19:01 +0900498 val |= WINCON0_BPPMODE_8BPP_PALETTE;
499 val |= WINCONx_BURSTLEN_8WORD;
500 val |= WINCONx_BYTSWP;
501 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900502 case DRM_FORMAT_XRGB1555:
503 val |= WINCON0_BPPMODE_16BPP_1555;
504 val |= WINCONx_HAWSWP;
505 val |= WINCONx_BURSTLEN_16WORD;
506 break;
507 case DRM_FORMAT_RGB565:
Inki Dae1c248b72011-10-04 19:19:01 +0900508 val |= WINCON0_BPPMODE_16BPP_565;
509 val |= WINCONx_HAWSWP;
510 val |= WINCONx_BURSTLEN_16WORD;
511 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900512 case DRM_FORMAT_XRGB8888:
Inki Dae1c248b72011-10-04 19:19:01 +0900513 val |= WINCON0_BPPMODE_24BPP_888;
514 val |= WINCONx_WSWP;
515 val |= WINCONx_BURSTLEN_16WORD;
516 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900517 case DRM_FORMAT_ARGB8888:
518 val |= WINCON1_BPPMODE_25BPP_A1888
Inki Dae1c248b72011-10-04 19:19:01 +0900519 | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
520 val |= WINCONx_WSWP;
521 val |= WINCONx_BURSTLEN_16WORD;
522 break;
523 default:
524 DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
525
526 val |= WINCON0_BPPMODE_24BPP_888;
527 val |= WINCONx_WSWP;
528 val |= WINCONx_BURSTLEN_16WORD;
529 break;
530 }
531
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900532 DRM_DEBUG_KMS("bpp = %d\n", fb->bits_per_pixel);
Inki Dae1c248b72011-10-04 19:19:01 +0900533
Rahul Sharma66367462014-05-07 16:55:22 +0530534 /*
535 * In case of exynos, setting dma-burst to 16Word causes permanent
536 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
Gustavo Padovan8837dee2014-11-03 18:13:27 -0200537 * switching which is based on plane size is not recommended as
538 * plane size varies alot towards the end of the screen and rapid
Rahul Sharma66367462014-05-07 16:55:22 +0530539 * movement causes unstable DMA which results into iommu crash/tear.
540 */
541
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900542 if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Rahul Sharma66367462014-05-07 16:55:22 +0530543 val &= ~WINCONx_BURSTLEN_MASK;
544 val |= WINCONx_BURSTLEN_4WORD;
545 }
546
Inki Dae1c248b72011-10-04 19:19:01 +0900547 writel(val, ctx->regs + WINCON(win));
Gustavo Padovan453b44a2015-04-01 13:02:05 -0300548
549 /* hardware window 0 doesn't support alpha channel. */
550 if (win != 0) {
551 /* OSD alpha */
552 val = VIDISD14C_ALPHA0_R(0xf) |
553 VIDISD14C_ALPHA0_G(0xf) |
554 VIDISD14C_ALPHA0_B(0xf) |
555 VIDISD14C_ALPHA1_R(0xf) |
556 VIDISD14C_ALPHA1_G(0xf) |
557 VIDISD14C_ALPHA1_B(0xf);
558
559 writel(val, ctx->regs + VIDOSD_C(win));
560
561 val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
562 VIDW_ALPHA_G(0xf);
563 writel(val, ctx->regs + VIDWnALPHA0(win));
564 writel(val, ctx->regs + VIDWnALPHA1(win));
565 }
Inki Dae1c248b72011-10-04 19:19:01 +0900566}
567
Sean Paulbb7704d2014-01-30 16:19:06 -0500568static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900569{
Inki Dae1c248b72011-10-04 19:19:01 +0900570 unsigned int keycon0 = 0, keycon1 = 0;
571
Inki Dae1c248b72011-10-04 19:19:01 +0900572 keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
573 WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
574
575 keycon1 = WxKEYCON1_COLVAL(0xffffffff);
576
577 writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
578 writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
579}
580
Tomasz Figade7af102013-05-01 21:02:27 +0200581/**
582 * shadow_protect_win() - disable updating values from shadow registers at vsync
583 *
584 * @win: window to protect registers for
585 * @protect: 1 to protect (disable updates)
586 */
587static void fimd_shadow_protect_win(struct fimd_context *ctx,
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +0900588 unsigned int win, bool protect)
Tomasz Figade7af102013-05-01 21:02:27 +0200589{
590 u32 reg, bits, val;
591
Gustavo Padovance3ff362015-08-15 13:26:13 -0300592 /*
593 * SHADOWCON/PRTCON register is used for enabling timing.
594 *
595 * for example, once only width value of a register is set,
596 * if the dma is started then fimd hardware could malfunction so
597 * with protect window setting, the register fields with prefix '_F'
598 * wouldn't be updated at vsync also but updated once unprotect window
599 * is set.
600 */
601
Tomasz Figade7af102013-05-01 21:02:27 +0200602 if (ctx->driver_data->has_shadowcon) {
603 reg = SHADOWCON;
604 bits = SHADOWCON_WINx_PROTECT(win);
605 } else {
606 reg = PRTCON;
607 bits = PRTCON_PROTECT;
608 }
609
610 val = readl(ctx->regs + reg);
611 if (protect)
612 val |= bits;
613 else
614 val &= ~bits;
615 writel(val, ctx->regs + reg);
616}
617
Gustavo Padovance3ff362015-08-15 13:26:13 -0300618static void fimd_atomic_begin(struct exynos_drm_crtc *crtc,
619 struct exynos_drm_plane *plane)
620{
621 struct fimd_context *ctx = crtc->ctx;
622
623 if (ctx->suspended)
624 return;
625
626 fimd_shadow_protect_win(ctx, plane->zpos, true);
627}
628
629static void fimd_atomic_flush(struct exynos_drm_crtc *crtc,
630 struct exynos_drm_plane *plane)
631{
632 struct fimd_context *ctx = crtc->ctx;
633
634 if (ctx->suspended)
635 return;
636
637 fimd_shadow_protect_win(ctx, plane->zpos, false);
638}
639
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900640static void fimd_update_plane(struct exynos_drm_crtc *crtc,
641 struct exynos_drm_plane *plane)
Inki Dae1c248b72011-10-04 19:19:01 +0900642{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900643 struct fimd_context *ctx = crtc->ctx;
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900644 struct drm_plane_state *state = plane->base.state;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900645 dma_addr_t dma_addr;
646 unsigned long val, size, offset;
647 unsigned int last_x, last_y, buf_offsize, line_size;
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900648 unsigned int win = plane->zpos;
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900649 unsigned int bpp = state->fb->bits_per_pixel >> 3;
650 unsigned int pitch = state->fb->pitches[0];
Inki Dae1c248b72011-10-04 19:19:01 +0900651
Inki Daee30d4bc2011-12-12 16:35:20 +0900652 if (ctx->suspended)
653 return;
654
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900655 offset = plane->src_x * bpp;
656 offset += plane->src_y * pitch;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900657
Inki Dae1c248b72011-10-04 19:19:01 +0900658 /* buffer start address */
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900659 dma_addr = plane->dma_addr[0] + offset;
660 val = (unsigned long)dma_addr;
Inki Dae1c248b72011-10-04 19:19:01 +0900661 writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
662
663 /* buffer end address */
Gustavo Padovand88d2462015-07-16 12:23:38 -0300664 size = pitch * plane->crtc_h;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900665 val = (unsigned long)(dma_addr + size);
Inki Dae1c248b72011-10-04 19:19:01 +0900666 writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
667
668 DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900669 (unsigned long)dma_addr, val, size);
Inki Dae19c8b832011-10-14 13:29:46 +0900670 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
Gustavo Padovand88d2462015-07-16 12:23:38 -0300671 plane->crtc_w, plane->crtc_h);
Inki Dae1c248b72011-10-04 19:19:01 +0900672
673 /* buffer size */
Gustavo Padovand88d2462015-07-16 12:23:38 -0300674 buf_offsize = pitch - (plane->crtc_w * bpp);
675 line_size = plane->crtc_w * bpp;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900676 val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
677 VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
678 VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
679 VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
Inki Dae1c248b72011-10-04 19:19:01 +0900680 writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
681
682 /* OSD position */
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900683 val = VIDOSDxA_TOPLEFT_X(plane->crtc_x) |
684 VIDOSDxA_TOPLEFT_Y(plane->crtc_y) |
685 VIDOSDxA_TOPLEFT_X_E(plane->crtc_x) |
686 VIDOSDxA_TOPLEFT_Y_E(plane->crtc_y);
Inki Dae1c248b72011-10-04 19:19:01 +0900687 writel(val, ctx->regs + VIDOSD_A(win));
688
Gustavo Padovand88d2462015-07-16 12:23:38 -0300689 last_x = plane->crtc_x + plane->crtc_w;
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900690 if (last_x)
691 last_x--;
Gustavo Padovand88d2462015-07-16 12:23:38 -0300692 last_y = plane->crtc_y + plane->crtc_h;
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900693 if (last_y)
694 last_y--;
695
Joonyoung Shimca555e52012-12-14 15:48:24 +0900696 val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
697 VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
698
Inki Dae1c248b72011-10-04 19:19:01 +0900699 writel(val, ctx->regs + VIDOSD_B(win));
700
Inki Dae19c8b832011-10-14 13:29:46 +0900701 DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900702 plane->crtc_x, plane->crtc_y, last_x, last_y);
Inki Dae1c248b72011-10-04 19:19:01 +0900703
Inki Dae1c248b72011-10-04 19:19:01 +0900704 /* OSD size */
705 if (win != 3 && win != 4) {
706 u32 offset = VIDOSD_D(win);
707 if (win == 0)
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -0500708 offset = VIDOSD_C(win);
Gustavo Padovand88d2462015-07-16 12:23:38 -0300709 val = plane->crtc_w * plane->crtc_h;
Inki Dae1c248b72011-10-04 19:19:01 +0900710 writel(val, ctx->regs + offset);
711
712 DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
713 }
714
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900715 fimd_win_set_pixfmt(ctx, win, state->fb);
Inki Dae1c248b72011-10-04 19:19:01 +0900716
717 /* hardware window 0 doesn't support color key. */
718 if (win != 0)
Sean Paulbb7704d2014-01-30 16:19:06 -0500719 fimd_win_set_colkey(ctx, win);
Inki Dae1c248b72011-10-04 19:19:01 +0900720
YoungJun Chof181a542014-11-17 22:00:10 +0900721 fimd_enable_video_output(ctx, win, true);
Inki Daeec05da92011-12-06 11:06:54 +0900722
YoungJun Cho999d8b32014-11-17 22:00:11 +0900723 if (ctx->driver_data->has_shadowcon)
724 fimd_enable_shadow_channel_path(ctx, win, true);
Inki Daeec05da92011-12-06 11:06:54 +0900725
YoungJun Cho3854fab2014-07-17 18:01:21 +0900726 if (ctx->i80_if)
727 atomic_set(&ctx->win_updated, 1);
Inki Dae1c248b72011-10-04 19:19:01 +0900728}
729
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900730static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
731 struct exynos_drm_plane *plane)
Inki Dae1c248b72011-10-04 19:19:01 +0900732{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900733 struct fimd_context *ctx = crtc->ctx;
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900734 unsigned int win = plane->zpos;
Inki Daeec05da92011-12-06 11:06:54 +0900735
Joonyoung Shimc329f662015-06-12 20:34:28 +0900736 if (ctx->suspended)
Prathyush Kdb7e55a2012-12-06 20:16:06 +0530737 return;
Prathyush Kdb7e55a2012-12-06 20:16:06 +0530738
YoungJun Chof181a542014-11-17 22:00:10 +0900739 fimd_enable_video_output(ctx, win, false);
Inki Dae1c248b72011-10-04 19:19:01 +0900740
YoungJun Cho999d8b32014-11-17 22:00:11 +0900741 if (ctx->driver_data->has_shadowcon)
742 fimd_enable_shadow_channel_path(ctx, win, false);
Sean Paula43b9332014-01-30 16:19:26 -0500743}
744
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300745static void fimd_enable(struct exynos_drm_crtc *crtc)
Sean Paula43b9332014-01-30 16:19:26 -0500746{
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300747 struct fimd_context *ctx = crtc->ctx;
Gustavo Padovan38000db2015-06-03 17:17:16 -0300748 int ret;
Sean Paula43b9332014-01-30 16:19:26 -0500749
750 if (!ctx->suspended)
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300751 return;
Sean Paula43b9332014-01-30 16:19:26 -0500752
753 ctx->suspended = false;
754
Sean Paulaf65c802014-01-30 16:19:27 -0500755 pm_runtime_get_sync(ctx->dev);
756
Gustavo Padovan38000db2015-06-03 17:17:16 -0300757 ret = clk_prepare_enable(ctx->bus_clk);
758 if (ret < 0) {
759 DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
760 return;
761 }
762
763 ret = clk_prepare_enable(ctx->lcd_clk);
764 if (ret < 0) {
765 DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
766 return;
767 }
Sean Paula43b9332014-01-30 16:19:26 -0500768
769 /* if vblank was enabled status, enable it again. */
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300770 if (test_and_clear_bit(0, &ctx->irq_flags))
771 fimd_enable_vblank(ctx->crtc);
Sean Paula43b9332014-01-30 16:19:26 -0500772
Joonyoung Shimc329f662015-06-12 20:34:28 +0900773 fimd_commit(ctx->crtc);
Sean Paula43b9332014-01-30 16:19:26 -0500774}
775
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300776static void fimd_disable(struct exynos_drm_crtc *crtc)
Sean Paula43b9332014-01-30 16:19:26 -0500777{
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300778 struct fimd_context *ctx = crtc->ctx;
Joonyoung Shimc329f662015-06-12 20:34:28 +0900779 int i;
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300780
Sean Paula43b9332014-01-30 16:19:26 -0500781 if (ctx->suspended)
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300782 return;
Sean Paula43b9332014-01-30 16:19:26 -0500783
784 /*
785 * We need to make sure that all windows are disabled before we
786 * suspend that connector. Otherwise we might try to scan from
787 * a destroyed buffer later.
788 */
Joonyoung Shimc329f662015-06-12 20:34:28 +0900789 for (i = 0; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900790 fimd_disable_plane(crtc, &ctx->planes[i]);
Sean Paula43b9332014-01-30 16:19:26 -0500791
Inki Dae94ab95a2015-06-12 22:19:22 +0900792 fimd_enable_vblank(crtc);
793 fimd_wait_for_vblank(crtc);
794 fimd_disable_vblank(crtc);
795
Joonyoung Shimb74f14f2015-06-12 17:27:16 +0900796 writel(0, ctx->regs + VIDCON0);
797
Sean Paula43b9332014-01-30 16:19:26 -0500798 clk_disable_unprepare(ctx->lcd_clk);
799 clk_disable_unprepare(ctx->bus_clk);
800
Sean Paulaf65c802014-01-30 16:19:27 -0500801 pm_runtime_put_sync(ctx->dev);
802
Sean Paula43b9332014-01-30 16:19:26 -0500803 ctx->suspended = true;
Sean Paul080be03d2014-02-19 21:02:55 +0900804}
805
YoungJun Cho3854fab2014-07-17 18:01:21 +0900806static void fimd_trigger(struct device *dev)
807{
Andrzej Hajdae152dbd2014-11-17 09:54:18 +0100808 struct fimd_context *ctx = dev_get_drvdata(dev);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900809 struct fimd_driver_data *driver_data = ctx->driver_data;
810 void *timing_base = ctx->regs + driver_data->timing_base;
811 u32 reg;
812
Joonyoung Shim9b67eb72014-11-17 22:00:08 +0900813 /*
YoungJun Cho1c905d92014-11-17 22:00:12 +0900814 * Skips triggering if in triggering state, because multiple triggering
815 * requests can cause panel reset.
816 */
Joonyoung Shim9b67eb72014-11-17 22:00:08 +0900817 if (atomic_read(&ctx->triggering))
818 return;
819
YoungJun Cho1c905d92014-11-17 22:00:12 +0900820 /* Enters triggering mode */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900821 atomic_set(&ctx->triggering, 1);
822
YoungJun Cho3854fab2014-07-17 18:01:21 +0900823 reg = readl(timing_base + TRIGCON);
824 reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
825 writel(reg, timing_base + TRIGCON);
YoungJun Cho87ab85b2014-11-17 22:00:13 +0900826
827 /*
828 * Exits triggering mode if vblank is not enabled yet, because when the
829 * VIDINTCON0 register is not set, it can not exit from triggering mode.
830 */
831 if (!test_bit(0, &ctx->irq_flags))
832 atomic_set(&ctx->triggering, 0);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900833}
834
Gustavo Padovan93bca242015-01-18 18:16:23 +0900835static void fimd_te_handler(struct exynos_drm_crtc *crtc)
YoungJun Cho3854fab2014-07-17 18:01:21 +0900836{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900837 struct fimd_context *ctx = crtc->ctx;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900838
839 /* Checks the crtc is detached already from encoder */
840 if (ctx->pipe < 0 || !ctx->drm_dev)
841 return;
842
YoungJun Cho3854fab2014-07-17 18:01:21 +0900843 /*
844 * If there is a page flip request, triggers and handles the page flip
845 * event so that current fb can be updated into panel GRAM.
846 */
847 if (atomic_add_unless(&ctx->win_updated, -1, 0))
848 fimd_trigger(ctx->dev);
849
850 /* Wakes up vsync event queue */
851 if (atomic_read(&ctx->wait_vsync_event)) {
852 atomic_set(&ctx->wait_vsync_event, 0);
853 wake_up(&ctx->wait_vsync_queue);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900854 }
YoungJun Chob301ae22014-10-01 15:19:10 +0900855
Joonyoung Shimadf67ab2014-11-17 22:00:14 +0900856 if (test_bit(0, &ctx->irq_flags))
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300857 drm_crtc_handle_vblank(&ctx->crtc->base);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900858}
859
Krzysztof Kozlowski48107d72015-05-07 09:04:44 +0900860static void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
861{
862 struct fimd_context *ctx = crtc->ctx;
863 u32 val;
864
865 /*
866 * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
867 * clock. On these SoCs the bootloader may enable it but any
868 * power domain off/on will reset it to disable state.
869 */
870 if (ctx->driver_data != &exynos5_fimd_driver_data)
871 return;
872
873 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
Gustavo Padovan3c79fb82015-09-30 18:40:54 -0300874 writel(val, ctx->regs + DP_MIE_CLKCON);
Krzysztof Kozlowski48107d72015-05-07 09:04:44 +0900875}
876
Krzysztof Kozlowskif3aaf762015-05-07 09:04:45 +0900877static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300878 .enable = fimd_enable,
879 .disable = fimd_disable,
Sean Paul1c6244c2014-01-30 16:19:02 -0500880 .commit = fimd_commit,
881 .enable_vblank = fimd_enable_vblank,
882 .disable_vblank = fimd_disable_vblank,
883 .wait_for_vblank = fimd_wait_for_vblank,
Gustavo Padovance3ff362015-08-15 13:26:13 -0300884 .atomic_begin = fimd_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900885 .update_plane = fimd_update_plane,
886 .disable_plane = fimd_disable_plane,
Gustavo Padovance3ff362015-08-15 13:26:13 -0300887 .atomic_flush = fimd_atomic_flush,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900888 .te_handler = fimd_te_handler,
Krzysztof Kozlowski48107d72015-05-07 09:04:44 +0900889 .clock_enable = fimd_dp_clock_enable,
Inki Dae1c248b72011-10-04 19:19:01 +0900890};
891
Inki Dae1c248b72011-10-04 19:19:01 +0900892static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
893{
894 struct fimd_context *ctx = (struct fimd_context *)dev_id;
Gustavo Padovancb11b3f2015-08-15 13:26:16 -0300895 u32 val, clear_bit, start, start_s;
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300896 int win;
Inki Dae1c248b72011-10-04 19:19:01 +0900897
898 val = readl(ctx->regs + VIDINTCON1);
899
YoungJun Cho3854fab2014-07-17 18:01:21 +0900900 clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
901 if (val & clear_bit)
902 writel(clear_bit, ctx->regs + VIDINTCON1);
Inki Dae1c248b72011-10-04 19:19:01 +0900903
Inki Daeec05da92011-12-06 11:06:54 +0900904 /* check the crtc is detached already from encoder */
Sean Paul080be03d2014-02-19 21:02:55 +0900905 if (ctx->pipe < 0 || !ctx->drm_dev)
Inki Daeec05da92011-12-06 11:06:54 +0900906 goto out;
Inki Dae483b88f2011-11-11 21:28:00 +0900907
Gustavo Padovanfc75f712015-08-15 13:26:11 -0300908 if (!ctx->i80_if)
909 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimadf67ab2014-11-17 22:00:14 +0900910
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300911 for (win = 0 ; win < WINDOWS_NR ; win++) {
912 struct exynos_drm_plane *plane = &ctx->planes[win];
913
914 if (!plane->pending_fb)
915 continue;
916
Gustavo Padovancb11b3f2015-08-15 13:26:16 -0300917 start = readl(ctx->regs + VIDWx_BUF_START(win, 0));
918 start_s = readl(ctx->regs + VIDWx_BUF_START_S(win, 0));
919 if (start == start_s)
920 exynos_drm_crtc_finish_update(ctx->crtc, plane);
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300921 }
Gustavo Padovanfc75f712015-08-15 13:26:11 -0300922
923 if (ctx->i80_if) {
YoungJun Cho1c905d92014-11-17 22:00:12 +0900924 /* Exits triggering mode */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900925 atomic_set(&ctx->triggering, 0);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900926 } else {
YoungJun Cho3854fab2014-07-17 18:01:21 +0900927 /* set wait vsync event to zero and wake up queue. */
928 if (atomic_read(&ctx->wait_vsync_event)) {
929 atomic_set(&ctx->wait_vsync_event, 0);
930 wake_up(&ctx->wait_vsync_queue);
931 }
Prathyush K01ce1132012-12-06 20:16:04 +0530932 }
YoungJun Cho3854fab2014-07-17 18:01:21 +0900933
Inki Daeec05da92011-12-06 11:06:54 +0900934out:
Inki Dae1c248b72011-10-04 19:19:01 +0900935 return IRQ_HANDLED;
936}
937
Inki Daef37cd5e2014-05-09 14:25:20 +0900938static int fimd_bind(struct device *dev, struct device *master, void *data)
Andrzej Hajda562ad9f2013-08-21 16:22:03 +0200939{
Andrzej Hajdae152dbd2014-11-17 09:54:18 +0100940 struct fimd_context *ctx = dev_get_drvdata(dev);
Inki Daef37cd5e2014-05-09 14:25:20 +0900941 struct drm_device *drm_dev = data;
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +0900942 struct exynos_drm_private *priv = drm_dev->dev_private;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900943 struct exynos_drm_plane *exynos_plane;
944 enum drm_plane_type type;
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +0900945 unsigned int zpos;
946 int ret;
Andrzej Hajda000cc922014-04-03 16:26:00 +0200947
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +0900948 ctx->drm_dev = drm_dev;
949 ctx->pipe = priv->pipe++;
Ajay Kumarefa75bc2015-01-12 01:57:07 +0900950
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900951 for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
Gustavo Padovan323db0e2015-09-04 19:05:57 -0300952 type = exynos_plane_get_type(zpos, CURSOR_WIN);
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900953 ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +0900954 1 << ctx->pipe, type, fimd_formats,
955 ARRAY_SIZE(fimd_formats), zpos);
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900956 if (ret)
957 return ret;
958 }
959
Gustavo Padovan5d3d0992015-10-12 22:07:48 +0900960 exynos_plane = &ctx->planes[DEFAULT_WIN];
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900961 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
962 ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
Joonyoung Shim0f04cf82015-01-30 16:43:01 +0900963 &fimd_crtc_ops, ctx);
Hyungwon Hwangd1222842015-04-07 22:19:43 +0900964 if (IS_ERR(ctx->crtc))
965 return PTR_ERR(ctx->crtc);
Gustavo Padovan93bca242015-01-18 18:16:23 +0900966
Gustavo Padovancf67cc92015-08-11 17:38:06 +0900967 if (ctx->encoder)
Gustavo Padovana2986e82015-08-05 20:24:20 -0300968 exynos_dpi_bind(drm_dev, ctx->encoder);
Andrzej Hajda000cc922014-04-03 16:26:00 +0200969
Joonyoung Shim43a3b862015-07-28 17:51:02 +0900970 if (is_drm_iommu_supported(drm_dev))
971 fimd_clear_channels(ctx->crtc);
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900972
973 ret = drm_iommu_attach_device(drm_dev, dev);
Hyungwon Hwangfc2e0132015-06-22 19:05:04 +0900974 if (ret)
975 priv->pipe--;
976
977 return ret;
Andrzej Hajda000cc922014-04-03 16:26:00 +0200978}
979
980static void fimd_unbind(struct device *dev, struct device *master,
981 void *data)
982{
Andrzej Hajdae152dbd2014-11-17 09:54:18 +0100983 struct fimd_context *ctx = dev_get_drvdata(dev);
Andrzej Hajda000cc922014-04-03 16:26:00 +0200984
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300985 fimd_disable(ctx->crtc);
Andrzej Hajda000cc922014-04-03 16:26:00 +0200986
Joonyoung Shimbf566082015-07-02 21:49:38 +0900987 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +0900988
Gustavo Padovancf67cc92015-08-11 17:38:06 +0900989 if (ctx->encoder)
990 exynos_dpi_remove(ctx->encoder);
Andrzej Hajda000cc922014-04-03 16:26:00 +0200991}
992
993static const struct component_ops fimd_component_ops = {
994 .bind = fimd_bind,
995 .unbind = fimd_unbind,
996};
997
998static int fimd_probe(struct platform_device *pdev)
999{
1000 struct device *dev = &pdev->dev;
1001 struct fimd_context *ctx;
YoungJun Cho3854fab2014-07-17 18:01:21 +09001002 struct device_node *i80_if_timings;
Andrzej Hajda000cc922014-04-03 16:26:00 +02001003 struct resource *res;
Gustavo Padovanfe42cfb2014-11-03 18:56:57 -02001004 int ret;
Inki Dae1c248b72011-10-04 19:19:01 +09001005
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001006 if (!dev->of_node)
1007 return -ENODEV;
Sachin Kamat2d3f1732013-08-28 10:47:58 +05301008
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001009 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001010 if (!ctx)
1011 return -ENOMEM;
1012
Sean Paulbb7704d2014-01-30 16:19:06 -05001013 ctx->dev = dev;
Sean Paula43b9332014-01-30 16:19:26 -05001014 ctx->suspended = true;
YoungJun Cho3854fab2014-07-17 18:01:21 +09001015 ctx->driver_data = drm_fimd_get_driver_data(pdev);
Sean Paulbb7704d2014-01-30 16:19:06 -05001016
Sean Paul1417f102014-01-30 16:19:23 -05001017 if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
1018 ctx->vidcon1 |= VIDCON1_INV_VDEN;
1019 if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
1020 ctx->vidcon1 |= VIDCON1_INV_VCLK;
Andrzej Hajda562ad9f2013-08-21 16:22:03 +02001021
YoungJun Cho3854fab2014-07-17 18:01:21 +09001022 i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
1023 if (i80_if_timings) {
1024 u32 val;
1025
1026 ctx->i80_if = true;
1027
1028 if (ctx->driver_data->has_vidoutcon)
1029 ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
1030 else
1031 ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
1032 /*
1033 * The user manual describes that this "DSI_EN" bit is required
1034 * to enable I80 24-bit data interface.
1035 */
1036 ctx->vidcon0 |= VIDCON0_DSI_EN;
1037
1038 if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
1039 val = 0;
1040 ctx->i80ifcon = LCD_CS_SETUP(val);
1041 if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
1042 val = 0;
1043 ctx->i80ifcon |= LCD_WR_SETUP(val);
1044 if (of_property_read_u32(i80_if_timings, "wr-active", &val))
1045 val = 1;
1046 ctx->i80ifcon |= LCD_WR_ACTIVE(val);
1047 if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
1048 val = 0;
1049 ctx->i80ifcon |= LCD_WR_HOLD(val);
1050 }
1051 of_node_put(i80_if_timings);
1052
1053 ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
1054 "samsung,sysreg");
1055 if (IS_ERR(ctx->sysreg)) {
1056 dev_warn(dev, "failed to get system register.\n");
1057 ctx->sysreg = NULL;
1058 }
1059
Sean Paula968e722014-01-30 16:19:20 -05001060 ctx->bus_clk = devm_clk_get(dev, "fimd");
1061 if (IS_ERR(ctx->bus_clk)) {
1062 dev_err(dev, "failed to get bus clock\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001063 return PTR_ERR(ctx->bus_clk);
Sean Paula968e722014-01-30 16:19:20 -05001064 }
1065
1066 ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
1067 if (IS_ERR(ctx->lcd_clk)) {
1068 dev_err(dev, "failed to get lcd clock\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001069 return PTR_ERR(ctx->lcd_clk);
Sean Paula968e722014-01-30 16:19:20 -05001070 }
Inki Dae1c248b72011-10-04 19:19:01 +09001071
Inki Dae1c248b72011-10-04 19:19:01 +09001072 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Inki Dae1c248b72011-10-04 19:19:01 +09001073
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001074 ctx->regs = devm_ioremap_resource(dev, res);
Andrzej Hajda86650402015-06-11 23:23:37 +09001075 if (IS_ERR(ctx->regs))
1076 return PTR_ERR(ctx->regs);
Inki Dae1c248b72011-10-04 19:19:01 +09001077
YoungJun Cho3854fab2014-07-17 18:01:21 +09001078 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1079 ctx->i80_if ? "lcd_sys" : "vsync");
Inki Dae1c248b72011-10-04 19:19:01 +09001080 if (!res) {
1081 dev_err(dev, "irq request failed.\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001082 return -ENXIO;
Inki Dae1c248b72011-10-04 19:19:01 +09001083 }
1084
Sean Paul055e0c02014-01-30 16:19:21 -05001085 ret = devm_request_irq(dev, res->start, fimd_irq_handler,
Sachin Kamatedc57262012-06-19 11:47:39 +05301086 0, "drm_fimd", ctx);
1087 if (ret) {
Inki Dae1c248b72011-10-04 19:19:01 +09001088 dev_err(dev, "irq request failed.\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001089 return ret;
Inki Dae1c248b72011-10-04 19:19:01 +09001090 }
1091
Daniel Vetter57ed0f72013-12-11 11:34:43 +01001092 init_waitqueue_head(&ctx->wait_vsync_queue);
Prathyush K01ce1132012-12-06 20:16:04 +05301093 atomic_set(&ctx->wait_vsync_event, 0);
Inki Dae1c248b72011-10-04 19:19:01 +09001094
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001095 platform_set_drvdata(pdev, ctx);
Sean Paul080be03d2014-02-19 21:02:55 +09001096
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001097 ctx->encoder = exynos_dpi_probe(dev);
1098 if (IS_ERR(ctx->encoder))
1099 return PTR_ERR(ctx->encoder);
Inki Daef37cd5e2014-05-09 14:25:20 +09001100
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001101 pm_runtime_enable(dev);
Inki Daef37cd5e2014-05-09 14:25:20 +09001102
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001103 ret = component_add(dev, &fimd_component_ops);
Inki Daedf5225b2014-05-29 18:28:02 +09001104 if (ret)
1105 goto err_disable_pm_runtime;
1106
1107 return ret;
1108
1109err_disable_pm_runtime:
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001110 pm_runtime_disable(dev);
Inki Daedf5225b2014-05-29 18:28:02 +09001111
Inki Daedf5225b2014-05-29 18:28:02 +09001112 return ret;
Inki Daef37cd5e2014-05-09 14:25:20 +09001113}
1114
1115static int fimd_remove(struct platform_device *pdev)
1116{
Sean Paulaf65c802014-01-30 16:19:27 -05001117 pm_runtime_disable(&pdev->dev);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +09001118
Inki Daedf5225b2014-05-29 18:28:02 +09001119 component_del(&pdev->dev, &fimd_component_ops);
Inki Daedf5225b2014-05-29 18:28:02 +09001120
Inki Dae1c248b72011-10-04 19:19:01 +09001121 return 0;
1122}
1123
Joonyoung Shim132a5b92012-03-16 18:47:08 +09001124struct platform_driver fimd_driver = {
Inki Dae1c248b72011-10-04 19:19:01 +09001125 .probe = fimd_probe,
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001126 .remove = fimd_remove,
Inki Dae1c248b72011-10-04 19:19:01 +09001127 .driver = {
1128 .name = "exynos4-fb",
1129 .owner = THIS_MODULE,
Sachin Kamat2d3f1732013-08-28 10:47:58 +05301130 .of_match_table = fimd_driver_dt_match,
Inki Dae1c248b72011-10-04 19:19:01 +09001131 },
1132};