blob: c053c50b346a2d46f3c2b6405a5598038de98a08 [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs51beb422011-07-05 10:33:08 +100025#include <linux/dma-mapping.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100026
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/drm_crtc_helper.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010029#include <drm/drm_plane_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100030#include <drm/drm_dp_helper.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100031
Ben Skeggsfdb751e2014-08-10 04:10:23 +100032#include <nvif/class.h>
33
Ben Skeggs77145f12012-07-31 16:16:21 +100034#include "nouveau_drm.h"
35#include "nouveau_dma.h"
36#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100037#include "nouveau_connector.h"
38#include "nouveau_encoder.h"
39#include "nouveau_crtc.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100040#include "nouveau_fence.h"
Ben Skeggs3a89cd02011-07-07 10:47:10 +100041#include "nv50_display.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100042
Ben Skeggs8a464382011-11-12 23:52:07 +100043#define EVO_DMA_NR 9
44
Ben Skeggsbdb8c212011-11-12 01:30:24 +100045#define EVO_MASTER (0x00)
Ben Skeggsa63a97e2011-11-16 15:22:34 +100046#define EVO_FLIP(c) (0x01 + (c))
Ben Skeggs8a464382011-11-12 23:52:07 +100047#define EVO_OVLY(c) (0x05 + (c))
48#define EVO_OIMM(c) (0x09 + (c))
Ben Skeggsbdb8c212011-11-12 01:30:24 +100049#define EVO_CURS(c) (0x0d + (c))
50
Ben Skeggs816af2f2011-11-16 15:48:48 +100051/* offsets in shared sync bo of various structures */
52#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +100053#define EVO_MAST_NTFY EVO_SYNC( 0, 0x00)
54#define EVO_FLIP_SEM0(c) EVO_SYNC((c) + 1, 0x00)
55#define EVO_FLIP_SEM1(c) EVO_SYNC((c) + 1, 0x10)
Ben Skeggs816af2f2011-11-16 15:48:48 +100056
Ben Skeggsb5a794b2012-10-16 14:18:32 +100057/******************************************************************************
58 * EVO channel
59 *****************************************************************************/
60
Ben Skeggse225f442012-11-21 14:40:21 +100061struct nv50_chan {
Ben Skeggs0ad72862014-08-10 04:10:22 +100062 struct nvif_object user;
Ben Skeggsa01ca782015-08-20 14:54:15 +100063 struct nvif_device *device;
Ben Skeggsb5a794b2012-10-16 14:18:32 +100064};
65
66static int
Ben Skeggsa01ca782015-08-20 14:54:15 +100067nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +100068 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +100069 struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +100070{
Ben Skeggs41a63402015-08-20 14:54:16 +100071 struct nvif_sclass *sclass;
72 int ret, i, n;
Ben Skeggs6af52892014-11-03 15:01:33 +100073
Ben Skeggsa01ca782015-08-20 14:54:15 +100074 chan->device = device;
75
Ben Skeggs41a63402015-08-20 14:54:16 +100076 ret = n = nvif_object_sclass_get(disp, &sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +100077 if (ret < 0)
78 return ret;
79
Ben Skeggs410f3ec2014-08-10 04:10:25 +100080 while (oclass[0]) {
Ben Skeggs41a63402015-08-20 14:54:16 +100081 for (i = 0; i < n; i++) {
82 if (sclass[i].oclass == oclass[0]) {
Ben Skeggsfcf3f912015-09-04 14:40:32 +100083 ret = nvif_object_init(disp, 0, oclass[0],
Ben Skeggsa01ca782015-08-20 14:54:15 +100084 data, size, &chan->user);
Ben Skeggs6af52892014-11-03 15:01:33 +100085 if (ret == 0)
86 nvif_object_map(&chan->user);
Ben Skeggs41a63402015-08-20 14:54:16 +100087 nvif_object_sclass_put(&sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +100088 return ret;
89 }
Ben Skeggsb76f1522014-08-10 04:10:28 +100090 }
Ben Skeggs6af52892014-11-03 15:01:33 +100091 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +100092 }
Ben Skeggs6af52892014-11-03 15:01:33 +100093
Ben Skeggs41a63402015-08-20 14:54:16 +100094 nvif_object_sclass_put(&sclass);
Ben Skeggs410f3ec2014-08-10 04:10:25 +100095 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +100096}
97
98static void
Ben Skeggs0ad72862014-08-10 04:10:22 +100099nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000100{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000101 nvif_object_fini(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000102}
103
104/******************************************************************************
105 * PIO EVO channel
106 *****************************************************************************/
107
Ben Skeggse225f442012-11-21 14:40:21 +1000108struct nv50_pioc {
109 struct nv50_chan base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000110};
111
112static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000113nv50_pioc_destroy(struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000114{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000115 nv50_chan_destroy(&pioc->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000116}
117
118static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000119nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000120 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +1000121 struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000122{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000123 return nv50_chan_create(device, disp, oclass, head, data, size,
124 &pioc->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000125}
126
127/******************************************************************************
128 * Cursor Immediate
129 *****************************************************************************/
130
131struct nv50_curs {
132 struct nv50_pioc base;
133};
134
135static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000136nv50_curs_create(struct nvif_device *device, struct nvif_object *disp,
137 int head, struct nv50_curs *curs)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000138{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000139 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000140 .head = head,
141 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000142 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000143 GK104_DISP_CURSOR,
144 GF110_DISP_CURSOR,
145 GT214_DISP_CURSOR,
146 G82_DISP_CURSOR,
147 NV50_DISP_CURSOR,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000148 0
149 };
150
Ben Skeggsa01ca782015-08-20 14:54:15 +1000151 return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
152 &curs->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000153}
154
155/******************************************************************************
156 * Overlay Immediate
157 *****************************************************************************/
158
159struct nv50_oimm {
160 struct nv50_pioc base;
161};
162
163static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000164nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
165 int head, struct nv50_oimm *oimm)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000166{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000167 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000168 .head = head,
169 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000170 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000171 GK104_DISP_OVERLAY,
172 GF110_DISP_OVERLAY,
173 GT214_DISP_OVERLAY,
174 G82_DISP_OVERLAY,
175 NV50_DISP_OVERLAY,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000176 0
177 };
178
Ben Skeggsa01ca782015-08-20 14:54:15 +1000179 return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
180 &oimm->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000181}
182
183/******************************************************************************
184 * DMA EVO channel
185 *****************************************************************************/
186
Ben Skeggse225f442012-11-21 14:40:21 +1000187struct nv50_dmac {
188 struct nv50_chan base;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000189 dma_addr_t handle;
190 u32 *ptr;
Daniel Vetter59ad1462012-12-02 14:49:44 +0100191
Ben Skeggs0ad72862014-08-10 04:10:22 +1000192 struct nvif_object sync;
193 struct nvif_object vram;
194
Daniel Vetter59ad1462012-12-02 14:49:44 +0100195 /* Protects against concurrent pushbuf access to this channel, lock is
196 * grabbed by evo_wait (if the pushbuf reservation is successful) and
197 * dropped again by evo_kick. */
198 struct mutex lock;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000199};
200
201static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000202nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000203{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000204 struct nvif_device *device = dmac->base.device;
205
Ben Skeggs0ad72862014-08-10 04:10:22 +1000206 nvif_object_fini(&dmac->vram);
207 nvif_object_fini(&dmac->sync);
208
209 nv50_chan_destroy(&dmac->base);
210
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000211 if (dmac->ptr) {
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000212 struct device *dev = nvxx_device(device)->dev;
213 dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000214 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000215}
216
217static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000218nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000219 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000220 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000221{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000222 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000223 struct nvif_object pushbuf;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000224 int ret;
225
Daniel Vetter59ad1462012-12-02 14:49:44 +0100226 mutex_init(&dmac->lock);
227
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000228 dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
229 &dmac->handle, GFP_KERNEL);
Ben Skeggs47057302012-11-16 13:58:48 +1000230 if (!dmac->ptr)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000231 return -ENOMEM;
232
Ben Skeggsfcf3f912015-09-04 14:40:32 +1000233 ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
234 &(struct nv_dma_v0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000235 .target = NV_DMA_V0_TARGET_PCI_US,
236 .access = NV_DMA_V0_ACCESS_RD,
Ben Skeggs47057302012-11-16 13:58:48 +1000237 .start = dmac->handle + 0x0000,
238 .limit = dmac->handle + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000239 }, sizeof(struct nv_dma_v0), &pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000240 if (ret)
241 return ret;
242
Ben Skeggsbf81df92015-08-20 14:54:16 +1000243 args->pushbuf = nvif_handle(&pushbuf);
244
Ben Skeggsa01ca782015-08-20 14:54:15 +1000245 ret = nv50_chan_create(device, disp, oclass, head, data, size,
246 &dmac->base);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000247 nvif_object_fini(&pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000248 if (ret)
249 return ret;
250
Ben Skeggsa01ca782015-08-20 14:54:15 +1000251 ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000252 &(struct nv_dma_v0) {
253 .target = NV_DMA_V0_TARGET_VRAM,
254 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000255 .start = syncbuf + 0x0000,
256 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000257 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000258 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000259 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000260 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000261
Ben Skeggsa01ca782015-08-20 14:54:15 +1000262 ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000263 &(struct nv_dma_v0) {
264 .target = NV_DMA_V0_TARGET_VRAM,
265 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000266 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000267 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000268 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000269 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000270 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000271 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000272
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000273 return ret;
274}
275
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000276/******************************************************************************
277 * Core
278 *****************************************************************************/
279
Ben Skeggse225f442012-11-21 14:40:21 +1000280struct nv50_mast {
281 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000282};
283
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000284static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000285nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
286 u64 syncbuf, struct nv50_mast *core)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000287{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000288 struct nv50_disp_core_channel_dma_v0 args = {
289 .pushbuf = 0xb0007d00,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000290 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000291 static const s32 oclass[] = {
Ben Skeggsdbbd6bc2014-08-19 10:23:47 +1000292 GM204_DISP_CORE_CHANNEL_DMA,
Ben Skeggs648d4df2014-08-10 04:10:27 +1000293 GM107_DISP_CORE_CHANNEL_DMA,
294 GK110_DISP_CORE_CHANNEL_DMA,
295 GK104_DISP_CORE_CHANNEL_DMA,
296 GF110_DISP_CORE_CHANNEL_DMA,
297 GT214_DISP_CORE_CHANNEL_DMA,
298 GT206_DISP_CORE_CHANNEL_DMA,
299 GT200_DISP_CORE_CHANNEL_DMA,
300 G82_DISP_CORE_CHANNEL_DMA,
301 NV50_DISP_CORE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000302 0
303 };
304
Ben Skeggsa01ca782015-08-20 14:54:15 +1000305 return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
306 syncbuf, &core->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000307}
308
309/******************************************************************************
310 * Base
311 *****************************************************************************/
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000312
Ben Skeggse225f442012-11-21 14:40:21 +1000313struct nv50_sync {
314 struct nv50_dmac base;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000315 u32 addr;
316 u32 data;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000317};
318
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000319static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000320nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
321 int head, u64 syncbuf, struct nv50_sync *base)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000322{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000323 struct nv50_disp_base_channel_dma_v0 args = {
324 .pushbuf = 0xb0007c00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000325 .head = head,
326 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000327 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000328 GK110_DISP_BASE_CHANNEL_DMA,
329 GK104_DISP_BASE_CHANNEL_DMA,
330 GF110_DISP_BASE_CHANNEL_DMA,
331 GT214_DISP_BASE_CHANNEL_DMA,
332 GT200_DISP_BASE_CHANNEL_DMA,
333 G82_DISP_BASE_CHANNEL_DMA,
334 NV50_DISP_BASE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000335 0
336 };
337
Ben Skeggsa01ca782015-08-20 14:54:15 +1000338 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000339 syncbuf, &base->base);
340}
341
342/******************************************************************************
343 * Overlay
344 *****************************************************************************/
345
Ben Skeggse225f442012-11-21 14:40:21 +1000346struct nv50_ovly {
347 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000348};
Ben Skeggsf20ce962011-07-08 13:17:01 +1000349
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000350static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000351nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
352 int head, u64 syncbuf, struct nv50_ovly *ovly)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000353{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000354 struct nv50_disp_overlay_channel_dma_v0 args = {
355 .pushbuf = 0xb0007e00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000356 .head = head,
357 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000358 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000359 GK104_DISP_OVERLAY_CONTROL_DMA,
360 GF110_DISP_OVERLAY_CONTROL_DMA,
361 GT214_DISP_OVERLAY_CHANNEL_DMA,
362 GT200_DISP_OVERLAY_CHANNEL_DMA,
363 G82_DISP_OVERLAY_CHANNEL_DMA,
364 NV50_DISP_OVERLAY_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000365 0
366 };
367
Ben Skeggsa01ca782015-08-20 14:54:15 +1000368 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000369 syncbuf, &ovly->base);
370}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000371
Ben Skeggse225f442012-11-21 14:40:21 +1000372struct nv50_head {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000373 struct nouveau_crtc base;
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000374 struct nouveau_bo *image;
Ben Skeggse225f442012-11-21 14:40:21 +1000375 struct nv50_curs curs;
376 struct nv50_sync sync;
377 struct nv50_ovly ovly;
378 struct nv50_oimm oimm;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000379};
380
Ben Skeggse225f442012-11-21 14:40:21 +1000381#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
382#define nv50_curs(c) (&nv50_head(c)->curs)
383#define nv50_sync(c) (&nv50_head(c)->sync)
384#define nv50_ovly(c) (&nv50_head(c)->ovly)
385#define nv50_oimm(c) (&nv50_head(c)->oimm)
386#define nv50_chan(c) (&(c)->base.base)
Ben Skeggs0ad72862014-08-10 04:10:22 +1000387#define nv50_vers(c) nv50_chan(c)->user.oclass
388
389struct nv50_fbdma {
390 struct list_head head;
391 struct nvif_object core;
392 struct nvif_object base[4];
393};
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000394
Ben Skeggse225f442012-11-21 14:40:21 +1000395struct nv50_disp {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000396 struct nvif_object *disp;
Ben Skeggse225f442012-11-21 14:40:21 +1000397 struct nv50_mast mast;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000398
Ben Skeggs8a423642014-08-10 04:10:19 +1000399 struct list_head fbdma;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000400
401 struct nouveau_bo *sync;
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000402};
403
Ben Skeggse225f442012-11-21 14:40:21 +1000404static struct nv50_disp *
405nv50_disp(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +1000406{
Ben Skeggs77145f12012-07-31 16:16:21 +1000407 return nouveau_display(dev)->priv;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000408}
409
Ben Skeggse225f442012-11-21 14:40:21 +1000410#define nv50_mast(d) (&nv50_disp(d)->mast)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000411
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000412static struct drm_crtc *
Ben Skeggse225f442012-11-21 14:40:21 +1000413nv50_display_crtc_get(struct drm_encoder *encoder)
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000414{
415 return nouveau_encoder(encoder)->crtc;
416}
417
418/******************************************************************************
419 * EVO channel helpers
420 *****************************************************************************/
Ben Skeggs51beb422011-07-05 10:33:08 +1000421static u32 *
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000422evo_wait(void *evoc, int nr)
Ben Skeggs51beb422011-07-05 10:33:08 +1000423{
Ben Skeggse225f442012-11-21 14:40:21 +1000424 struct nv50_dmac *dmac = evoc;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000425 struct nvif_device *device = dmac->base.device;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000426 u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
Ben Skeggs51beb422011-07-05 10:33:08 +1000427
Daniel Vetter59ad1462012-12-02 14:49:44 +0100428 mutex_lock(&dmac->lock);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000429 if (put + nr >= (PAGE_SIZE / 4) - 8) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000430 dmac->ptr[put] = 0x20000000;
Ben Skeggs51beb422011-07-05 10:33:08 +1000431
Ben Skeggs0ad72862014-08-10 04:10:22 +1000432 nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
Ben Skeggs54442042015-08-20 14:54:11 +1000433 if (nvif_msec(device, 2000,
434 if (!nvif_rd32(&dmac->base.user, 0x0004))
435 break;
436 ) < 0) {
Daniel Vetter59ad1462012-12-02 14:49:44 +0100437 mutex_unlock(&dmac->lock);
Ben Skeggs9ad97ed2015-08-20 14:54:13 +1000438 printk(KERN_ERR "nouveau: evo channel stalled\n");
Ben Skeggs51beb422011-07-05 10:33:08 +1000439 return NULL;
440 }
441
442 put = 0;
443 }
444
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000445 return dmac->ptr + put;
Ben Skeggs51beb422011-07-05 10:33:08 +1000446}
447
448static void
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000449evo_kick(u32 *push, void *evoc)
Ben Skeggs51beb422011-07-05 10:33:08 +1000450{
Ben Skeggse225f442012-11-21 14:40:21 +1000451 struct nv50_dmac *dmac = evoc;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000452 nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
Daniel Vetter59ad1462012-12-02 14:49:44 +0100453 mutex_unlock(&dmac->lock);
Ben Skeggs51beb422011-07-05 10:33:08 +1000454}
455
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000456#if 1
Ben Skeggs51beb422011-07-05 10:33:08 +1000457#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
458#define evo_data(p,d) *((p)++) = (d)
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000459#else
460#define evo_mthd(p,m,s) do { \
461 const u32 _m = (m), _s = (s); \
462 printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__); \
463 *((p)++) = ((_s << 18) | _m); \
464} while(0)
465#define evo_data(p,d) do { \
466 const u32 _d = (d); \
467 printk(KERN_ERR "\t%08x\n", _d); \
468 *((p)++) = _d; \
469} while(0)
470#endif
Ben Skeggs51beb422011-07-05 10:33:08 +1000471
Ben Skeggs3376ee32011-11-12 14:28:12 +1000472static bool
473evo_sync_wait(void *data)
474{
Ben Skeggs5cc027f2013-02-18 17:50:51 -0500475 if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
476 return true;
477 usleep_range(1, 2);
478 return false;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000479}
480
481static int
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000482evo_sync(struct drm_device *dev)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000483{
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000484 struct nvif_device *device = &nouveau_drm(dev)->device;
Ben Skeggse225f442012-11-21 14:40:21 +1000485 struct nv50_disp *disp = nv50_disp(dev);
486 struct nv50_mast *mast = nv50_mast(dev);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000487 u32 *push = evo_wait(mast, 8);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000488 if (push) {
Ben Skeggs816af2f2011-11-16 15:48:48 +1000489 nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000490 evo_mthd(push, 0x0084, 1);
Ben Skeggs816af2f2011-11-16 15:48:48 +1000491 evo_data(push, 0x80000000 | EVO_MAST_NTFY);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000492 evo_mthd(push, 0x0080, 2);
493 evo_data(push, 0x00000000);
494 evo_data(push, 0x00000000);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000495 evo_kick(push, mast);
Ben Skeggs54442042015-08-20 14:54:11 +1000496 if (nvif_msec(device, 2000,
497 if (evo_sync_wait(disp->sync))
498 break;
499 ) >= 0)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000500 return 0;
501 }
502
503 return -EBUSY;
504}
505
506/******************************************************************************
Ben Skeggsa63a97e2011-11-16 15:22:34 +1000507 * Page flipping channel
Ben Skeggs3376ee32011-11-12 14:28:12 +1000508 *****************************************************************************/
509struct nouveau_bo *
Ben Skeggse225f442012-11-21 14:40:21 +1000510nv50_display_crtc_sema(struct drm_device *dev, int crtc)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000511{
Ben Skeggse225f442012-11-21 14:40:21 +1000512 return nv50_disp(dev)->sync;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000513}
514
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000515struct nv50_display_flip {
516 struct nv50_disp *disp;
517 struct nv50_sync *chan;
518};
519
520static bool
521nv50_display_flip_wait(void *data)
522{
523 struct nv50_display_flip *flip = data;
524 if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
Calvin Owensb1ea3e62013-04-07 21:01:19 -0500525 flip->chan->data)
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000526 return true;
527 usleep_range(1, 2);
528 return false;
529}
530
Ben Skeggs3376ee32011-11-12 14:28:12 +1000531void
Ben Skeggse225f442012-11-21 14:40:21 +1000532nv50_display_flip_stop(struct drm_crtc *crtc)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000533{
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000534 struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000535 struct nv50_display_flip flip = {
536 .disp = nv50_disp(crtc->dev),
537 .chan = nv50_sync(crtc),
538 };
Ben Skeggs3376ee32011-11-12 14:28:12 +1000539 u32 *push;
540
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000541 push = evo_wait(flip.chan, 8);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000542 if (push) {
543 evo_mthd(push, 0x0084, 1);
544 evo_data(push, 0x00000000);
545 evo_mthd(push, 0x0094, 1);
546 evo_data(push, 0x00000000);
547 evo_mthd(push, 0x00c0, 1);
548 evo_data(push, 0x00000000);
549 evo_mthd(push, 0x0080, 1);
550 evo_data(push, 0x00000000);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000551 evo_kick(push, flip.chan);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000552 }
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000553
Ben Skeggs54442042015-08-20 14:54:11 +1000554 nvif_msec(device, 2000,
555 if (nv50_display_flip_wait(&flip))
556 break;
557 );
Ben Skeggs3376ee32011-11-12 14:28:12 +1000558}
559
560int
Ben Skeggse225f442012-11-21 14:40:21 +1000561nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Ben Skeggs3376ee32011-11-12 14:28:12 +1000562 struct nouveau_channel *chan, u32 swap_interval)
563{
564 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000565 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000566 struct nv50_head *head = nv50_head(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +1000567 struct nv50_sync *sync = nv50_sync(crtc);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000568 u32 *push;
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000569 int ret;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000570
Ben Skeggs9ba83102014-12-22 19:50:23 +1000571 if (crtc->primary->fb->width != fb->width ||
572 crtc->primary->fb->height != fb->height)
573 return -EINVAL;
574
Ben Skeggs3376ee32011-11-12 14:28:12 +1000575 swap_interval <<= 4;
576 if (swap_interval == 0)
577 swap_interval |= 0x100;
Ben Skeggsf60b6e72013-03-19 15:20:00 +1000578 if (chan == NULL)
579 evo_sync(crtc->dev);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000580
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000581 push = evo_wait(sync, 128);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000582 if (unlikely(push == NULL))
583 return -EBUSY;
584
Ben Skeggsa01ca782015-08-20 14:54:15 +1000585 if (chan && chan->user.oclass < G82_CHANNEL_GPFIFO) {
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000586 ret = RING_SPACE(chan, 8);
587 if (ret)
588 return ret;
Ben Skeggs67f97182013-02-26 12:02:54 +1000589
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000590 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000591 OUT_RING (chan, NvEvoSema0 + nv_crtc->index);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000592 OUT_RING (chan, sync->addr ^ 0x10);
593 BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
594 OUT_RING (chan, sync->data + 1);
595 BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
596 OUT_RING (chan, sync->addr);
597 OUT_RING (chan, sync->data);
598 } else
Ben Skeggsa01ca782015-08-20 14:54:15 +1000599 if (chan && chan->user.oclass < FERMI_CHANNEL_GPFIFO) {
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000600 u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000601 ret = RING_SPACE(chan, 12);
602 if (ret)
603 return ret;
Ben Skeggsa34caf72013-02-14 09:28:37 +1000604
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000605 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000606 OUT_RING (chan, chan->vram.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000607 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
608 OUT_RING (chan, upper_32_bits(addr ^ 0x10));
609 OUT_RING (chan, lower_32_bits(addr ^ 0x10));
610 OUT_RING (chan, sync->data + 1);
611 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
612 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
613 OUT_RING (chan, upper_32_bits(addr));
614 OUT_RING (chan, lower_32_bits(addr));
615 OUT_RING (chan, sync->data);
616 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
617 } else
618 if (chan) {
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000619 u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000620 ret = RING_SPACE(chan, 10);
621 if (ret)
622 return ret;
Ben Skeggs67f97182013-02-26 12:02:54 +1000623
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000624 BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
625 OUT_RING (chan, upper_32_bits(addr ^ 0x10));
626 OUT_RING (chan, lower_32_bits(addr ^ 0x10));
627 OUT_RING (chan, sync->data + 1);
628 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
629 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
630 BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
631 OUT_RING (chan, upper_32_bits(addr));
632 OUT_RING (chan, lower_32_bits(addr));
633 OUT_RING (chan, sync->data);
634 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
635 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
636 }
Ben Skeggs35bcf5d2012-04-30 11:34:10 -0500637
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000638 if (chan) {
639 sync->addr ^= 0x10;
640 sync->data++;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000641 FIRE_RING (chan);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000642 }
643
644 /* queue the flip */
645 evo_mthd(push, 0x0100, 1);
646 evo_data(push, 0xfffe0000);
647 evo_mthd(push, 0x0084, 1);
648 evo_data(push, swap_interval);
649 if (!(swap_interval & 0x00000100)) {
650 evo_mthd(push, 0x00e0, 1);
651 evo_data(push, 0x40000000);
652 }
653 evo_mthd(push, 0x0088, 4);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000654 evo_data(push, sync->addr);
655 evo_data(push, sync->data++);
656 evo_data(push, sync->data);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000657 evo_data(push, sync->base.sync.handle);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000658 evo_mthd(push, 0x00a0, 2);
659 evo_data(push, 0x00000000);
660 evo_data(push, 0x00000000);
661 evo_mthd(push, 0x00c0, 1);
Ben Skeggs8a423642014-08-10 04:10:19 +1000662 evo_data(push, nv_fb->r_handle);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000663 evo_mthd(push, 0x0110, 2);
664 evo_data(push, 0x00000000);
665 evo_data(push, 0x00000000);
Ben Skeggs648d4df2014-08-10 04:10:27 +1000666 if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
Ben Skeggsed5085a52012-11-16 13:16:51 +1000667 evo_mthd(push, 0x0800, 5);
668 evo_data(push, nv_fb->nvbo->bo.offset >> 8);
669 evo_data(push, 0);
670 evo_data(push, (fb->height << 16) | fb->width);
671 evo_data(push, nv_fb->r_pitch);
672 evo_data(push, nv_fb->r_format);
673 } else {
674 evo_mthd(push, 0x0400, 5);
675 evo_data(push, nv_fb->nvbo->bo.offset >> 8);
676 evo_data(push, 0);
677 evo_data(push, (fb->height << 16) | fb->width);
678 evo_data(push, nv_fb->r_pitch);
679 evo_data(push, nv_fb->r_format);
680 }
Ben Skeggs3376ee32011-11-12 14:28:12 +1000681 evo_mthd(push, 0x0080, 1);
682 evo_data(push, 0x00000000);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000683 evo_kick(push, sync);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000684
685 nouveau_bo_ref(nv_fb->nvbo, &head->image);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000686 return 0;
687}
688
Ben Skeggs26f6d882011-07-04 16:25:18 +1000689/******************************************************************************
Ben Skeggs438d99e2011-07-05 16:48:06 +1000690 * CRTC
691 *****************************************************************************/
692static int
Ben Skeggse225f442012-11-21 14:40:21 +1000693nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000694{
Ben Skeggse225f442012-11-21 14:40:21 +1000695 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde691852011-10-17 12:23:41 +1000696 struct nouveau_connector *nv_connector;
697 struct drm_connector *connector;
698 u32 *push, mode = 0x00;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000699
Ben Skeggs488ff202011-10-17 10:38:10 +1000700 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggsde691852011-10-17 12:23:41 +1000701 connector = &nv_connector->base;
702 if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
Matt Roperf4510a22014-04-01 15:22:40 -0700703 if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
Ben Skeggsde691852011-10-17 12:23:41 +1000704 mode = DITHERING_MODE_DYNAMIC2X2;
705 } else {
706 mode = nv_connector->dithering_mode;
707 }
708
709 if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
710 if (connector->display_info.bpc >= 8)
711 mode |= DITHERING_DEPTH_8BPC;
712 } else {
713 mode |= nv_connector->dithering_depth;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000714 }
715
Ben Skeggsde8268c2012-11-16 10:24:31 +1000716 push = evo_wait(mast, 4);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000717 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000718 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000719 evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
720 evo_data(push, mode);
721 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000722 if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000723 evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
724 evo_data(push, mode);
725 } else {
726 evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
727 evo_data(push, mode);
728 }
729
Ben Skeggs438d99e2011-07-05 16:48:06 +1000730 if (update) {
731 evo_mthd(push, 0x0080, 1);
732 evo_data(push, 0x00000000);
733 }
Ben Skeggsde8268c2012-11-16 10:24:31 +1000734 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000735 }
736
737 return 0;
738}
739
740static int
Ben Skeggse225f442012-11-21 14:40:21 +1000741nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000742{
Ben Skeggse225f442012-11-21 14:40:21 +1000743 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs92854622011-11-11 23:49:06 +1000744 struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000745 struct drm_crtc *crtc = &nv_crtc->base;
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000746 struct nouveau_connector *nv_connector;
Ben Skeggs92854622011-11-11 23:49:06 +1000747 int mode = DRM_MODE_SCALE_NONE;
748 u32 oX, oY, *push;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000749
Ben Skeggs92854622011-11-11 23:49:06 +1000750 /* start off at the resolution we programmed the crtc for, this
751 * effectively handles NONE/FULL scaling
752 */
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000753 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggs576f7912014-12-22 17:19:26 +1000754 if (nv_connector && nv_connector->native_mode) {
Ben Skeggs92854622011-11-11 23:49:06 +1000755 mode = nv_connector->scaling_mode;
Ben Skeggs576f7912014-12-22 17:19:26 +1000756 if (nv_connector->scaling_full) /* non-EDID LVDS/eDP mode */
757 mode = DRM_MODE_SCALE_FULLSCREEN;
758 }
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000759
Ben Skeggs92854622011-11-11 23:49:06 +1000760 if (mode != DRM_MODE_SCALE_NONE)
761 omode = nv_connector->native_mode;
762 else
763 omode = umode;
764
765 oX = omode->hdisplay;
766 oY = omode->vdisplay;
767 if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
768 oY *= 2;
769
770 /* add overscan compensation if necessary, will keep the aspect
771 * ratio the same as the backend mode unless overridden by the
772 * user setting both hborder and vborder properties.
773 */
774 if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
775 (nv_connector->underscan == UNDERSCAN_AUTO &&
776 nv_connector->edid &&
777 drm_detect_hdmi_monitor(nv_connector->edid)))) {
778 u32 bX = nv_connector->underscan_hborder;
779 u32 bY = nv_connector->underscan_vborder;
780 u32 aspect = (oY << 19) / oX;
781
782 if (bX) {
783 oX -= (bX * 2);
784 if (bY) oY -= (bY * 2);
785 else oY = ((oX * aspect) + (aspect / 2)) >> 19;
786 } else {
787 oX -= (oX >> 4) + 32;
788 if (bY) oY -= (bY * 2);
789 else oY = ((oX * aspect) + (aspect / 2)) >> 19;
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000790 }
791 }
Ben Skeggs438d99e2011-07-05 16:48:06 +1000792
Ben Skeggs92854622011-11-11 23:49:06 +1000793 /* handle CENTER/ASPECT scaling, taking into account the areas
794 * removed already for overscan compensation
795 */
796 switch (mode) {
797 case DRM_MODE_SCALE_CENTER:
798 oX = min((u32)umode->hdisplay, oX);
799 oY = min((u32)umode->vdisplay, oY);
800 /* fall-through */
801 case DRM_MODE_SCALE_ASPECT:
802 if (oY < oX) {
803 u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
804 oX = ((oY * aspect) + (aspect / 2)) >> 19;
805 } else {
806 u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
807 oY = ((oX * aspect) + (aspect / 2)) >> 19;
808 }
809 break;
810 default:
811 break;
812 }
813
Ben Skeggsde8268c2012-11-16 10:24:31 +1000814 push = evo_wait(mast, 8);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000815 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000816 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000817 /*XXX: SCALE_CTRL_ACTIVE??? */
818 evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
819 evo_data(push, (oY << 16) | oX);
820 evo_data(push, (oY << 16) | oX);
821 evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
822 evo_data(push, 0x00000000);
823 evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
824 evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
825 } else {
826 evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
827 evo_data(push, (oY << 16) | oX);
828 evo_data(push, (oY << 16) | oX);
829 evo_data(push, (oY << 16) | oX);
830 evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
831 evo_data(push, 0x00000000);
832 evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
833 evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
834 }
835
836 evo_kick(push, mast);
837
Ben Skeggs3376ee32011-11-12 14:28:12 +1000838 if (update) {
Ben Skeggse225f442012-11-21 14:40:21 +1000839 nv50_display_flip_stop(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700840 nv50_display_flip_next(crtc, crtc->primary->fb,
841 NULL, 1);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000842 }
Ben Skeggs438d99e2011-07-05 16:48:06 +1000843 }
844
845 return 0;
846}
847
848static int
Roy Splieteae73822014-10-30 22:57:45 +0100849nv50_crtc_set_raster_vblank_dmi(struct nouveau_crtc *nv_crtc, u32 usec)
850{
851 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
852 u32 *push;
853
854 push = evo_wait(mast, 8);
855 if (!push)
856 return -ENOMEM;
857
858 evo_mthd(push, 0x0828 + (nv_crtc->index * 0x400), 1);
859 evo_data(push, usec);
860 evo_kick(push, mast);
861 return 0;
862}
863
864static int
Ben Skeggse225f442012-11-21 14:40:21 +1000865nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggsf9887d02012-11-21 13:03:42 +1000866{
Ben Skeggse225f442012-11-21 14:40:21 +1000867 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsf9887d02012-11-21 13:03:42 +1000868 u32 *push, hue, vib;
869 int adj;
870
871 adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
872 vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
873 hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;
874
875 push = evo_wait(mast, 16);
876 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000877 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsf9887d02012-11-21 13:03:42 +1000878 evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
879 evo_data(push, (hue << 20) | (vib << 8));
880 } else {
881 evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
882 evo_data(push, (hue << 20) | (vib << 8));
883 }
884
885 if (update) {
886 evo_mthd(push, 0x0080, 1);
887 evo_data(push, 0x00000000);
888 }
889 evo_kick(push, mast);
890 }
891
892 return 0;
893}
894
895static int
Ben Skeggse225f442012-11-21 14:40:21 +1000896nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
Ben Skeggs438d99e2011-07-05 16:48:06 +1000897 int x, int y, bool update)
898{
899 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
Ben Skeggse225f442012-11-21 14:40:21 +1000900 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000901 u32 *push;
902
Ben Skeggsde8268c2012-11-16 10:24:31 +1000903 push = evo_wait(mast, 16);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000904 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000905 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000906 evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
907 evo_data(push, nvfb->nvbo->bo.offset >> 8);
908 evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
909 evo_data(push, (fb->height << 16) | fb->width);
910 evo_data(push, nvfb->r_pitch);
911 evo_data(push, nvfb->r_format);
912 evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
913 evo_data(push, (y << 16) | x);
Ben Skeggs648d4df2014-08-10 04:10:27 +1000914 if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000915 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +1000916 evo_data(push, nvfb->r_handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000917 }
918 } else {
919 evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
920 evo_data(push, nvfb->nvbo->bo.offset >> 8);
921 evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
922 evo_data(push, (fb->height << 16) | fb->width);
923 evo_data(push, nvfb->r_pitch);
924 evo_data(push, nvfb->r_format);
Ben Skeggs8a423642014-08-10 04:10:19 +1000925 evo_data(push, nvfb->r_handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000926 evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
927 evo_data(push, (y << 16) | x);
928 }
929
Ben Skeggsa46232e2011-07-07 15:23:48 +1000930 if (update) {
931 evo_mthd(push, 0x0080, 1);
932 evo_data(push, 0x00000000);
933 }
Ben Skeggsde8268c2012-11-16 10:24:31 +1000934 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000935 }
936
Ben Skeggs8a423642014-08-10 04:10:19 +1000937 nv_crtc->fb.handle = nvfb->r_handle;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000938 return 0;
939}
940
941static void
Ben Skeggse225f442012-11-21 14:40:21 +1000942nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000943{
Ben Skeggse225f442012-11-21 14:40:21 +1000944 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000945 u32 *push = evo_wait(mast, 16);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000946 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000947 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000948 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
949 evo_data(push, 0x85000000);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +0100950 evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000951 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000952 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000953 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
954 evo_data(push, 0x85000000);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +0100955 evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000956 evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000957 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000958 } else {
Ben Skeggs438d99e2011-07-05 16:48:06 +1000959 evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
960 evo_data(push, 0x85000000);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +0100961 evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000962 evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000963 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000964 }
965 evo_kick(push, mast);
966 }
Maarten Lankhorst4dc63932015-01-13 09:18:49 +0100967 nv_crtc->cursor.visible = true;
Ben Skeggsde8268c2012-11-16 10:24:31 +1000968}
969
970static void
Ben Skeggse225f442012-11-21 14:40:21 +1000971nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
Ben Skeggsde8268c2012-11-16 10:24:31 +1000972{
Ben Skeggse225f442012-11-21 14:40:21 +1000973 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000974 u32 *push = evo_wait(mast, 16);
975 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000976 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000977 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
978 evo_data(push, 0x05000000);
979 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000980 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000981 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
982 evo_data(push, 0x05000000);
983 evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
984 evo_data(push, 0x00000000);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000985 } else {
986 evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
987 evo_data(push, 0x05000000);
988 evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
989 evo_data(push, 0x00000000);
990 }
Ben Skeggsde8268c2012-11-16 10:24:31 +1000991 evo_kick(push, mast);
992 }
Maarten Lankhorst4dc63932015-01-13 09:18:49 +0100993 nv_crtc->cursor.visible = false;
Ben Skeggsde8268c2012-11-16 10:24:31 +1000994}
Ben Skeggs438d99e2011-07-05 16:48:06 +1000995
Ben Skeggsde8268c2012-11-16 10:24:31 +1000996static void
Ben Skeggse225f442012-11-21 14:40:21 +1000997nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
Ben Skeggsde8268c2012-11-16 10:24:31 +1000998{
Ben Skeggse225f442012-11-21 14:40:21 +1000999 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001000
Ben Skeggs697bb722015-07-28 17:20:57 +10001001 if (show && nv_crtc->cursor.nvbo && nv_crtc->base.enabled)
Ben Skeggse225f442012-11-21 14:40:21 +10001002 nv50_crtc_cursor_show(nv_crtc);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001003 else
Ben Skeggse225f442012-11-21 14:40:21 +10001004 nv50_crtc_cursor_hide(nv_crtc);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001005
1006 if (update) {
1007 u32 *push = evo_wait(mast, 2);
1008 if (push) {
Ben Skeggs438d99e2011-07-05 16:48:06 +10001009 evo_mthd(push, 0x0080, 1);
1010 evo_data(push, 0x00000000);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001011 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001012 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001013 }
1014}
1015
1016static void
Ben Skeggse225f442012-11-21 14:40:21 +10001017nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001018{
1019}
1020
1021static void
Ben Skeggse225f442012-11-21 14:40:21 +10001022nv50_crtc_prepare(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001023{
1024 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001025 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001026 u32 *push;
1027
Ben Skeggse225f442012-11-21 14:40:21 +10001028 nv50_display_flip_stop(crtc);
Ben Skeggs3376ee32011-11-12 14:28:12 +10001029
Ben Skeggs56d237d2014-05-19 14:54:33 +10001030 push = evo_wait(mast, 6);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001031 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001032 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001033 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1034 evo_data(push, 0x00000000);
1035 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
1036 evo_data(push, 0x40000000);
1037 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10001038 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001039 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1040 evo_data(push, 0x00000000);
1041 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
1042 evo_data(push, 0x40000000);
1043 evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1044 evo_data(push, 0x00000000);
1045 } else {
1046 evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1047 evo_data(push, 0x00000000);
1048 evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
1049 evo_data(push, 0x03000000);
1050 evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1051 evo_data(push, 0x00000000);
1052 }
1053
1054 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001055 }
1056
Ben Skeggse225f442012-11-21 14:40:21 +10001057 nv50_crtc_cursor_show_hide(nv_crtc, false, false);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001058}
1059
1060static void
Ben Skeggse225f442012-11-21 14:40:21 +10001061nv50_crtc_commit(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001062{
1063 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001064 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001065 u32 *push;
1066
Ben Skeggsde8268c2012-11-16 10:24:31 +10001067 push = evo_wait(mast, 32);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001068 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001069 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001070 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +10001071 evo_data(push, nv_crtc->fb.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001072 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
1073 evo_data(push, 0xc0000000);
1074 evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
1075 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10001076 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001077 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +10001078 evo_data(push, nv_crtc->fb.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001079 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
1080 evo_data(push, 0xc0000000);
1081 evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
1082 evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10001083 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001084 } else {
1085 evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +10001086 evo_data(push, nv_crtc->fb.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001087 evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
1088 evo_data(push, 0x83000000);
1089 evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
1090 evo_data(push, 0x00000000);
1091 evo_data(push, 0x00000000);
1092 evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10001093 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001094 evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
1095 evo_data(push, 0xffffff00);
1096 }
1097
1098 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001099 }
1100
Ben Skeggs5a560252014-11-10 15:52:02 +10001101 nv50_crtc_cursor_show_hide(nv_crtc, true, true);
Matt Roperf4510a22014-04-01 15:22:40 -07001102 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001103}
1104
1105static bool
Ben Skeggse225f442012-11-21 14:40:21 +10001106nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001107 struct drm_display_mode *adjusted_mode)
1108{
Ben Skeggseb2e9682014-01-24 10:13:23 +10001109 drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001110 return true;
1111}
1112
1113static int
Ben Skeggse225f442012-11-21 14:40:21 +10001114nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001115{
Matt Roperf4510a22014-04-01 15:22:40 -07001116 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001117 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001118 int ret;
1119
Ben Skeggs547ad072014-11-10 12:35:06 +10001120 ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001121 if (ret == 0) {
1122 if (head->image)
1123 nouveau_bo_unpin(head->image);
1124 nouveau_bo_ref(nvfb->nvbo, &head->image);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001125 }
1126
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001127 return ret;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001128}
1129
1130static int
Ben Skeggse225f442012-11-21 14:40:21 +10001131nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001132 struct drm_display_mode *mode, int x, int y,
1133 struct drm_framebuffer *old_fb)
1134{
Ben Skeggse225f442012-11-21 14:40:21 +10001135 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001136 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1137 struct nouveau_connector *nv_connector;
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001138 u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
1139 u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
1140 u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
1141 u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
Roy Spliet1dce6262014-09-12 18:00:13 +02001142 u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
Ben Skeggs3488c572012-03-12 11:42:20 +10001143 u32 *push;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001144 int ret;
1145
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001146 hactive = mode->htotal;
1147 hsynce = mode->hsync_end - mode->hsync_start - 1;
1148 hbackp = mode->htotal - mode->hsync_end;
1149 hblanke = hsynce + hbackp;
1150 hfrontp = mode->hsync_start - mode->hdisplay;
1151 hblanks = mode->htotal - hfrontp - 1;
1152
1153 vactive = mode->vtotal * vscan / ilace;
1154 vsynce = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
1155 vbackp = (mode->vtotal - mode->vsync_end) * vscan / ilace;
1156 vblanke = vsynce + vbackp;
1157 vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
1158 vblanks = vactive - vfrontp - 1;
Roy Spliet1dce6262014-09-12 18:00:13 +02001159 /* XXX: Safe underestimate, even "0" works */
1160 vblankus = (vactive - mode->vdisplay - 2) * hactive;
1161 vblankus *= 1000;
1162 vblankus /= mode->clock;
1163
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001164 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1165 vblan2e = vactive + vsynce + vbackp;
1166 vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
1167 vactive = (vactive * 2) + 1;
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001168 }
1169
Ben Skeggse225f442012-11-21 14:40:21 +10001170 ret = nv50_crtc_swap_fbs(crtc, old_fb);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001171 if (ret)
1172 return ret;
1173
Ben Skeggsde8268c2012-11-16 10:24:31 +10001174 push = evo_wait(mast, 64);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001175 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001176 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001177 evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
1178 evo_data(push, 0x00800000 | mode->clock);
1179 evo_data(push, (ilace == 2) ? 2 : 0);
Roy Splieteae73822014-10-30 22:57:45 +01001180 evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001181 evo_data(push, 0x00000000);
1182 evo_data(push, (vactive << 16) | hactive);
1183 evo_data(push, ( vsynce << 16) | hsynce);
1184 evo_data(push, (vblanke << 16) | hblanke);
1185 evo_data(push, (vblanks << 16) | hblanks);
1186 evo_data(push, (vblan2e << 16) | vblan2s);
Roy Splieteae73822014-10-30 22:57:45 +01001187 evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001188 evo_data(push, 0x00000000);
1189 evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
1190 evo_data(push, 0x00000311);
1191 evo_data(push, 0x00000100);
1192 } else {
1193 evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
1194 evo_data(push, 0x00000000);
1195 evo_data(push, (vactive << 16) | hactive);
1196 evo_data(push, ( vsynce << 16) | hsynce);
1197 evo_data(push, (vblanke << 16) | hblanke);
1198 evo_data(push, (vblanks << 16) | hblanks);
1199 evo_data(push, (vblan2e << 16) | vblan2s);
1200 evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
1201 evo_data(push, 0x00000000); /* ??? */
1202 evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
1203 evo_data(push, mode->clock * 1000);
1204 evo_data(push, 0x00200000); /* ??? */
1205 evo_data(push, mode->clock * 1000);
1206 evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
1207 evo_data(push, 0x00000311);
1208 evo_data(push, 0x00000100);
1209 }
1210
1211 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001212 }
1213
1214 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001215 nv50_crtc_set_dither(nv_crtc, false);
1216 nv50_crtc_set_scale(nv_crtc, false);
Roy Splieteae73822014-10-30 22:57:45 +01001217
1218 /* G94 only accepts this after setting scale */
1219 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA)
1220 nv50_crtc_set_raster_vblank_dmi(nv_crtc, vblankus);
1221
Ben Skeggse225f442012-11-21 14:40:21 +10001222 nv50_crtc_set_color_vibrance(nv_crtc, false);
Matt Roperf4510a22014-04-01 15:22:40 -07001223 nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001224 return 0;
1225}
1226
1227static int
Ben Skeggse225f442012-11-21 14:40:21 +10001228nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001229 struct drm_framebuffer *old_fb)
1230{
Ben Skeggs77145f12012-07-31 16:16:21 +10001231 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001232 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1233 int ret;
1234
Matt Roperf4510a22014-04-01 15:22:40 -07001235 if (!crtc->primary->fb) {
Ben Skeggs77145f12012-07-31 16:16:21 +10001236 NV_DEBUG(drm, "No FB bound\n");
Ben Skeggs84e2ad82011-08-26 09:40:39 +10001237 return 0;
1238 }
1239
Ben Skeggse225f442012-11-21 14:40:21 +10001240 ret = nv50_crtc_swap_fbs(crtc, old_fb);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001241 if (ret)
1242 return ret;
1243
Ben Skeggse225f442012-11-21 14:40:21 +10001244 nv50_display_flip_stop(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001245 nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
1246 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001247 return 0;
1248}
1249
1250static int
Ben Skeggse225f442012-11-21 14:40:21 +10001251nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001252 struct drm_framebuffer *fb, int x, int y,
1253 enum mode_set_atomic state)
1254{
1255 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001256 nv50_display_flip_stop(crtc);
1257 nv50_crtc_set_image(nv_crtc, fb, x, y, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001258 return 0;
1259}
1260
1261static void
Ben Skeggse225f442012-11-21 14:40:21 +10001262nv50_crtc_lut_load(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001263{
Ben Skeggse225f442012-11-21 14:40:21 +10001264 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001265 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1266 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
1267 int i;
1268
1269 for (i = 0; i < 256; i++) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001270 u16 r = nv_crtc->lut.r[i] >> 2;
1271 u16 g = nv_crtc->lut.g[i] >> 2;
1272 u16 b = nv_crtc->lut.b[i] >> 2;
1273
Ben Skeggs648d4df2014-08-10 04:10:27 +10001274 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001275 writew(r + 0x0000, lut + (i * 0x08) + 0);
1276 writew(g + 0x0000, lut + (i * 0x08) + 2);
1277 writew(b + 0x0000, lut + (i * 0x08) + 4);
1278 } else {
1279 writew(r + 0x6000, lut + (i * 0x20) + 0);
1280 writew(g + 0x6000, lut + (i * 0x20) + 2);
1281 writew(b + 0x6000, lut + (i * 0x20) + 4);
1282 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001283 }
1284}
1285
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001286static void
1287nv50_crtc_disable(struct drm_crtc *crtc)
1288{
1289 struct nv50_head *head = nv50_head(crtc);
Ben Skeggsefa366f2014-06-05 12:56:35 +10001290 evo_sync(crtc->dev);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001291 if (head->image)
1292 nouveau_bo_unpin(head->image);
1293 nouveau_bo_ref(NULL, &head->image);
1294}
1295
Ben Skeggs438d99e2011-07-05 16:48:06 +10001296static int
Ben Skeggse225f442012-11-21 14:40:21 +10001297nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001298 uint32_t handle, uint32_t width, uint32_t height)
1299{
1300 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1301 struct drm_device *dev = crtc->dev;
Ben Skeggs5a560252014-11-10 15:52:02 +10001302 struct drm_gem_object *gem = NULL;
1303 struct nouveau_bo *nvbo = NULL;
1304 int ret = 0;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001305
Ben Skeggs5a560252014-11-10 15:52:02 +10001306 if (handle) {
Ben Skeggs438d99e2011-07-05 16:48:06 +10001307 if (width != 64 || height != 64)
1308 return -EINVAL;
1309
1310 gem = drm_gem_object_lookup(dev, file_priv, handle);
1311 if (unlikely(!gem))
1312 return -ENOENT;
1313 nvbo = nouveau_gem_object(gem);
1314
Ben Skeggs5a560252014-11-10 15:52:02 +10001315 ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001316 }
1317
Ben Skeggs5a560252014-11-10 15:52:02 +10001318 if (ret == 0) {
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001319 if (nv_crtc->cursor.nvbo)
1320 nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1321 nouveau_bo_ref(nvbo, &nv_crtc->cursor.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001322 }
Ben Skeggs5a560252014-11-10 15:52:02 +10001323 drm_gem_object_unreference_unlocked(gem);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001324
Ben Skeggs5a560252014-11-10 15:52:02 +10001325 nv50_crtc_cursor_show_hide(nv_crtc, true, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001326 return ret;
1327}
1328
1329static int
Ben Skeggse225f442012-11-21 14:40:21 +10001330nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001331{
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001332 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001333 struct nv50_curs *curs = nv50_curs(crtc);
1334 struct nv50_chan *chan = nv50_chan(curs);
Ben Skeggs0ad72862014-08-10 04:10:22 +10001335 nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
1336 nvif_wr32(&chan->user, 0x0080, 0x00000000);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001337
1338 nv_crtc->cursor_saved_x = x;
1339 nv_crtc->cursor_saved_y = y;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001340 return 0;
1341}
1342
1343static void
Ben Skeggse225f442012-11-21 14:40:21 +10001344nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001345 uint32_t start, uint32_t size)
1346{
1347 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Dan Carpenterbdefc8c2013-11-28 01:18:47 +03001348 u32 end = min_t(u32, start + size, 256);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001349 u32 i;
1350
1351 for (i = start; i < end; i++) {
1352 nv_crtc->lut.r[i] = r[i];
1353 nv_crtc->lut.g[i] = g[i];
1354 nv_crtc->lut.b[i] = b[i];
1355 }
1356
Ben Skeggse225f442012-11-21 14:40:21 +10001357 nv50_crtc_lut_load(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001358}
1359
1360static void
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001361nv50_crtc_cursor_restore(struct nouveau_crtc *nv_crtc, int x, int y)
1362{
1363 nv50_crtc_cursor_move(&nv_crtc->base, x, y);
1364
1365 nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1366}
1367
1368static void
Ben Skeggse225f442012-11-21 14:40:21 +10001369nv50_crtc_destroy(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001370{
1371 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001372 struct nv50_disp *disp = nv50_disp(crtc->dev);
1373 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs0ad72862014-08-10 04:10:22 +10001374 struct nv50_fbdma *fbdma;
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001375
Ben Skeggs0ad72862014-08-10 04:10:22 +10001376 list_for_each_entry(fbdma, &disp->fbdma, head) {
1377 nvif_object_fini(&fbdma->base[nv_crtc->index]);
1378 }
1379
1380 nv50_dmac_destroy(&head->ovly.base, disp->disp);
1381 nv50_pioc_destroy(&head->oimm.base);
1382 nv50_dmac_destroy(&head->sync.base, disp->disp);
1383 nv50_pioc_destroy(&head->curs.base);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001384
1385 /*XXX: this shouldn't be necessary, but the core doesn't call
1386 * disconnect() during the cleanup paths
1387 */
1388 if (head->image)
1389 nouveau_bo_unpin(head->image);
1390 nouveau_bo_ref(NULL, &head->image);
1391
Ben Skeggs5a560252014-11-10 15:52:02 +10001392 /*XXX: ditto */
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001393 if (nv_crtc->cursor.nvbo)
1394 nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1395 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001396
Ben Skeggs438d99e2011-07-05 16:48:06 +10001397 nouveau_bo_unmap(nv_crtc->lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001398 if (nv_crtc->lut.nvbo)
1399 nouveau_bo_unpin(nv_crtc->lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001400 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001401
Ben Skeggs438d99e2011-07-05 16:48:06 +10001402 drm_crtc_cleanup(crtc);
1403 kfree(crtc);
1404}
1405
Ben Skeggse225f442012-11-21 14:40:21 +10001406static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
1407 .dpms = nv50_crtc_dpms,
1408 .prepare = nv50_crtc_prepare,
1409 .commit = nv50_crtc_commit,
1410 .mode_fixup = nv50_crtc_mode_fixup,
1411 .mode_set = nv50_crtc_mode_set,
1412 .mode_set_base = nv50_crtc_mode_set_base,
1413 .mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
1414 .load_lut = nv50_crtc_lut_load,
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001415 .disable = nv50_crtc_disable,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001416};
1417
Ben Skeggse225f442012-11-21 14:40:21 +10001418static const struct drm_crtc_funcs nv50_crtc_func = {
1419 .cursor_set = nv50_crtc_cursor_set,
1420 .cursor_move = nv50_crtc_cursor_move,
1421 .gamma_set = nv50_crtc_gamma_set,
Dave Airlie5addcf02012-09-10 14:20:51 +10001422 .set_config = nouveau_crtc_set_config,
Ben Skeggse225f442012-11-21 14:40:21 +10001423 .destroy = nv50_crtc_destroy,
Ben Skeggs3376ee32011-11-12 14:28:12 +10001424 .page_flip = nouveau_crtc_page_flip,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001425};
1426
1427static int
Ben Skeggs0ad72862014-08-10 04:10:22 +10001428nv50_crtc_create(struct drm_device *dev, int index)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001429{
Ben Skeggsa01ca782015-08-20 14:54:15 +10001430 struct nouveau_drm *drm = nouveau_drm(dev);
1431 struct nvif_device *device = &drm->device;
Ben Skeggse225f442012-11-21 14:40:21 +10001432 struct nv50_disp *disp = nv50_disp(dev);
1433 struct nv50_head *head;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001434 struct drm_crtc *crtc;
1435 int ret, i;
1436
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001437 head = kzalloc(sizeof(*head), GFP_KERNEL);
1438 if (!head)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001439 return -ENOMEM;
1440
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001441 head->base.index = index;
Ben Skeggse225f442012-11-21 14:40:21 +10001442 head->base.set_dither = nv50_crtc_set_dither;
1443 head->base.set_scale = nv50_crtc_set_scale;
1444 head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
Ben Skeggsf9887d02012-11-21 13:03:42 +10001445 head->base.color_vibrance = 50;
1446 head->base.vibrant_hue = 0;
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001447 head->base.cursor.set_pos = nv50_crtc_cursor_restore;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001448 for (i = 0; i < 256; i++) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001449 head->base.lut.r[i] = i << 8;
1450 head->base.lut.g[i] = i << 8;
1451 head->base.lut.b[i] = i << 8;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001452 }
1453
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001454 crtc = &head->base.base;
Ben Skeggse225f442012-11-21 14:40:21 +10001455 drm_crtc_init(dev, crtc, &nv50_crtc_func);
1456 drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001457 drm_mode_crtc_set_gamma_size(crtc, 256);
1458
Ben Skeggs8ea0d4a2011-07-07 14:49:24 +10001459 ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01001460 0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001461 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10001462 ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001463 if (!ret) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001464 ret = nouveau_bo_map(head->base.lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001465 if (ret)
1466 nouveau_bo_unpin(head->base.lut.nvbo);
1467 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001468 if (ret)
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001469 nouveau_bo_ref(NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001470 }
1471
1472 if (ret)
1473 goto out;
1474
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001475 /* allocate cursor resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10001476 ret = nv50_curs_create(device, disp->disp, index, &head->curs);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001477 if (ret)
1478 goto out;
1479
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001480 /* allocate page flip / sync resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10001481 ret = nv50_base_create(device, disp->disp, index, disp->sync->bo.offset,
1482 &head->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001483 if (ret)
1484 goto out;
1485
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10001486 head->sync.addr = EVO_FLIP_SEM0(index);
1487 head->sync.data = 0x00000000;
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001488
1489 /* allocate overlay resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10001490 ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001491 if (ret)
1492 goto out;
1493
Ben Skeggsa01ca782015-08-20 14:54:15 +10001494 ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
1495 &head->ovly);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001496 if (ret)
1497 goto out;
1498
Ben Skeggs438d99e2011-07-05 16:48:06 +10001499out:
1500 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10001501 nv50_crtc_destroy(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001502 return ret;
1503}
1504
1505/******************************************************************************
Ben Skeggsa91d3222014-12-22 16:30:13 +10001506 * Encoder helpers
1507 *****************************************************************************/
1508static bool
1509nv50_encoder_mode_fixup(struct drm_encoder *encoder,
1510 const struct drm_display_mode *mode,
1511 struct drm_display_mode *adjusted_mode)
1512{
1513 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1514 struct nouveau_connector *nv_connector;
1515
1516 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1517 if (nv_connector && nv_connector->native_mode) {
Ben Skeggs576f7912014-12-22 17:19:26 +10001518 nv_connector->scaling_full = false;
1519 if (nv_connector->scaling_mode == DRM_MODE_SCALE_NONE) {
1520 switch (nv_connector->type) {
1521 case DCB_CONNECTOR_LVDS:
1522 case DCB_CONNECTOR_LVDS_SPWG:
1523 case DCB_CONNECTOR_eDP:
1524 /* force use of scaler for non-edid modes */
1525 if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
1526 return true;
1527 nv_connector->scaling_full = true;
1528 break;
1529 default:
1530 return true;
1531 }
1532 }
1533
1534 drm_mode_copy(adjusted_mode, nv_connector->native_mode);
Ben Skeggsa91d3222014-12-22 16:30:13 +10001535 }
1536
1537 return true;
1538}
1539
1540/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001541 * DAC
1542 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001543static void
Ben Skeggse225f442012-11-21 14:40:21 +10001544nv50_dac_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001545{
1546 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001547 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001548 struct {
1549 struct nv50_disp_mthd_v1 base;
1550 struct nv50_disp_dac_pwr_v0 pwr;
1551 } args = {
1552 .base.version = 1,
1553 .base.method = NV50_DISP_MTHD_V1_DAC_PWR,
1554 .base.hasht = nv_encoder->dcb->hasht,
1555 .base.hashm = nv_encoder->dcb->hashm,
1556 .pwr.state = 1,
1557 .pwr.data = 1,
1558 .pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
1559 mode != DRM_MODE_DPMS_OFF),
1560 .pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
1561 mode != DRM_MODE_DPMS_OFF),
1562 };
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001563
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001564 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001565}
1566
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001567static void
Ben Skeggse225f442012-11-21 14:40:21 +10001568nv50_dac_commit(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001569{
1570}
1571
1572static void
Ben Skeggse225f442012-11-21 14:40:21 +10001573nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001574 struct drm_display_mode *adjusted_mode)
1575{
Ben Skeggse225f442012-11-21 14:40:21 +10001576 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001577 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1578 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs97b19b52012-11-16 11:21:37 +10001579 u32 *push;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001580
Ben Skeggse225f442012-11-21 14:40:21 +10001581 nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001582
Ben Skeggs97b19b52012-11-16 11:21:37 +10001583 push = evo_wait(mast, 8);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001584 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001585 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10001586 u32 syncs = 0x00000000;
1587
1588 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1589 syncs |= 0x00000001;
1590 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1591 syncs |= 0x00000002;
1592
1593 evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
1594 evo_data(push, 1 << nv_crtc->index);
1595 evo_data(push, syncs);
1596 } else {
1597 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
1598 u32 syncs = 0x00000001;
1599
1600 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1601 syncs |= 0x00000008;
1602 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1603 syncs |= 0x00000010;
1604
1605 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1606 magic |= 0x00000001;
1607
1608 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
1609 evo_data(push, syncs);
1610 evo_data(push, magic);
1611 evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
1612 evo_data(push, 1 << nv_crtc->index);
1613 }
1614
1615 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001616 }
1617
1618 nv_encoder->crtc = encoder->crtc;
1619}
1620
1621static void
Ben Skeggse225f442012-11-21 14:40:21 +10001622nv50_dac_disconnect(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001623{
1624 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001625 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs97b19b52012-11-16 11:21:37 +10001626 const int or = nv_encoder->or;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001627 u32 *push;
1628
1629 if (nv_encoder->crtc) {
Ben Skeggse225f442012-11-21 14:40:21 +10001630 nv50_crtc_prepare(nv_encoder->crtc);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001631
Ben Skeggs97b19b52012-11-16 11:21:37 +10001632 push = evo_wait(mast, 4);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001633 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001634 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10001635 evo_mthd(push, 0x0400 + (or * 0x080), 1);
1636 evo_data(push, 0x00000000);
1637 } else {
1638 evo_mthd(push, 0x0180 + (or * 0x020), 1);
1639 evo_data(push, 0x00000000);
1640 }
Ben Skeggs97b19b52012-11-16 11:21:37 +10001641 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001642 }
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001643 }
Ben Skeggs97b19b52012-11-16 11:21:37 +10001644
1645 nv_encoder->crtc = NULL;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001646}
1647
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001648static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +10001649nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001650{
Ben Skeggsc4abd312014-08-10 04:10:26 +10001651 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001652 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +10001653 struct {
1654 struct nv50_disp_mthd_v1 base;
1655 struct nv50_disp_dac_load_v0 load;
1656 } args = {
1657 .base.version = 1,
1658 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
1659 .base.hasht = nv_encoder->dcb->hasht,
1660 .base.hashm = nv_encoder->dcb->hashm,
1661 };
1662 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +10001663
Ben Skeggsc4abd312014-08-10 04:10:26 +10001664 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
1665 if (args.load.data == 0)
1666 args.load.data = 340;
1667
1668 ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
1669 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +10001670 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +10001671
Ben Skeggs35b21d32012-11-08 12:08:55 +10001672 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001673}
1674
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001675static void
Ben Skeggse225f442012-11-21 14:40:21 +10001676nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001677{
1678 drm_encoder_cleanup(encoder);
1679 kfree(encoder);
1680}
1681
Ben Skeggse225f442012-11-21 14:40:21 +10001682static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
1683 .dpms = nv50_dac_dpms,
Ben Skeggsa91d3222014-12-22 16:30:13 +10001684 .mode_fixup = nv50_encoder_mode_fixup,
Ben Skeggse225f442012-11-21 14:40:21 +10001685 .prepare = nv50_dac_disconnect,
1686 .commit = nv50_dac_commit,
1687 .mode_set = nv50_dac_mode_set,
1688 .disable = nv50_dac_disconnect,
1689 .get_crtc = nv50_display_crtc_get,
1690 .detect = nv50_dac_detect
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001691};
1692
Ben Skeggse225f442012-11-21 14:40:21 +10001693static const struct drm_encoder_funcs nv50_dac_func = {
1694 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001695};
1696
1697static int
Ben Skeggse225f442012-11-21 14:40:21 +10001698nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001699{
Ben Skeggs5ed50202013-02-11 20:15:03 +10001700 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001701 struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001702 struct nvkm_i2c_bus *bus;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001703 struct nouveau_encoder *nv_encoder;
1704 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001705 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001706
1707 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1708 if (!nv_encoder)
1709 return -ENOMEM;
1710 nv_encoder->dcb = dcbe;
1711 nv_encoder->or = ffs(dcbe->or) - 1;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001712
1713 bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
1714 if (bus)
1715 nv_encoder->i2c = &bus->i2c;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001716
1717 encoder = to_drm_encoder(nv_encoder);
1718 encoder->possible_crtcs = dcbe->heads;
1719 encoder->possible_clones = 0;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001720 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
Ben Skeggse225f442012-11-21 14:40:21 +10001721 drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001722
1723 drm_mode_connector_attach_encoder(connector, encoder);
1724 return 0;
1725}
Ben Skeggs26f6d882011-07-04 16:25:18 +10001726
1727/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +10001728 * Audio
1729 *****************************************************************************/
1730static void
Ben Skeggse225f442012-11-21 14:40:21 +10001731nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10001732{
1733 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +10001734 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +10001735 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +10001736 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +10001737 struct __packed {
1738 struct {
1739 struct nv50_disp_mthd_v1 mthd;
1740 struct nv50_disp_sor_hda_eld_v0 eld;
1741 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +10001742 u8 data[sizeof(nv_connector->base.eld)];
1743 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +10001744 .base.mthd.version = 1,
1745 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
1746 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10001747 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1748 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10001749 };
Ben Skeggs78951d22011-11-11 18:13:13 +10001750
1751 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1752 if (!drm_detect_monitor_audio(nv_connector->edid))
1753 return;
1754
Ben Skeggs78951d22011-11-11 18:13:13 +10001755 drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
Ben Skeggs120b0c32014-08-10 04:10:26 +10001756 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10001757
Jani Nikula938fd8a2014-10-28 16:20:48 +02001758 nvif_mthd(disp->disp, 0, &args,
1759 sizeof(args.base) + drm_eld_size(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10001760}
1761
1762static void
Ben Skeggscc2a9072014-09-15 21:29:05 +10001763nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10001764{
1765 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001766 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +10001767 struct {
1768 struct nv50_disp_mthd_v1 base;
1769 struct nv50_disp_sor_hda_eld_v0 eld;
1770 } args = {
1771 .base.version = 1,
1772 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
1773 .base.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10001774 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1775 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10001776 };
Ben Skeggs78951d22011-11-11 18:13:13 +10001777
Ben Skeggs120b0c32014-08-10 04:10:26 +10001778 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10001779}
1780
1781/******************************************************************************
1782 * HDMI
1783 *****************************************************************************/
1784static void
Ben Skeggse225f442012-11-21 14:40:21 +10001785nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10001786{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001787 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1788 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001789 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10001790 struct {
1791 struct nv50_disp_mthd_v1 base;
1792 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
1793 } args = {
1794 .base.version = 1,
1795 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
1796 .base.hasht = nv_encoder->dcb->hasht,
1797 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1798 (0x0100 << nv_crtc->index),
1799 .pwr.state = 1,
1800 .pwr.rekey = 56, /* binary driver, and tegra, constant */
1801 };
1802 struct nouveau_connector *nv_connector;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001803 u32 max_ac_packet;
1804
1805 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1806 if (!drm_detect_hdmi_monitor(nv_connector->edid))
1807 return;
1808
1809 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +10001810 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001811 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +10001812 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001813
Ben Skeggse00f2232014-08-10 04:10:26 +10001814 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggse225f442012-11-21 14:40:21 +10001815 nv50_audio_mode_set(encoder, mode);
Ben Skeggs78951d22011-11-11 18:13:13 +10001816}
1817
1818static void
Ben Skeggse84a35a2014-06-05 10:59:55 +10001819nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10001820{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001821 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001822 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10001823 struct {
1824 struct nv50_disp_mthd_v1 base;
1825 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
1826 } args = {
1827 .base.version = 1,
1828 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
1829 .base.hasht = nv_encoder->dcb->hasht,
1830 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1831 (0x0100 << nv_crtc->index),
1832 };
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001833
Ben Skeggse00f2232014-08-10 04:10:26 +10001834 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10001835}
1836
1837/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001838 * SOR
1839 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001840static void
Ben Skeggse225f442012-11-21 14:40:21 +10001841nv50_sor_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001842{
1843 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggsd55b4af2014-08-10 04:10:26 +10001844 struct nv50_disp *disp = nv50_disp(encoder->dev);
1845 struct {
1846 struct nv50_disp_mthd_v1 base;
1847 struct nv50_disp_sor_pwr_v0 pwr;
1848 } args = {
1849 .base.version = 1,
1850 .base.method = NV50_DISP_MTHD_V1_SOR_PWR,
1851 .base.hasht = nv_encoder->dcb->hasht,
1852 .base.hashm = nv_encoder->dcb->hashm,
1853 .pwr.state = mode == DRM_MODE_DPMS_ON,
1854 };
Ben Skeggsc02ed2b2014-08-10 04:10:27 +10001855 struct {
1856 struct nv50_disp_mthd_v1 base;
1857 struct nv50_disp_sor_dp_pwr_v0 pwr;
1858 } link = {
1859 .base.version = 1,
1860 .base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
1861 .base.hasht = nv_encoder->dcb->hasht,
1862 .base.hashm = nv_encoder->dcb->hashm,
1863 .pwr.state = mode == DRM_MODE_DPMS_ON,
1864 };
Ben Skeggs83fc0832011-07-05 13:08:40 +10001865 struct drm_device *dev = encoder->dev;
1866 struct drm_encoder *partner;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001867
1868 nv_encoder->last_dpms = mode;
1869
1870 list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
1871 struct nouveau_encoder *nv_partner = nouveau_encoder(partner);
1872
1873 if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
1874 continue;
1875
1876 if (nv_partner != nv_encoder &&
Ben Skeggs26cfa812011-11-17 09:10:02 +10001877 nv_partner->dcb->or == nv_encoder->dcb->or) {
Ben Skeggs83fc0832011-07-05 13:08:40 +10001878 if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
1879 return;
1880 break;
1881 }
1882 }
1883
Ben Skeggs48743222014-05-31 01:48:06 +10001884 if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
Ben Skeggsd55b4af2014-08-10 04:10:26 +10001885 args.pwr.state = 1;
1886 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggsc02ed2b2014-08-10 04:10:27 +10001887 nvif_mthd(disp->disp, 0, &link, sizeof(link));
Ben Skeggs48743222014-05-31 01:48:06 +10001888 } else {
Ben Skeggsd55b4af2014-08-10 04:10:26 +10001889 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs48743222014-05-31 01:48:06 +10001890 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001891}
1892
Ben Skeggs83fc0832011-07-05 13:08:40 +10001893static void
Ben Skeggse84a35a2014-06-05 10:59:55 +10001894nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1895{
1896 struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
1897 u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
1898 if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001899 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggse84a35a2014-06-05 10:59:55 +10001900 evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
1901 evo_data(push, (nv_encoder->ctrl = temp));
1902 } else {
1903 evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
1904 evo_data(push, (nv_encoder->ctrl = temp));
1905 }
1906 evo_kick(push, mast);
1907 }
1908}
1909
1910static void
Ben Skeggse225f442012-11-21 14:40:21 +10001911nv50_sor_disconnect(struct drm_encoder *encoder)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001912{
1913 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001914 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001915
1916 nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
1917 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10001918
1919 if (nv_crtc) {
1920 nv50_crtc_prepare(&nv_crtc->base);
1921 nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
Ben Skeggscc2a9072014-09-15 21:29:05 +10001922 nv50_audio_disconnect(encoder, nv_crtc);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001923 nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
1924 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001925}
1926
1927static void
Ben Skeggse225f442012-11-21 14:40:21 +10001928nv50_sor_commit(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001929{
1930}
1931
1932static void
Ben Skeggse225f442012-11-21 14:40:21 +10001933nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001934 struct drm_display_mode *mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001935{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001936 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1937 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1938 struct {
1939 struct nv50_disp_mthd_v1 base;
1940 struct nv50_disp_sor_lvds_script_v0 lvds;
1941 } lvds = {
1942 .base.version = 1,
1943 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
1944 .base.hasht = nv_encoder->dcb->hasht,
1945 .base.hashm = nv_encoder->dcb->hashm,
1946 };
Ben Skeggse225f442012-11-21 14:40:21 +10001947 struct nv50_disp *disp = nv50_disp(encoder->dev);
1948 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10001949 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10001950 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001951 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10001952 struct nvbios *bios = &drm->vbios;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001953 u32 mask, ctrl;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001954 u8 owner = 1 << nv_crtc->index;
1955 u8 proto = 0xf;
1956 u8 depth = 0x0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001957
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001958 nv_connector = nouveau_encoder_connector_get(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001959 nv_encoder->crtc = encoder->crtc;
1960
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001961 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10001962 case DCB_OUTPUT_TMDS:
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001963 if (nv_encoder->dcb->sorconf.link & 1) {
1964 if (mode->clock < 165000)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001965 proto = 0x1;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001966 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001967 proto = 0x5;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001968 } else {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001969 proto = 0x2;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001970 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001971
Ben Skeggse84a35a2014-06-05 10:59:55 +10001972 nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001973 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001974 case DCB_OUTPUT_LVDS:
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001975 proto = 0x0;
1976
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001977 if (bios->fp_no_ddc) {
1978 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001979 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001980 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001981 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001982 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10001983 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001984 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001985 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001986 } else
1987 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001988 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001989 }
1990
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001991 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001992 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001993 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001994 } else {
1995 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001996 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001997 }
1998
1999 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002000 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002001 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10002002
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002003 nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002004 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10002005 case DCB_OUTPUT_DP:
Ben Skeggs3488c572012-03-12 11:42:20 +10002006 if (nv_connector->base.display_info.bpc == 6) {
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002007 nv_encoder->dp.datarate = mode->clock * 18 / 8;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002008 depth = 0x2;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10002009 } else
2010 if (nv_connector->base.display_info.bpc == 8) {
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002011 nv_encoder->dp.datarate = mode->clock * 24 / 8;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002012 depth = 0x5;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10002013 } else {
2014 nv_encoder->dp.datarate = mode->clock * 30 / 8;
2015 depth = 0x6;
Ben Skeggs3488c572012-03-12 11:42:20 +10002016 }
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002017
2018 if (nv_encoder->dcb->sorconf.link & 1)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002019 proto = 0x8;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002020 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002021 proto = 0x9;
Ben Skeggs3eee8642014-09-15 15:20:47 +10002022 nv50_audio_mode_set(encoder, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002023 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002024 default:
2025 BUG_ON(1);
2026 break;
2027 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10002028
Ben Skeggse84a35a2014-06-05 10:59:55 +10002029 nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002030
Ben Skeggs648d4df2014-08-10 04:10:27 +10002031 if (nv50_vers(mast) >= GF110_DISP) {
Ben Skeggse84a35a2014-06-05 10:59:55 +10002032 u32 *push = evo_wait(mast, 3);
2033 if (push) {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002034 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
2035 u32 syncs = 0x00000001;
2036
2037 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2038 syncs |= 0x00000008;
2039 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2040 syncs |= 0x00000010;
2041
2042 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2043 magic |= 0x00000001;
2044
2045 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
2046 evo_data(push, syncs | (depth << 6));
2047 evo_data(push, magic);
Ben Skeggse84a35a2014-06-05 10:59:55 +10002048 evo_kick(push, mast);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002049 }
2050
Ben Skeggse84a35a2014-06-05 10:59:55 +10002051 ctrl = proto << 8;
2052 mask = 0x00000f00;
2053 } else {
2054 ctrl = (depth << 16) | (proto << 8);
2055 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2056 ctrl |= 0x00001000;
2057 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2058 ctrl |= 0x00002000;
2059 mask = 0x000f3f00;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002060 }
2061
Ben Skeggse84a35a2014-06-05 10:59:55 +10002062 nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002063}
2064
2065static void
Ben Skeggse225f442012-11-21 14:40:21 +10002066nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002067{
2068 drm_encoder_cleanup(encoder);
2069 kfree(encoder);
2070}
2071
Ben Skeggse225f442012-11-21 14:40:21 +10002072static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
2073 .dpms = nv50_sor_dpms,
Ben Skeggsa91d3222014-12-22 16:30:13 +10002074 .mode_fixup = nv50_encoder_mode_fixup,
Ben Skeggs5a885f02013-02-20 14:34:18 +10002075 .prepare = nv50_sor_disconnect,
Ben Skeggse225f442012-11-21 14:40:21 +10002076 .commit = nv50_sor_commit,
2077 .mode_set = nv50_sor_mode_set,
2078 .disable = nv50_sor_disconnect,
2079 .get_crtc = nv50_display_crtc_get,
Ben Skeggs83fc0832011-07-05 13:08:40 +10002080};
2081
Ben Skeggse225f442012-11-21 14:40:21 +10002082static const struct drm_encoder_funcs nv50_sor_func = {
2083 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10002084};
2085
2086static int
Ben Skeggse225f442012-11-21 14:40:21 +10002087nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002088{
Ben Skeggs5ed50202013-02-11 20:15:03 +10002089 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10002090 struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002091 struct nouveau_encoder *nv_encoder;
2092 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002093 int type;
2094
2095 switch (dcbe->type) {
2096 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
2097 case DCB_OUTPUT_TMDS:
2098 case DCB_OUTPUT_DP:
2099 default:
2100 type = DRM_MODE_ENCODER_TMDS;
2101 break;
2102 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10002103
2104 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2105 if (!nv_encoder)
2106 return -ENOMEM;
2107 nv_encoder->dcb = dcbe;
2108 nv_encoder->or = ffs(dcbe->or) - 1;
2109 nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
2110
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002111 if (dcbe->type == DCB_OUTPUT_DP) {
2112 struct nvkm_i2c_aux *aux =
2113 nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
2114 if (aux) {
2115 nv_encoder->i2c = &aux->i2c;
2116 nv_encoder->aux = aux;
2117 }
2118 } else {
2119 struct nvkm_i2c_bus *bus =
2120 nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
2121 if (bus)
2122 nv_encoder->i2c = &bus->i2c;
2123 }
2124
Ben Skeggs83fc0832011-07-05 13:08:40 +10002125 encoder = to_drm_encoder(nv_encoder);
2126 encoder->possible_crtcs = dcbe->heads;
2127 encoder->possible_clones = 0;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002128 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
Ben Skeggse225f442012-11-21 14:40:21 +10002129 drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002130
2131 drm_mode_connector_attach_encoder(connector, encoder);
2132 return 0;
2133}
Ben Skeggs26f6d882011-07-04 16:25:18 +10002134
2135/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10002136 * PIOR
2137 *****************************************************************************/
2138
2139static void
2140nv50_pior_dpms(struct drm_encoder *encoder, int mode)
2141{
2142 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2143 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs67cb49c2014-08-10 04:10:27 +10002144 struct {
2145 struct nv50_disp_mthd_v1 base;
2146 struct nv50_disp_pior_pwr_v0 pwr;
2147 } args = {
2148 .base.version = 1,
2149 .base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
2150 .base.hasht = nv_encoder->dcb->hasht,
2151 .base.hashm = nv_encoder->dcb->hashm,
2152 .pwr.state = mode == DRM_MODE_DPMS_ON,
2153 .pwr.type = nv_encoder->dcb->type,
2154 };
2155
2156 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggseb6313a2013-02-11 09:52:58 +10002157}
2158
2159static bool
2160nv50_pior_mode_fixup(struct drm_encoder *encoder,
2161 const struct drm_display_mode *mode,
2162 struct drm_display_mode *adjusted_mode)
2163{
Ben Skeggsa91d3222014-12-22 16:30:13 +10002164 if (!nv50_encoder_mode_fixup(encoder, mode, adjusted_mode))
2165 return false;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002166 adjusted_mode->clock *= 2;
2167 return true;
2168}
2169
2170static void
2171nv50_pior_commit(struct drm_encoder *encoder)
2172{
2173}
2174
2175static void
2176nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
2177 struct drm_display_mode *adjusted_mode)
2178{
2179 struct nv50_mast *mast = nv50_mast(encoder->dev);
2180 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2181 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2182 struct nouveau_connector *nv_connector;
2183 u8 owner = 1 << nv_crtc->index;
2184 u8 proto, depth;
2185 u32 *push;
2186
2187 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2188 switch (nv_connector->base.display_info.bpc) {
2189 case 10: depth = 0x6; break;
2190 case 8: depth = 0x5; break;
2191 case 6: depth = 0x2; break;
2192 default: depth = 0x0; break;
2193 }
2194
2195 switch (nv_encoder->dcb->type) {
2196 case DCB_OUTPUT_TMDS:
2197 case DCB_OUTPUT_DP:
2198 proto = 0x0;
2199 break;
2200 default:
2201 BUG_ON(1);
2202 break;
2203 }
2204
2205 nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);
2206
2207 push = evo_wait(mast, 8);
2208 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002209 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10002210 u32 ctrl = (depth << 16) | (proto << 8) | owner;
2211 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2212 ctrl |= 0x00001000;
2213 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2214 ctrl |= 0x00002000;
2215 evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
2216 evo_data(push, ctrl);
2217 }
2218
2219 evo_kick(push, mast);
2220 }
2221
2222 nv_encoder->crtc = encoder->crtc;
2223}
2224
2225static void
2226nv50_pior_disconnect(struct drm_encoder *encoder)
2227{
2228 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2229 struct nv50_mast *mast = nv50_mast(encoder->dev);
2230 const int or = nv_encoder->or;
2231 u32 *push;
2232
2233 if (nv_encoder->crtc) {
2234 nv50_crtc_prepare(nv_encoder->crtc);
2235
2236 push = evo_wait(mast, 4);
2237 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002238 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10002239 evo_mthd(push, 0x0700 + (or * 0x040), 1);
2240 evo_data(push, 0x00000000);
2241 }
Ben Skeggseb6313a2013-02-11 09:52:58 +10002242 evo_kick(push, mast);
2243 }
2244 }
2245
2246 nv_encoder->crtc = NULL;
2247}
2248
2249static void
2250nv50_pior_destroy(struct drm_encoder *encoder)
2251{
2252 drm_encoder_cleanup(encoder);
2253 kfree(encoder);
2254}
2255
2256static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
2257 .dpms = nv50_pior_dpms,
2258 .mode_fixup = nv50_pior_mode_fixup,
2259 .prepare = nv50_pior_disconnect,
2260 .commit = nv50_pior_commit,
2261 .mode_set = nv50_pior_mode_set,
2262 .disable = nv50_pior_disconnect,
2263 .get_crtc = nv50_display_crtc_get,
2264};
2265
2266static const struct drm_encoder_funcs nv50_pior_func = {
2267 .destroy = nv50_pior_destroy,
2268};
2269
2270static int
2271nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
2272{
2273 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10002274 struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002275 struct nvkm_i2c_bus *bus = NULL;
2276 struct nvkm_i2c_aux *aux = NULL;
2277 struct i2c_adapter *ddc;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002278 struct nouveau_encoder *nv_encoder;
2279 struct drm_encoder *encoder;
2280 int type;
2281
2282 switch (dcbe->type) {
2283 case DCB_OUTPUT_TMDS:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002284 bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
2285 ddc = bus ? &bus->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002286 type = DRM_MODE_ENCODER_TMDS;
2287 break;
2288 case DCB_OUTPUT_DP:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002289 aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
2290 ddc = aux ? &aux->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002291 type = DRM_MODE_ENCODER_TMDS;
2292 break;
2293 default:
2294 return -ENODEV;
2295 }
2296
2297 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2298 if (!nv_encoder)
2299 return -ENOMEM;
2300 nv_encoder->dcb = dcbe;
2301 nv_encoder->or = ffs(dcbe->or) - 1;
2302 nv_encoder->i2c = ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002303 nv_encoder->aux = aux;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002304
2305 encoder = to_drm_encoder(nv_encoder);
2306 encoder->possible_crtcs = dcbe->heads;
2307 encoder->possible_clones = 0;
2308 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
2309 drm_encoder_helper_add(encoder, &nv50_pior_hfunc);
2310
2311 drm_mode_connector_attach_encoder(connector, encoder);
2312 return 0;
2313}
2314
2315/******************************************************************************
Ben Skeggsab0af552014-08-10 04:10:19 +10002316 * Framebuffer
2317 *****************************************************************************/
2318
Ben Skeggs8a423642014-08-10 04:10:19 +10002319static void
Ben Skeggs0ad72862014-08-10 04:10:22 +10002320nv50_fbdma_fini(struct nv50_fbdma *fbdma)
Ben Skeggs8a423642014-08-10 04:10:19 +10002321{
Ben Skeggs0ad72862014-08-10 04:10:22 +10002322 int i;
2323 for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
2324 nvif_object_fini(&fbdma->base[i]);
2325 nvif_object_fini(&fbdma->core);
Ben Skeggs8a423642014-08-10 04:10:19 +10002326 list_del(&fbdma->head);
2327 kfree(fbdma);
2328}
2329
2330static int
2331nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
2332{
2333 struct nouveau_drm *drm = nouveau_drm(dev);
2334 struct nv50_disp *disp = nv50_disp(dev);
2335 struct nv50_mast *mast = nv50_mast(dev);
Ben Skeggs4acfd702014-08-10 04:10:24 +10002336 struct __attribute__ ((packed)) {
2337 struct nv_dma_v0 base;
2338 union {
2339 struct nv50_dma_v0 nv50;
2340 struct gf100_dma_v0 gf100;
Ben Skeggsbd70563f2015-08-20 14:54:21 +10002341 struct gf119_dma_v0 gf119;
Ben Skeggs4acfd702014-08-10 04:10:24 +10002342 };
2343 } args = {};
Ben Skeggs8a423642014-08-10 04:10:19 +10002344 struct nv50_fbdma *fbdma;
2345 struct drm_crtc *crtc;
Ben Skeggs4acfd702014-08-10 04:10:24 +10002346 u32 size = sizeof(args.base);
Ben Skeggs8a423642014-08-10 04:10:19 +10002347 int ret;
2348
2349 list_for_each_entry(fbdma, &disp->fbdma, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002350 if (fbdma->core.handle == name)
Ben Skeggs8a423642014-08-10 04:10:19 +10002351 return 0;
2352 }
2353
2354 fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
2355 if (!fbdma)
2356 return -ENOMEM;
2357 list_add(&fbdma->head, &disp->fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002358
Ben Skeggs4acfd702014-08-10 04:10:24 +10002359 args.base.target = NV_DMA_V0_TARGET_VRAM;
2360 args.base.access = NV_DMA_V0_ACCESS_RDWR;
2361 args.base.start = offset;
2362 args.base.limit = offset + length - 1;
Ben Skeggs8a423642014-08-10 04:10:19 +10002363
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002364 if (drm->device.info.chipset < 0x80) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002365 args.nv50.part = NV50_DMA_V0_PART_256;
2366 size += sizeof(args.nv50);
Ben Skeggs8a423642014-08-10 04:10:19 +10002367 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002368 if (drm->device.info.chipset < 0xc0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002369 args.nv50.part = NV50_DMA_V0_PART_256;
2370 args.nv50.kind = kind;
2371 size += sizeof(args.nv50);
Ben Skeggs8a423642014-08-10 04:10:19 +10002372 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002373 if (drm->device.info.chipset < 0xd0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002374 args.gf100.kind = kind;
2375 size += sizeof(args.gf100);
Ben Skeggs8a423642014-08-10 04:10:19 +10002376 } else {
Ben Skeggsbd70563f2015-08-20 14:54:21 +10002377 args.gf119.page = GF119_DMA_V0_PAGE_LP;
2378 args.gf119.kind = kind;
2379 size += sizeof(args.gf119);
Ben Skeggs8a423642014-08-10 04:10:19 +10002380 }
2381
2382 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002383 struct nv50_head *head = nv50_head(crtc);
Ben Skeggsa01ca782015-08-20 14:54:15 +10002384 int ret = nvif_object_init(&head->sync.base.base.user, name,
2385 NV_DMA_IN_MEMORY, &args, size,
Ben Skeggs0ad72862014-08-10 04:10:22 +10002386 &fbdma->base[head->base.index]);
Ben Skeggs8a423642014-08-10 04:10:19 +10002387 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002388 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002389 return ret;
2390 }
2391 }
2392
Ben Skeggsa01ca782015-08-20 14:54:15 +10002393 ret = nvif_object_init(&mast->base.base.user, name, NV_DMA_IN_MEMORY,
2394 &args, size, &fbdma->core);
Ben Skeggs8a423642014-08-10 04:10:19 +10002395 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002396 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002397 return ret;
2398 }
2399
2400 return 0;
2401}
2402
Ben Skeggsab0af552014-08-10 04:10:19 +10002403static void
2404nv50_fb_dtor(struct drm_framebuffer *fb)
2405{
2406}
2407
2408static int
2409nv50_fb_ctor(struct drm_framebuffer *fb)
2410{
2411 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
2412 struct nouveau_drm *drm = nouveau_drm(fb->dev);
2413 struct nouveau_bo *nvbo = nv_fb->nvbo;
Ben Skeggs8a423642014-08-10 04:10:19 +10002414 struct nv50_disp *disp = nv50_disp(fb->dev);
Ben Skeggs8a423642014-08-10 04:10:19 +10002415 u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
2416 u8 tile = nvbo->tile_mode;
Ben Skeggsab0af552014-08-10 04:10:19 +10002417
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002418 if (drm->device.info.chipset >= 0xc0)
Ben Skeggs8a423642014-08-10 04:10:19 +10002419 tile >>= 4; /* yep.. */
2420
Ben Skeggsab0af552014-08-10 04:10:19 +10002421 switch (fb->depth) {
2422 case 8: nv_fb->r_format = 0x1e00; break;
2423 case 15: nv_fb->r_format = 0xe900; break;
2424 case 16: nv_fb->r_format = 0xe800; break;
2425 case 24:
2426 case 32: nv_fb->r_format = 0xcf00; break;
2427 case 30: nv_fb->r_format = 0xd100; break;
2428 default:
2429 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
2430 return -EINVAL;
2431 }
2432
Ben Skeggs648d4df2014-08-10 04:10:27 +10002433 if (disp->disp->oclass < G82_DISP) {
Ben Skeggs8a423642014-08-10 04:10:19 +10002434 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2435 (fb->pitches[0] | 0x00100000);
2436 nv_fb->r_format |= kind << 16;
2437 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10002438 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggs8a423642014-08-10 04:10:19 +10002439 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2440 (fb->pitches[0] | 0x00100000);
Ben Skeggsab0af552014-08-10 04:10:19 +10002441 } else {
Ben Skeggs8a423642014-08-10 04:10:19 +10002442 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2443 (fb->pitches[0] | 0x01000000);
Ben Skeggsab0af552014-08-10 04:10:19 +10002444 }
Ben Skeggs8a423642014-08-10 04:10:19 +10002445 nv_fb->r_handle = 0xffff0000 | kind;
Ben Skeggsab0af552014-08-10 04:10:19 +10002446
Ben Skeggsf392ec42014-08-10 04:10:28 +10002447 return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
2448 drm->device.info.ram_user, kind);
Ben Skeggsab0af552014-08-10 04:10:19 +10002449}
2450
2451/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002452 * Init
2453 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10002454
Ben Skeggs2a44e492011-11-09 11:36:33 +10002455void
Ben Skeggse225f442012-11-21 14:40:21 +10002456nv50_display_fini(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002457{
Ben Skeggs26f6d882011-07-04 16:25:18 +10002458}
2459
2460int
Ben Skeggse225f442012-11-21 14:40:21 +10002461nv50_display_init(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002462{
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002463 struct nv50_disp *disp = nv50_disp(dev);
2464 struct drm_crtc *crtc;
2465 u32 *push;
2466
2467 push = evo_wait(nv50_mast(dev), 32);
2468 if (!push)
2469 return -EBUSY;
2470
2471 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2472 struct nv50_sync *sync = nv50_sync(crtc);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01002473
2474 nv50_crtc_lut_load(crtc);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002475 nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002476 }
2477
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002478 evo_mthd(push, 0x0088, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10002479 evo_data(push, nv50_mast(dev)->base.sync.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002480 evo_kick(push, nv50_mast(dev));
2481 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002482}
2483
2484void
Ben Skeggse225f442012-11-21 14:40:21 +10002485nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002486{
Ben Skeggse225f442012-11-21 14:40:21 +10002487 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs8a423642014-08-10 04:10:19 +10002488 struct nv50_fbdma *fbdma, *fbtmp;
2489
2490 list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002491 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002492 }
Ben Skeggs26f6d882011-07-04 16:25:18 +10002493
Ben Skeggs0ad72862014-08-10 04:10:22 +10002494 nv50_dmac_destroy(&disp->mast.base, disp->disp);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10002495
Ben Skeggs816af2f2011-11-16 15:48:48 +10002496 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002497 if (disp->sync)
2498 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10002499 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10002500
Ben Skeggs77145f12012-07-31 16:16:21 +10002501 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002502 kfree(disp);
2503}
2504
2505int
Ben Skeggse225f442012-11-21 14:40:21 +10002506nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002507{
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002508 struct nvif_device *device = &nouveau_drm(dev)->device;
Ben Skeggs77145f12012-07-31 16:16:21 +10002509 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10002510 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002511 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10002512 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10002513 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002514 int crtcs, ret, i;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002515
2516 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
2517 if (!disp)
2518 return -ENOMEM;
Ben Skeggs8a423642014-08-10 04:10:19 +10002519 INIT_LIST_HEAD(&disp->fbdma);
Ben Skeggs77145f12012-07-31 16:16:21 +10002520
2521 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10002522 nouveau_display(dev)->dtor = nv50_display_destroy;
2523 nouveau_display(dev)->init = nv50_display_init;
2524 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggsab0af552014-08-10 04:10:19 +10002525 nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
2526 nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
Ben Skeggs0ad72862014-08-10 04:10:22 +10002527 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002528
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002529 /* small shared memory area we use for notifiers and semaphores */
2530 ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01002531 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002532 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10002533 ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002534 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002535 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002536 if (ret)
2537 nouveau_bo_unpin(disp->sync);
2538 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002539 if (ret)
2540 nouveau_bo_ref(NULL, &disp->sync);
2541 }
2542
2543 if (ret)
2544 goto out;
2545
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002546 /* allocate master evo channel */
Ben Skeggsa01ca782015-08-20 14:54:15 +10002547 ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
Ben Skeggs410f3ec2014-08-10 04:10:25 +10002548 &disp->mast);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002549 if (ret)
2550 goto out;
2551
Ben Skeggs438d99e2011-07-05 16:48:06 +10002552 /* create crtc objects to represent the hw heads */
Ben Skeggs648d4df2014-08-10 04:10:27 +10002553 if (disp->disp->oclass >= GF110_DISP)
Ben Skeggsa01ca782015-08-20 14:54:15 +10002554 crtcs = nvif_rd32(&device->object, 0x022448);
Ben Skeggs63718a02012-11-16 11:44:14 +10002555 else
2556 crtcs = 2;
2557
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002558 for (i = 0; i < crtcs; i++) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002559 ret = nv50_crtc_create(dev, i);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002560 if (ret)
2561 goto out;
2562 }
2563
Ben Skeggs83fc0832011-07-05 13:08:40 +10002564 /* create encoder/connector objects based on VBIOS DCB table */
2565 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
2566 connector = nouveau_connector_create(dev, dcbe->connector);
2567 if (IS_ERR(connector))
2568 continue;
2569
Ben Skeggseb6313a2013-02-11 09:52:58 +10002570 if (dcbe->location == DCB_LOC_ON_CHIP) {
2571 switch (dcbe->type) {
2572 case DCB_OUTPUT_TMDS:
2573 case DCB_OUTPUT_LVDS:
2574 case DCB_OUTPUT_DP:
2575 ret = nv50_sor_create(connector, dcbe);
2576 break;
2577 case DCB_OUTPUT_ANALOG:
2578 ret = nv50_dac_create(connector, dcbe);
2579 break;
2580 default:
2581 ret = -ENODEV;
2582 break;
2583 }
2584 } else {
2585 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002586 }
2587
Ben Skeggseb6313a2013-02-11 09:52:58 +10002588 if (ret) {
2589 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
2590 dcbe->location, dcbe->type,
2591 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10002592 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002593 }
2594 }
2595
2596 /* cull any connectors we created that don't have an encoder */
2597 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
2598 if (connector->encoder_ids[0])
2599 continue;
2600
Ben Skeggs77145f12012-07-31 16:16:21 +10002601 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03002602 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002603 connector->funcs->destroy(connector);
2604 }
2605
Ben Skeggs26f6d882011-07-04 16:25:18 +10002606out:
2607 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10002608 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002609 return ret;
2610}