blob: fd594cc73cc05180f66273f1e90a94187574a737 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef __NOUVEAU_DRM_H__
26#define __NOUVEAU_DRM_H__
27
Ben Skeggs27111a22014-08-10 04:10:31 +100028#define DRM_NOUVEAU_EVENT_NVIF 0x80000000
29
Ben Skeggs6ee73862009-12-11 19:24:15 +100030#define NOUVEAU_GEM_DOMAIN_CPU (1 << 0)
31#define NOUVEAU_GEM_DOMAIN_VRAM (1 << 1)
32#define NOUVEAU_GEM_DOMAIN_GART (1 << 2)
33#define NOUVEAU_GEM_DOMAIN_MAPPABLE (1 << 3)
Alexandre Courbot996f5452015-02-26 12:44:51 +090034#define NOUVEAU_GEM_DOMAIN_COHERENT (1 << 4)
Ben Skeggs6ee73862009-12-11 19:24:15 +100035
Ben Skeggs8f7286f2011-02-14 09:57:35 +100036#define NOUVEAU_GEM_TILE_COMP 0x00030000 /* nv50-only */
Francisco Jerezf13b3262010-10-10 06:01:08 +020037#define NOUVEAU_GEM_TILE_LAYOUT_MASK 0x0000ff00
38#define NOUVEAU_GEM_TILE_16BPP 0x00000001
39#define NOUVEAU_GEM_TILE_32BPP 0x00000002
40#define NOUVEAU_GEM_TILE_ZETA 0x00000004
41#define NOUVEAU_GEM_TILE_NONCONTIG 0x00000008
42
Ben Skeggs6ee73862009-12-11 19:24:15 +100043struct drm_nouveau_gem_info {
44 uint32_t handle;
45 uint32_t domain;
46 uint64_t size;
47 uint64_t offset;
48 uint64_t map_handle;
49 uint32_t tile_mode;
50 uint32_t tile_flags;
51};
52
53struct drm_nouveau_gem_new {
54 struct drm_nouveau_gem_info info;
55 uint32_t channel_hint;
56 uint32_t align;
57};
58
Ben Skeggsa1606a92010-02-12 10:27:35 +100059#define NOUVEAU_GEM_MAX_BUFFERS 1024
60struct drm_nouveau_gem_pushbuf_bo_presumed {
61 uint32_t valid;
62 uint32_t domain;
63 uint64_t offset;
64};
65
Ben Skeggs6ee73862009-12-11 19:24:15 +100066struct drm_nouveau_gem_pushbuf_bo {
67 uint64_t user_priv;
68 uint32_t handle;
69 uint32_t read_domains;
70 uint32_t write_domains;
71 uint32_t valid_domains;
Ben Skeggsa1606a92010-02-12 10:27:35 +100072 struct drm_nouveau_gem_pushbuf_bo_presumed presumed;
Ben Skeggs6ee73862009-12-11 19:24:15 +100073};
74
75#define NOUVEAU_GEM_RELOC_LOW (1 << 0)
76#define NOUVEAU_GEM_RELOC_HIGH (1 << 1)
77#define NOUVEAU_GEM_RELOC_OR (1 << 2)
Ben Skeggsa1606a92010-02-12 10:27:35 +100078#define NOUVEAU_GEM_MAX_RELOCS 1024
Ben Skeggs6ee73862009-12-11 19:24:15 +100079struct drm_nouveau_gem_pushbuf_reloc {
Ben Skeggsa1606a92010-02-12 10:27:35 +100080 uint32_t reloc_bo_index;
81 uint32_t reloc_bo_offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +100082 uint32_t bo_index;
Ben Skeggs6ee73862009-12-11 19:24:15 +100083 uint32_t flags;
84 uint32_t data;
85 uint32_t vor;
86 uint32_t tor;
87};
88
Ben Skeggsa1606a92010-02-12 10:27:35 +100089#define NOUVEAU_GEM_MAX_PUSH 512
90struct drm_nouveau_gem_pushbuf_push {
91 uint32_t bo_index;
92 uint32_t pad;
93 uint64_t offset;
94 uint64_t length;
95};
Ben Skeggs6ee73862009-12-11 19:24:15 +100096
97struct drm_nouveau_gem_pushbuf {
98 uint32_t channel;
Ben Skeggs6ee73862009-12-11 19:24:15 +100099 uint32_t nr_buffers;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000100 uint64_t buffers;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000101 uint32_t nr_relocs;
Ben Skeggsa1606a92010-02-12 10:27:35 +1000102 uint32_t nr_push;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000103 uint64_t relocs;
Ben Skeggsa1606a92010-02-12 10:27:35 +1000104 uint64_t push;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000105 uint32_t suffix0;
106 uint32_t suffix1;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107 uint64_t vram_available;
108 uint64_t gart_available;
109};
110
Ben Skeggs6ee73862009-12-11 19:24:15 +1000111#define NOUVEAU_GEM_CPU_PREP_NOWAIT 0x00000001
Ben Skeggs6ee73862009-12-11 19:24:15 +1000112#define NOUVEAU_GEM_CPU_PREP_WRITE 0x00000004
113struct drm_nouveau_gem_cpu_prep {
114 uint32_t handle;
115 uint32_t flags;
116};
117
118struct drm_nouveau_gem_cpu_fini {
119 uint32_t handle;
120};
121
Ben Skeggs2a259a32012-05-08 10:24:27 +1000122#define DRM_NOUVEAU_GETPARAM 0x00 /* deprecated */
123#define DRM_NOUVEAU_SETPARAM 0x01 /* deprecated */
124#define DRM_NOUVEAU_CHANNEL_ALLOC 0x02 /* deprecated */
125#define DRM_NOUVEAU_CHANNEL_FREE 0x03 /* deprecated */
126#define DRM_NOUVEAU_GROBJ_ALLOC 0x04 /* deprecated */
127#define DRM_NOUVEAU_NOTIFIEROBJ_ALLOC 0x05 /* deprecated */
128#define DRM_NOUVEAU_GPUOBJ_FREE 0x06 /* deprecated */
Ben Skeggs27111a22014-08-10 04:10:31 +1000129#define DRM_NOUVEAU_NVIF 0x07
Ben Skeggs6ee73862009-12-11 19:24:15 +1000130#define DRM_NOUVEAU_GEM_NEW 0x40
131#define DRM_NOUVEAU_GEM_PUSHBUF 0x41
Ben Skeggsa1606a92010-02-12 10:27:35 +1000132#define DRM_NOUVEAU_GEM_CPU_PREP 0x42
133#define DRM_NOUVEAU_GEM_CPU_FINI 0x43
134#define DRM_NOUVEAU_GEM_INFO 0x44
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135
Dave Airlie1b2f1482010-08-14 20:20:34 +1000136#define DRM_IOCTL_NOUVEAU_GEM_NEW DRM_IOWR(DRM_COMMAND_BASE + DRM_NOUVEAU_GEM_NEW, struct drm_nouveau_gem_new)
137#define DRM_IOCTL_NOUVEAU_GEM_PUSHBUF DRM_IOWR(DRM_COMMAND_BASE + DRM_NOUVEAU_GEM_PUSHBUF, struct drm_nouveau_gem_pushbuf)
138#define DRM_IOCTL_NOUVEAU_GEM_CPU_PREP DRM_IOW (DRM_COMMAND_BASE + DRM_NOUVEAU_GEM_CPU_PREP, struct drm_nouveau_gem_cpu_prep)
139#define DRM_IOCTL_NOUVEAU_GEM_CPU_FINI DRM_IOW (DRM_COMMAND_BASE + DRM_NOUVEAU_GEM_CPU_FINI, struct drm_nouveau_gem_cpu_fini)
140#define DRM_IOCTL_NOUVEAU_GEM_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_NOUVEAU_GEM_INFO, struct drm_nouveau_gem_info)
141
Ben Skeggs6ee73862009-12-11 19:24:15 +1000142#endif /* __NOUVEAU_DRM_H__ */