blob: 22a6782f84f5010f8f9e348e557c8bd2cca19d1e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Ralf Baechlea3692022007-07-10 17:33:02 +010010 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000011 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/linkage.h>
Qais Yousef87c99202013-12-09 09:49:45 +000017#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/hazards.h>
Marc St-Jean9267a302007-06-14 15:55:31 -060019#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21/*
22 * The following macros are especially useful for __asm__
23 * inline assembler.
24 */
25#ifndef __STR
26#define __STR(x) #x
27#endif
28#ifndef STR
29#define STR(x) __STR(x)
30#endif
31
32/*
33 * Configure language
34 */
35#ifdef __ASSEMBLY__
36#define _ULCAST_
37#else
38#define _ULCAST_ (unsigned long)
39#endif
40
41/*
42 * Coprocessor 0 register names
43 */
44#define CP0_INDEX $0
45#define CP0_RANDOM $1
46#define CP0_ENTRYLO0 $2
47#define CP0_ENTRYLO1 $3
48#define CP0_CONF $3
49#define CP0_CONTEXT $4
50#define CP0_PAGEMASK $5
Matt Redfearn5c33f8b2016-05-18 17:12:35 +010051#define CP0_SEGCTL0 $5, 2
52#define CP0_SEGCTL1 $5, 3
53#define CP0_SEGCTL2 $5, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#define CP0_WIRED $6
55#define CP0_INFO $7
James Hoganaff565a2016-06-15 19:29:52 +010056#define CP0_HWRENA $7
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define CP0_BADVADDR $8
Paul Burton609cf6f2015-09-22 11:12:11 -070058#define CP0_BADINSTR $8, 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#define CP0_COUNT $9
60#define CP0_ENTRYHI $10
James Hoganf913e9e2016-05-11 15:50:28 +010061#define CP0_GUESTCTL1 $10, 4
62#define CP0_GUESTCTL2 $10, 5
63#define CP0_GUESTCTL3 $10, 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#define CP0_COMPARE $11
James Hoganf913e9e2016-05-11 15:50:28 +010065#define CP0_GUESTCTL0EXT $11, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#define CP0_STATUS $12
James Hoganf913e9e2016-05-11 15:50:28 +010067#define CP0_GUESTCTL0 $12, 6
68#define CP0_GTOFFSET $12, 7
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#define CP0_CAUSE $13
70#define CP0_EPC $14
71#define CP0_PRID $15
Paul Burton609cf6f2015-09-22 11:12:11 -070072#define CP0_EBASE $15, 1
73#define CP0_CMGCRBASE $15, 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define CP0_CONFIG $16
James Hogan195cee92015-11-10 17:06:37 +000075#define CP0_CONFIG3 $16, 3
76#define CP0_CONFIG5 $16, 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define CP0_LLADDR $17
78#define CP0_WATCHLO $18
79#define CP0_WATCHHI $19
80#define CP0_XCONTEXT $20
81#define CP0_FRAMEMASK $21
82#define CP0_DIAGNOSTIC $22
83#define CP0_DEBUG $23
84#define CP0_DEPC $24
85#define CP0_PERFORMANCE $25
86#define CP0_ECC $26
87#define CP0_CACHEERR $27
88#define CP0_TAGLO $28
89#define CP0_TAGHI $29
90#define CP0_ERROREPC $30
91#define CP0_DESAVE $31
92
93/*
94 * R4640/R4650 cp0 register names. These registers are listed
95 * here only for completeness; without MMU these CPUs are not useable
96 * by Linux. A future ELKS port might take make Linux run on them
97 * though ...
98 */
99#define CP0_IBASE $0
100#define CP0_IBOUND $1
101#define CP0_DBASE $2
102#define CP0_DBOUND $3
103#define CP0_CALG $17
104#define CP0_IWATCH $18
105#define CP0_DWATCH $19
106
107/*
108 * Coprocessor 0 Set 1 register names
109 */
110#define CP0_S1_DERRADDR0 $26
111#define CP0_S1_DERRADDR1 $27
112#define CP0_S1_INTCONTROL $20
113
114/*
Ralf Baechle7a0fc582005-07-13 19:47:28 +0000115 * Coprocessor 0 Set 2 register names
116 */
117#define CP0_S2_SRSCTL $12 /* MIPSR2 */
118
119/*
120 * Coprocessor 0 Set 3 register names
121 */
122#define CP0_S3_SRSMAP $12 /* MIPSR2 */
123
124/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 * TX39 Series
126 */
127#define CP0_TX39_CACHE $7
128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
James Hoganbae637a2015-07-15 16:17:47 +0100130/* Generic EntryLo bit definitions */
131#define ENTRYLO_G (_ULCAST_(1) << 0)
132#define ENTRYLO_V (_ULCAST_(1) << 1)
133#define ENTRYLO_D (_ULCAST_(1) << 2)
134#define ENTRYLO_C_SHIFT 3
135#define ENTRYLO_C (_ULCAST_(7) << ENTRYLO_C_SHIFT)
136
137/* R3000 EntryLo bit definitions */
138#define R3K_ENTRYLO_G (_ULCAST_(1) << 8)
139#define R3K_ENTRYLO_V (_ULCAST_(1) << 9)
140#define R3K_ENTRYLO_D (_ULCAST_(1) << 10)
141#define R3K_ENTRYLO_N (_ULCAST_(1) << 11)
142
143/* MIPS32/64 EntryLo bit definitions */
Paul Burtonc6956722015-09-22 11:42:51 -0700144#define MIPS_ENTRYLO_PFN_SHIFT 6
145#define MIPS_ENTRYLO_XI (_ULCAST_(1) << (BITS_PER_LONG - 2))
146#define MIPS_ENTRYLO_RI (_ULCAST_(1) << (BITS_PER_LONG - 1))
James Hoganbae637a2015-07-15 16:17:47 +0100147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148/*
149 * Values for PageMask register
150 */
151#ifdef CONFIG_CPU_VR41XX
152
153/* Why doesn't stupidity hurt ... */
154
155#define PM_1K 0x00000000
156#define PM_4K 0x00001800
157#define PM_16K 0x00007800
158#define PM_64K 0x0001f800
159#define PM_256K 0x0007f800
160
161#else
162
163#define PM_4K 0x00000000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200164#define PM_8K 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165#define PM_16K 0x00006000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200166#define PM_32K 0x0000e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167#define PM_64K 0x0001e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200168#define PM_128K 0x0003e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169#define PM_256K 0x0007e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200170#define PM_512K 0x000fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define PM_1M 0x001fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200172#define PM_2M 0x003fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173#define PM_4M 0x007fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200174#define PM_8M 0x00ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#define PM_16M 0x01ffe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200176#define PM_32M 0x03ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#define PM_64M 0x07ffe000
178#define PM_256M 0x1fffe000
Shinya Kuribayashi542c1022008-10-24 01:27:57 +0900179#define PM_1G 0x7fffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
181#endif
182
183/*
184 * Default page size for a given kernel configuration
185 */
186#ifdef CONFIG_PAGE_SIZE_4KB
Ralf Baechle70342282013-01-22 12:59:30 +0100187#define PM_DEFAULT_MASK PM_4K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200188#elif defined(CONFIG_PAGE_SIZE_8KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100189#define PM_DEFAULT_MASK PM_8K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190#elif defined(CONFIG_PAGE_SIZE_16KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100191#define PM_DEFAULT_MASK PM_16K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200192#elif defined(CONFIG_PAGE_SIZE_32KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100193#define PM_DEFAULT_MASK PM_32K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#elif defined(CONFIG_PAGE_SIZE_64KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100195#define PM_DEFAULT_MASK PM_64K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196#else
197#error Bad page size configuration!
198#endif
199
David Daneydd794392009-05-27 17:47:43 -0700200/*
201 * Default huge tlb size for a given kernel configuration
202 */
203#ifdef CONFIG_PAGE_SIZE_4KB
204#define PM_HUGE_MASK PM_1M
205#elif defined(CONFIG_PAGE_SIZE_8KB)
206#define PM_HUGE_MASK PM_4M
207#elif defined(CONFIG_PAGE_SIZE_16KB)
208#define PM_HUGE_MASK PM_16M
209#elif defined(CONFIG_PAGE_SIZE_32KB)
210#define PM_HUGE_MASK PM_64M
211#elif defined(CONFIG_PAGE_SIZE_64KB)
212#define PM_HUGE_MASK PM_256M
David Daneyaa1762f2012-10-17 00:48:10 +0200213#elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
David Daneydd794392009-05-27 17:47:43 -0700214#error Bad page size configuration for hugetlbfs!
215#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217/*
Paul Burton10313982016-11-12 01:26:07 +0000218 * Wired register bits
219 */
220#define MIPSR6_WIRED_LIMIT (_ULCAST_(0xffff) << 16)
221#define MIPSR6_WIRED_WIRED (_ULCAST_(0xffff) << 0)
222
223/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 * Values used for computation of new tlb entries
225 */
226#define PL_4K 12
227#define PL_16K 14
228#define PL_64K 16
229#define PL_256K 18
230#define PL_1M 20
231#define PL_4M 22
232#define PL_16M 24
233#define PL_64M 26
234#define PL_256M 28
235
236/*
David Daney9fe2e9d2010-02-10 15:12:45 -0800237 * PageGrain bits
238 */
Ralf Baechle70342282013-01-22 12:59:30 +0100239#define PG_RIE (_ULCAST_(1) << 31)
240#define PG_XIE (_ULCAST_(1) << 30)
241#define PG_ELPA (_ULCAST_(1) << 29)
242#define PG_ESP (_ULCAST_(1) << 28)
Leonid Yegoshin6575b1d2014-07-15 14:09:57 +0100243#define PG_IEC (_ULCAST_(1) << 27)
David Daney9fe2e9d2010-02-10 15:12:45 -0800244
James Hoganbae637a2015-07-15 16:17:47 +0100245/* MIPS32/64 EntryHI bit definitions */
246#define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
James Hogan9b5c3392016-05-06 14:36:19 +0100247#define MIPS_ENTRYHI_ASIDX (_ULCAST_(0x3) << 8)
248#define MIPS_ENTRYHI_ASID (_ULCAST_(0xff) << 0)
James Hoganbae637a2015-07-15 16:17:47 +0100249
David Daney9fe2e9d2010-02-10 15:12:45 -0800250/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 * R4x00 interrupt enable / cause bits
252 */
Ralf Baechle70342282013-01-22 12:59:30 +0100253#define IE_SW0 (_ULCAST_(1) << 8)
254#define IE_SW1 (_ULCAST_(1) << 9)
255#define IE_IRQ0 (_ULCAST_(1) << 10)
256#define IE_IRQ1 (_ULCAST_(1) << 11)
257#define IE_IRQ2 (_ULCAST_(1) << 12)
258#define IE_IRQ3 (_ULCAST_(1) << 13)
259#define IE_IRQ4 (_ULCAST_(1) << 14)
260#define IE_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
262/*
263 * R4x00 interrupt cause bits
264 */
Ralf Baechle70342282013-01-22 12:59:30 +0100265#define C_SW0 (_ULCAST_(1) << 8)
266#define C_SW1 (_ULCAST_(1) << 9)
267#define C_IRQ0 (_ULCAST_(1) << 10)
268#define C_IRQ1 (_ULCAST_(1) << 11)
269#define C_IRQ2 (_ULCAST_(1) << 12)
270#define C_IRQ3 (_ULCAST_(1) << 13)
271#define C_IRQ4 (_ULCAST_(1) << 14)
272#define C_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274/*
275 * Bitfields in the R4xx0 cp0 status register
276 */
277#define ST0_IE 0x00000001
278#define ST0_EXL 0x00000002
279#define ST0_ERL 0x00000004
280#define ST0_KSU 0x00000018
281# define KSU_USER 0x00000010
282# define KSU_SUPERVISOR 0x00000008
283# define KSU_KERNEL 0x00000000
284#define ST0_UX 0x00000020
285#define ST0_SX 0x00000040
Ralf Baechle70342282013-01-22 12:59:30 +0100286#define ST0_KX 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287#define ST0_DE 0x00010000
288#define ST0_CE 0x00020000
289
290/*
291 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
292 * cacheops in userspace. This bit exists only on RM7000 and RM9000
293 * processors.
294 */
295#define ST0_CO 0x08000000
296
297/*
298 * Bitfields in the R[23]000 cp0 status register.
299 */
Ralf Baechle70342282013-01-22 12:59:30 +0100300#define ST0_IEC 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301#define ST0_KUC 0x00000002
302#define ST0_IEP 0x00000004
303#define ST0_KUP 0x00000008
304#define ST0_IEO 0x00000010
305#define ST0_KUO 0x00000020
306/* bits 6 & 7 are reserved on R[23]000 */
307#define ST0_ISC 0x00010000
308#define ST0_SWC 0x00020000
309#define ST0_CM 0x00080000
310
311/*
312 * Bits specific to the R4640/R4650
313 */
Ralf Baechle70342282013-01-22 12:59:30 +0100314#define ST0_UM (_ULCAST_(1) << 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315#define ST0_IL (_ULCAST_(1) << 23)
316#define ST0_DL (_ULCAST_(1) << 24)
317
318/*
Thiemo Seufer3301edc2006-05-15 18:24:57 +0100319 * Enable the MIPS MDMX and DSP ASEs
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000320 */
321#define ST0_MX 0x01000000
322
323/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 * Status register bits available in all MIPS CPUs.
325 */
326#define ST0_IM 0x0000ff00
Ralf Baechle70342282013-01-22 12:59:30 +0100327#define STATUSB_IP0 8
328#define STATUSF_IP0 (_ULCAST_(1) << 8)
329#define STATUSB_IP1 9
330#define STATUSF_IP1 (_ULCAST_(1) << 9)
331#define STATUSB_IP2 10
332#define STATUSF_IP2 (_ULCAST_(1) << 10)
333#define STATUSB_IP3 11
334#define STATUSF_IP3 (_ULCAST_(1) << 11)
335#define STATUSB_IP4 12
336#define STATUSF_IP4 (_ULCAST_(1) << 12)
337#define STATUSB_IP5 13
338#define STATUSF_IP5 (_ULCAST_(1) << 13)
339#define STATUSB_IP6 14
340#define STATUSF_IP6 (_ULCAST_(1) << 14)
341#define STATUSB_IP7 15
342#define STATUSF_IP7 (_ULCAST_(1) << 15)
343#define STATUSB_IP8 0
344#define STATUSF_IP8 (_ULCAST_(1) << 0)
345#define STATUSB_IP9 1
346#define STATUSF_IP9 (_ULCAST_(1) << 1)
347#define STATUSB_IP10 2
348#define STATUSF_IP10 (_ULCAST_(1) << 2)
349#define STATUSB_IP11 3
350#define STATUSF_IP11 (_ULCAST_(1) << 3)
351#define STATUSB_IP12 4
352#define STATUSF_IP12 (_ULCAST_(1) << 4)
353#define STATUSB_IP13 5
354#define STATUSF_IP13 (_ULCAST_(1) << 5)
355#define STATUSB_IP14 6
356#define STATUSF_IP14 (_ULCAST_(1) << 6)
357#define STATUSB_IP15 7
358#define STATUSF_IP15 (_ULCAST_(1) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359#define ST0_CH 0x00040000
David Daney96ffa022010-07-23 18:41:46 -0700360#define ST0_NMI 0x00080000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361#define ST0_SR 0x00100000
362#define ST0_TS 0x00200000
363#define ST0_BEV 0x00400000
364#define ST0_RE 0x02000000
365#define ST0_FR 0x04000000
366#define ST0_CU 0xf0000000
367#define ST0_CU0 0x10000000
368#define ST0_CU1 0x20000000
369#define ST0_CU2 0x40000000
370#define ST0_CU3 0x80000000
371#define ST0_XX 0x80000000 /* MIPS IV naming */
372
373/*
David VomLehn010c1082009-12-21 17:49:22 -0800374 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
David VomLehn010c1082009-12-21 17:49:22 -0800375 */
James Hogan9323f842015-01-29 11:14:06 +0000376#define INTCTLB_IPFDC 23
377#define INTCTLF_IPFDC (_ULCAST_(7) << INTCTLB_IPFDC)
David VomLehn010c1082009-12-21 17:49:22 -0800378#define INTCTLB_IPPCI 26
379#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
380#define INTCTLB_IPTI 29
381#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
382
383/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 * Bitfields and bit numbers in the coprocessor 0 cause register.
385 *
386 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
387 */
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100388#define CAUSEB_EXCCODE 2
389#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
390#define CAUSEB_IP 8
391#define CAUSEF_IP (_ULCAST_(255) << 8)
Ralf Baechle70342282013-01-22 12:59:30 +0100392#define CAUSEB_IP0 8
393#define CAUSEF_IP0 (_ULCAST_(1) << 8)
394#define CAUSEB_IP1 9
395#define CAUSEF_IP1 (_ULCAST_(1) << 9)
396#define CAUSEB_IP2 10
397#define CAUSEF_IP2 (_ULCAST_(1) << 10)
398#define CAUSEB_IP3 11
399#define CAUSEF_IP3 (_ULCAST_(1) << 11)
400#define CAUSEB_IP4 12
401#define CAUSEF_IP4 (_ULCAST_(1) << 12)
402#define CAUSEB_IP5 13
403#define CAUSEF_IP5 (_ULCAST_(1) << 13)
404#define CAUSEB_IP6 14
405#define CAUSEF_IP6 (_ULCAST_(1) << 14)
406#define CAUSEB_IP7 15
407#define CAUSEF_IP7 (_ULCAST_(1) << 15)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100408#define CAUSEB_FDCI 21
409#define CAUSEF_FDCI (_ULCAST_(1) << 21)
James Hogane233c732016-03-01 22:19:38 +0000410#define CAUSEB_WP 22
411#define CAUSEF_WP (_ULCAST_(1) << 22)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100412#define CAUSEB_IV 23
413#define CAUSEF_IV (_ULCAST_(1) << 23)
414#define CAUSEB_PCI 26
415#define CAUSEF_PCI (_ULCAST_(1) << 26)
James Hogan9fd4af62015-12-16 23:49:28 +0000416#define CAUSEB_DC 27
417#define CAUSEF_DC (_ULCAST_(1) << 27)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100418#define CAUSEB_CE 28
419#define CAUSEF_CE (_ULCAST_(3) << 28)
420#define CAUSEB_TI 30
421#define CAUSEF_TI (_ULCAST_(1) << 30)
422#define CAUSEB_BD 31
423#define CAUSEF_BD (_ULCAST_(1) << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
425/*
James Hogan16d100db2015-12-16 23:49:33 +0000426 * Cause.ExcCode trap codes.
427 */
428#define EXCCODE_INT 0 /* Interrupt pending */
429#define EXCCODE_MOD 1 /* TLB modified fault */
430#define EXCCODE_TLBL 2 /* TLB miss on load or ifetch */
431#define EXCCODE_TLBS 3 /* TLB miss on a store */
432#define EXCCODE_ADEL 4 /* Address error on a load or ifetch */
433#define EXCCODE_ADES 5 /* Address error on a store */
434#define EXCCODE_IBE 6 /* Bus error on an ifetch */
435#define EXCCODE_DBE 7 /* Bus error on a load or store */
436#define EXCCODE_SYS 8 /* System call */
437#define EXCCODE_BP 9 /* Breakpoint */
438#define EXCCODE_RI 10 /* Reserved instruction exception */
439#define EXCCODE_CPU 11 /* Coprocessor unusable */
440#define EXCCODE_OV 12 /* Arithmetic overflow */
441#define EXCCODE_TR 13 /* Trap instruction */
James Hogan16d100db2015-12-16 23:49:33 +0000442#define EXCCODE_MSAFPE 14 /* MSA floating point exception */
443#define EXCCODE_FPE 15 /* Floating point exception */
James Hogan044c9bb2015-12-16 23:49:34 +0000444#define EXCCODE_TLBRI 19 /* TLB Read-Inhibit exception */
445#define EXCCODE_TLBXI 20 /* TLB Execution-Inhibit exception */
James Hogan16d100db2015-12-16 23:49:33 +0000446#define EXCCODE_MSADIS 21 /* MSA disabled exception */
James Hogan044c9bb2015-12-16 23:49:34 +0000447#define EXCCODE_MDMX 22 /* MDMX unusable exception */
James Hogan16d100db2015-12-16 23:49:33 +0000448#define EXCCODE_WATCH 23 /* Watch address reference */
James Hogan044c9bb2015-12-16 23:49:34 +0000449#define EXCCODE_MCHECK 24 /* Machine check */
450#define EXCCODE_THREAD 25 /* Thread exceptions (MT) */
451#define EXCCODE_DSPDIS 26 /* DSP disabled exception */
452#define EXCCODE_GE 27 /* Virtualized guest exception (VZ) */
453
454/* Implementation specific trap codes used by MIPS cores */
455#define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */
James Hogan16d100db2015-12-16 23:49:33 +0000456
457/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 * Bits in the coprocessor 0 config register.
459 */
460/* Generic bits. */
461#define CONF_CM_CACHABLE_NO_WA 0
462#define CONF_CM_CACHABLE_WA 1
463#define CONF_CM_UNCACHED 2
464#define CONF_CM_CACHABLE_NONCOHERENT 3
465#define CONF_CM_CACHABLE_CE 4
466#define CONF_CM_CACHABLE_COW 5
467#define CONF_CM_CACHABLE_CUW 6
468#define CONF_CM_CACHABLE_ACCELERATED 7
469#define CONF_CM_CMASK 7
470#define CONF_BE (_ULCAST_(1) << 15)
471
472/* Bits common to various processors. */
Ralf Baechle70342282013-01-22 12:59:30 +0100473#define CONF_CU (_ULCAST_(1) << 3)
474#define CONF_DB (_ULCAST_(1) << 4)
475#define CONF_IB (_ULCAST_(1) << 5)
476#define CONF_DC (_ULCAST_(7) << 6)
477#define CONF_IC (_ULCAST_(7) << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478#define CONF_EB (_ULCAST_(1) << 13)
479#define CONF_EM (_ULCAST_(1) << 14)
480#define CONF_SM (_ULCAST_(1) << 16)
481#define CONF_SC (_ULCAST_(1) << 17)
482#define CONF_EW (_ULCAST_(3) << 18)
483#define CONF_EP (_ULCAST_(15)<< 24)
484#define CONF_EC (_ULCAST_(7) << 28)
485#define CONF_CM (_ULCAST_(1) << 31)
486
Ralf Baechle70342282013-01-22 12:59:30 +0100487/* Bits specific to the R4xx0. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488#define R4K_CONF_SW (_ULCAST_(1) << 20)
489#define R4K_CONF_SS (_ULCAST_(1) << 21)
Ralf Baechlee20368d2005-06-21 13:52:33 +0000490#define R4K_CONF_SB (_ULCAST_(3) << 22)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
Ralf Baechle70342282013-01-22 12:59:30 +0100492/* Bits specific to the R5000. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493#define R5K_CONF_SE (_ULCAST_(1) << 12)
494#define R5K_CONF_SS (_ULCAST_(3) << 20)
495
Ralf Baechle70342282013-01-22 12:59:30 +0100496/* Bits specific to the RM7000. */
497#define RM7K_CONF_SE (_ULCAST_(1) << 3)
Maciej W. Rozyckic6ad7b72005-06-20 13:09:49 +0000498#define RM7K_CONF_TE (_ULCAST_(1) << 12)
499#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
500#define RM7K_CONF_TC (_ULCAST_(1) << 17)
501#define RM7K_CONF_SI (_ULCAST_(3) << 20)
502#define RM7K_CONF_SC (_ULCAST_(1) << 31)
Thiemo Seuferba5187d2005-04-25 16:36:23 +0000503
Ralf Baechle70342282013-01-22 12:59:30 +0100504/* Bits specific to the R10000. */
505#define R10K_CONF_DN (_ULCAST_(3) << 3)
506#define R10K_CONF_CT (_ULCAST_(1) << 5)
507#define R10K_CONF_PE (_ULCAST_(1) << 6)
508#define R10K_CONF_PM (_ULCAST_(3) << 7)
509#define R10K_CONF_EC (_ULCAST_(15)<< 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510#define R10K_CONF_SB (_ULCAST_(1) << 13)
511#define R10K_CONF_SK (_ULCAST_(1) << 14)
512#define R10K_CONF_SS (_ULCAST_(7) << 16)
513#define R10K_CONF_SC (_ULCAST_(7) << 19)
514#define R10K_CONF_DC (_ULCAST_(7) << 26)
515#define R10K_CONF_IC (_ULCAST_(7) << 29)
516
Ralf Baechle70342282013-01-22 12:59:30 +0100517/* Bits specific to the VR41xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518#define VR41_CONF_CS (_ULCAST_(1) << 12)
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900519#define VR41_CONF_P4K (_ULCAST_(1) << 13)
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900520#define VR41_CONF_BP (_ULCAST_(1) << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521#define VR41_CONF_M16 (_ULCAST_(1) << 20)
522#define VR41_CONF_AD (_ULCAST_(1) << 23)
523
Ralf Baechle70342282013-01-22 12:59:30 +0100524/* Bits specific to the R30xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
526#define R30XX_CONF_REV (_ULCAST_(1) << 22)
527#define R30XX_CONF_AC (_ULCAST_(1) << 23)
528#define R30XX_CONF_RF (_ULCAST_(1) << 24)
529#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
530#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
531#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
532#define R30XX_CONF_SB (_ULCAST_(1) << 30)
533#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
534
535/* Bits specific to the TX49. */
536#define TX49_CONF_DC (_ULCAST_(1) << 16)
537#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
538#define TX49_CONF_HALT (_ULCAST_(1) << 18)
539#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
540
Ralf Baechle70342282013-01-22 12:59:30 +0100541/* Bits specific to the MIPS32/64 PRA. */
James Hogan4b34bca2016-06-15 19:29:59 +0100542#define MIPS_CONF_VI (_ULCAST_(1) << 3)
Ralf Baechle70342282013-01-22 12:59:30 +0100543#define MIPS_CONF_MT (_ULCAST_(7) << 7)
James Hogan2f6f3132015-09-17 17:49:20 +0100544#define MIPS_CONF_MT_TLB (_ULCAST_(1) << 7)
545#define MIPS_CONF_MT_FTLB (_ULCAST_(4) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546#define MIPS_CONF_AR (_ULCAST_(7) << 10)
547#define MIPS_CONF_AT (_ULCAST_(3) << 13)
548#define MIPS_CONF_M (_ULCAST_(1) << 31)
549
550/*
Ralf Baechle41943182005-05-05 16:45:59 +0000551 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
552 */
Ralf Baechle70342282013-01-22 12:59:30 +0100553#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
554#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
555#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
556#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
557#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
558#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
559#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000560#define MIPS_CONF1_DA_SHF 7
561#define MIPS_CONF1_DA_SZ 3
Ralf Baechle70342282013-01-22 12:59:30 +0100562#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000563#define MIPS_CONF1_DL_SHF 10
564#define MIPS_CONF1_DL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000565#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000566#define MIPS_CONF1_DS_SHF 13
567#define MIPS_CONF1_DS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000568#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000569#define MIPS_CONF1_IA_SHF 16
570#define MIPS_CONF1_IA_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000571#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000572#define MIPS_CONF1_IL_SHF 19
573#define MIPS_CONF1_IL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000574#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000575#define MIPS_CONF1_IS_SHF 22
576#define MIPS_CONF1_IS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000577#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000578#define MIPS_CONF1_TLBS_SHIFT (25)
579#define MIPS_CONF1_TLBS_SIZE (6)
580#define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
Ralf Baechle41943182005-05-05 16:45:59 +0000581
Ralf Baechle70342282013-01-22 12:59:30 +0100582#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
583#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
584#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
Ralf Baechle41943182005-05-05 16:45:59 +0000585#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
586#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
587#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
588#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
589#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
590
Ralf Baechle70342282013-01-22 12:59:30 +0100591#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
592#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
593#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000594#define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
Ralf Baechle70342282013-01-22 12:59:30 +0100595#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
596#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
597#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
598#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000599#define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
600#define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000601#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500602#define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500603#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
Ralf Baechlea3692022007-07-10 17:33:02 +0100604#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000605#define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
Steven J. Hillc6213c62013-06-05 21:25:17 +0000606#define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000607#define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
608#define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
609#define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
David Daney1e7decd2013-02-16 23:42:43 +0100610#define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000611#define MIPS_CONF3_PW (_ULCAST_(1) << 24)
612#define MIPS_CONF3_SC (_ULCAST_(1) << 25)
613#define MIPS_CONF3_BI (_ULCAST_(1) << 26)
614#define MIPS_CONF3_BP (_ULCAST_(1) << 27)
615#define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
616#define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
617#define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
Ralf Baechle41943182005-05-05 16:45:59 +0000618
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000619#define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
David Daney1b362e32010-01-22 14:41:15 -0800620#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000621#define MIPS_CONF4_FTLBSETS_SHIFT (0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000622#define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
623#define MIPS_CONF4_FTLBWAYS_SHIFT (4)
624#define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
625#define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
626/* bits 10:8 in FTLB-only configurations */
627#define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
628/* bits 12:8 in VTLB-FTLB only configurations */
629#define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
David Daney1b362e32010-01-22 14:41:15 -0800630#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
631#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000632#define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
633#define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
James Hogan9e575f72016-05-11 15:50:27 +0100634#define MIPS_CONF4_KSCREXIST_SHIFT (16)
635#define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << MIPS_CONF4_KSCREXIST_SHIFT)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000636#define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
637#define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
638#define MIPS_CONF4_AE (_ULCAST_(1) << 28)
639#define MIPS_CONF4_IE (_ULCAST_(3) << 29)
640#define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
David Daney1b362e32010-01-22 14:41:15 -0800641
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200642#define MIPS_CONF5_NF (_ULCAST_(1) << 0)
643#define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
Paul Burtone19d5db2014-07-14 10:32:13 +0100644#define MIPS_CONF5_MRP (_ULCAST_(1) << 3)
Markos Chandras5aed9da2014-12-02 09:46:19 +0000645#define MIPS_CONF5_LLB (_ULCAST_(1) << 4)
Steven J. Hill23d06e42014-11-13 09:51:59 -0600646#define MIPS_CONF5_MVH (_ULCAST_(1) << 5)
Paul Burtonf270d882016-02-03 03:15:21 +0000647#define MIPS_CONF5_VP (_ULCAST_(1) << 7)
Paul Burton5ff04a82014-09-11 08:30:17 +0100648#define MIPS_CONF5_FRE (_ULCAST_(1) << 8)
649#define MIPS_CONF5_UFE (_ULCAST_(1) << 9)
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200650#define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
651#define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
652#define MIPS_CONF5_CV (_ULCAST_(1) << 29)
653#define MIPS_CONF5_K (_ULCAST_(1) << 30)
654
Steven J. Hill006a8512012-06-26 04:11:03 +0000655#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000656/* proAptiv FTLB on/off bit */
657#define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
Huacai Chenb2edcfc2016-03-03 09:45:09 +0800658/* Loongson-3 FTLB on/off bit */
659#define MIPS_CONF6_FTLBDIS (_ULCAST_(1) << 22)
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000660/* FTLB probability bits */
661#define MIPS_CONF6_FTLBP_SHIFT (16)
Steven J. Hill006a8512012-06-26 04:11:03 +0000662
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100663#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
664
Marc St-Jean9267a302007-06-14 15:55:31 -0600665#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
Tokunori Ikegami83f95492018-06-03 23:02:01 +0900666/* ExternalSync */
667#define MIPS_CONF7_ES (_ULCAST_(1) << 8)
Marc St-Jean9267a302007-06-14 15:55:31 -0600668
Markos Chandras02dc6bf2014-01-30 17:21:29 +0000669#define MIPS_CONF7_IAR (_ULCAST_(1) << 10)
670#define MIPS_CONF7_AR (_ULCAST_(1) << 16)
671
James Hogan50af5012016-03-01 22:19:39 +0000672/* WatchLo* register definitions */
673#define MIPS_WATCHLO_IRW (_ULCAST_(0x7) << 0)
674
675/* WatchHi* register definitions */
676#define MIPS_WATCHHI_M (_ULCAST_(1) << 31)
677#define MIPS_WATCHHI_G (_ULCAST_(1) << 30)
678#define MIPS_WATCHHI_WM (_ULCAST_(0x3) << 28)
679#define MIPS_WATCHHI_WM_R_RVA (_ULCAST_(0) << 28)
680#define MIPS_WATCHHI_WM_R_GPA (_ULCAST_(1) << 28)
681#define MIPS_WATCHHI_WM_G_GVA (_ULCAST_(2) << 28)
682#define MIPS_WATCHHI_EAS (_ULCAST_(0x3) << 24)
683#define MIPS_WATCHHI_ASID (_ULCAST_(0xff) << 16)
684#define MIPS_WATCHHI_MASK (_ULCAST_(0x1ff) << 3)
685#define MIPS_WATCHHI_I (_ULCAST_(1) << 2)
686#define MIPS_WATCHHI_R (_ULCAST_(1) << 1)
687#define MIPS_WATCHHI_W (_ULCAST_(1) << 0)
688#define MIPS_WATCHHI_IRW (_ULCAST_(0x7) << 0)
689
Paul Burtone19d5db2014-07-14 10:32:13 +0100690/* MAAR bit definitions */
691#define MIPS_MAAR_ADDR ((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
692#define MIPS_MAAR_ADDR_SHIFT 12
693#define MIPS_MAAR_S (_ULCAST_(1) << 1)
694#define MIPS_MAAR_V (_ULCAST_(1) << 0)
695
James Hogan37af2f32016-05-11 13:50:49 +0100696/* EBase bit definitions */
697#define MIPS_EBASE_CPUNUM_SHIFT 0
698#define MIPS_EBASE_CPUNUM (_ULCAST_(0x3ff) << 0)
699#define MIPS_EBASE_WG_SHIFT 11
700#define MIPS_EBASE_WG (_ULCAST_(1) << 11)
701#define MIPS_EBASE_BASE_SHIFT 12
702#define MIPS_EBASE_BASE (~_ULCAST_((1 << MIPS_EBASE_BASE_SHIFT) - 1))
703
Paul Burton4dd8ee52014-01-15 10:31:47 +0000704/* CMGCRBase bit definitions */
705#define MIPS_CMGCRB_BASE 11
706#define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
707
Ralf Baechle41943182005-05-05 16:45:59 +0000708/*
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000709 * Bits in the MIPS32 Memory Segmentation registers.
710 */
711#define MIPS_SEGCFG_PA_SHIFT 9
712#define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
713#define MIPS_SEGCFG_AM_SHIFT 4
714#define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
715#define MIPS_SEGCFG_EU_SHIFT 3
716#define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
717#define MIPS_SEGCFG_C_SHIFT 0
718#define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
719
720#define MIPS_SEGCFG_UUSK _ULCAST_(7)
721#define MIPS_SEGCFG_USK _ULCAST_(5)
722#define MIPS_SEGCFG_MUSUK _ULCAST_(4)
723#define MIPS_SEGCFG_MUSK _ULCAST_(3)
724#define MIPS_SEGCFG_MSK _ULCAST_(2)
725#define MIPS_SEGCFG_MK _ULCAST_(1)
726#define MIPS_SEGCFG_UK _ULCAST_(0)
727
Markos Chandras87d08bc2014-07-14 10:14:04 +0100728#define MIPS_PWFIELD_GDI_SHIFT 24
729#define MIPS_PWFIELD_GDI_MASK 0x3f000000
730#define MIPS_PWFIELD_UDI_SHIFT 18
731#define MIPS_PWFIELD_UDI_MASK 0x00fc0000
732#define MIPS_PWFIELD_MDI_SHIFT 12
733#define MIPS_PWFIELD_MDI_MASK 0x0003f000
734#define MIPS_PWFIELD_PTI_SHIFT 6
735#define MIPS_PWFIELD_PTI_MASK 0x00000fc0
736#define MIPS_PWFIELD_PTEI_SHIFT 0
737#define MIPS_PWFIELD_PTEI_MASK 0x0000003f
738
James Hogan6446e6c2016-05-27 22:25:22 +0100739#define MIPS_PWSIZE_PS_SHIFT 30
740#define MIPS_PWSIZE_PS_MASK 0x40000000
Markos Chandras87d08bc2014-07-14 10:14:04 +0100741#define MIPS_PWSIZE_GDW_SHIFT 24
742#define MIPS_PWSIZE_GDW_MASK 0x3f000000
743#define MIPS_PWSIZE_UDW_SHIFT 18
744#define MIPS_PWSIZE_UDW_MASK 0x00fc0000
745#define MIPS_PWSIZE_MDW_SHIFT 12
746#define MIPS_PWSIZE_MDW_MASK 0x0003f000
747#define MIPS_PWSIZE_PTW_SHIFT 6
748#define MIPS_PWSIZE_PTW_MASK 0x00000fc0
749#define MIPS_PWSIZE_PTEW_SHIFT 0
750#define MIPS_PWSIZE_PTEW_MASK 0x0000003f
751
752#define MIPS_PWCTL_PWEN_SHIFT 31
753#define MIPS_PWCTL_PWEN_MASK 0x80000000
James Hogan6446e6c2016-05-27 22:25:22 +0100754#define MIPS_PWCTL_XK_SHIFT 28
755#define MIPS_PWCTL_XK_MASK 0x10000000
756#define MIPS_PWCTL_XS_SHIFT 27
757#define MIPS_PWCTL_XS_MASK 0x08000000
758#define MIPS_PWCTL_XU_SHIFT 26
759#define MIPS_PWCTL_XU_MASK 0x04000000
Markos Chandras87d08bc2014-07-14 10:14:04 +0100760#define MIPS_PWCTL_DPH_SHIFT 7
761#define MIPS_PWCTL_DPH_MASK 0x00000080
762#define MIPS_PWCTL_HUGEPG_SHIFT 6
763#define MIPS_PWCTL_HUGEPG_MASK 0x00000060
764#define MIPS_PWCTL_PSN_SHIFT 0
765#define MIPS_PWCTL_PSN_MASK 0x0000003f
766
James Hoganf913e9e2016-05-11 15:50:28 +0100767/* GuestCtl0 fields */
768#define MIPS_GCTL0_GM_SHIFT 31
769#define MIPS_GCTL0_GM (_ULCAST_(1) << MIPS_GCTL0_GM_SHIFT)
770#define MIPS_GCTL0_RI_SHIFT 30
771#define MIPS_GCTL0_RI (_ULCAST_(1) << MIPS_GCTL0_RI_SHIFT)
772#define MIPS_GCTL0_MC_SHIFT 29
773#define MIPS_GCTL0_MC (_ULCAST_(1) << MIPS_GCTL0_MC_SHIFT)
774#define MIPS_GCTL0_CP0_SHIFT 28
775#define MIPS_GCTL0_CP0 (_ULCAST_(1) << MIPS_GCTL0_CP0_SHIFT)
776#define MIPS_GCTL0_AT_SHIFT 26
777#define MIPS_GCTL0_AT (_ULCAST_(0x3) << MIPS_GCTL0_AT_SHIFT)
778#define MIPS_GCTL0_GT_SHIFT 25
779#define MIPS_GCTL0_GT (_ULCAST_(1) << MIPS_GCTL0_GT_SHIFT)
780#define MIPS_GCTL0_CG_SHIFT 24
781#define MIPS_GCTL0_CG (_ULCAST_(1) << MIPS_GCTL0_CG_SHIFT)
782#define MIPS_GCTL0_CF_SHIFT 23
783#define MIPS_GCTL0_CF (_ULCAST_(1) << MIPS_GCTL0_CF_SHIFT)
784#define MIPS_GCTL0_G1_SHIFT 22
785#define MIPS_GCTL0_G1 (_ULCAST_(1) << MIPS_GCTL0_G1_SHIFT)
786#define MIPS_GCTL0_G0E_SHIFT 19
787#define MIPS_GCTL0_G0E (_ULCAST_(1) << MIPS_GCTL0_G0E_SHIFT)
788#define MIPS_GCTL0_PT_SHIFT 18
789#define MIPS_GCTL0_PT (_ULCAST_(1) << MIPS_GCTL0_PT_SHIFT)
790#define MIPS_GCTL0_RAD_SHIFT 9
791#define MIPS_GCTL0_RAD (_ULCAST_(1) << MIPS_GCTL0_RAD_SHIFT)
792#define MIPS_GCTL0_DRG_SHIFT 8
793#define MIPS_GCTL0_DRG (_ULCAST_(1) << MIPS_GCTL0_DRG_SHIFT)
794#define MIPS_GCTL0_G2_SHIFT 7
795#define MIPS_GCTL0_G2 (_ULCAST_(1) << MIPS_GCTL0_G2_SHIFT)
796#define MIPS_GCTL0_GEXC_SHIFT 2
797#define MIPS_GCTL0_GEXC (_ULCAST_(0x1f) << MIPS_GCTL0_GEXC_SHIFT)
798#define MIPS_GCTL0_SFC2_SHIFT 1
799#define MIPS_GCTL0_SFC2 (_ULCAST_(1) << MIPS_GCTL0_SFC2_SHIFT)
800#define MIPS_GCTL0_SFC1_SHIFT 0
801#define MIPS_GCTL0_SFC1 (_ULCAST_(1) << MIPS_GCTL0_SFC1_SHIFT)
802
803/* GuestCtl0.AT Guest address translation control */
804#define MIPS_GCTL0_AT_ROOT 1 /* Guest MMU under Root control */
805#define MIPS_GCTL0_AT_GUEST 3 /* Guest MMU under Guest control */
806
807/* GuestCtl0.GExcCode Hypervisor exception cause codes */
808#define MIPS_GCTL0_GEXC_GPSI 0 /* Guest Privileged Sensitive Instruction */
809#define MIPS_GCTL0_GEXC_GSFC 1 /* Guest Software Field Change */
810#define MIPS_GCTL0_GEXC_HC 2 /* Hypercall */
811#define MIPS_GCTL0_GEXC_GRR 3 /* Guest Reserved Instruction Redirect */
812#define MIPS_GCTL0_GEXC_GVA 8 /* Guest Virtual Address available */
813#define MIPS_GCTL0_GEXC_GHFC 9 /* Guest Hardware Field Change */
814#define MIPS_GCTL0_GEXC_GPA 10 /* Guest Physical Address available */
815
816/* GuestCtl0Ext fields */
817#define MIPS_GCTL0EXT_RPW_SHIFT 8
818#define MIPS_GCTL0EXT_RPW (_ULCAST_(0x3) << MIPS_GCTL0EXT_RPW_SHIFT)
819#define MIPS_GCTL0EXT_NCC_SHIFT 6
820#define MIPS_GCTL0EXT_NCC (_ULCAST_(0x3) << MIPS_GCTL0EXT_NCC_SHIFT)
821#define MIPS_GCTL0EXT_CGI_SHIFT 4
822#define MIPS_GCTL0EXT_CGI (_ULCAST_(1) << MIPS_GCTL0EXT_CGI_SHIFT)
823#define MIPS_GCTL0EXT_FCD_SHIFT 3
824#define MIPS_GCTL0EXT_FCD (_ULCAST_(1) << MIPS_GCTL0EXT_FCD_SHIFT)
825#define MIPS_GCTL0EXT_OG_SHIFT 2
826#define MIPS_GCTL0EXT_OG (_ULCAST_(1) << MIPS_GCTL0EXT_OG_SHIFT)
827#define MIPS_GCTL0EXT_BG_SHIFT 1
828#define MIPS_GCTL0EXT_BG (_ULCAST_(1) << MIPS_GCTL0EXT_BG_SHIFT)
829#define MIPS_GCTL0EXT_MG_SHIFT 0
830#define MIPS_GCTL0EXT_MG (_ULCAST_(1) << MIPS_GCTL0EXT_MG_SHIFT)
831
832/* GuestCtl0Ext.RPW Root page walk configuration */
833#define MIPS_GCTL0EXT_RPW_BOTH 0 /* Root PW for GPA->RPA and RVA->RPA */
834#define MIPS_GCTL0EXT_RPW_GPA 2 /* Root PW for GPA->RPA */
835#define MIPS_GCTL0EXT_RPW_RVA 3 /* Root PW for RVA->RPA */
836
837/* GuestCtl0Ext.NCC Nested cache coherency attributes */
838#define MIPS_GCTL0EXT_NCC_IND 0 /* Guest CCA independent of Root CCA */
839#define MIPS_GCTL0EXT_NCC_MOD 1 /* Guest CCA modified by Root CCA */
840
841/* GuestCtl1 fields */
842#define MIPS_GCTL1_ID_SHIFT 0
843#define MIPS_GCTL1_ID_WIDTH 8
844#define MIPS_GCTL1_ID (_ULCAST_(0xff) << MIPS_GCTL1_ID_SHIFT)
845#define MIPS_GCTL1_RID_SHIFT 16
846#define MIPS_GCTL1_RID_WIDTH 8
847#define MIPS_GCTL1_RID (_ULCAST_(0xff) << MIPS_GCTL1_RID_SHIFT)
848#define MIPS_GCTL1_EID_SHIFT 24
849#define MIPS_GCTL1_EID_WIDTH 8
850#define MIPS_GCTL1_EID (_ULCAST_(0xff) << MIPS_GCTL1_EID_SHIFT)
851
852/* GuestID reserved for root context */
853#define MIPS_GCTL1_ROOT_GUESTID 0
854
James Hogan9b3274b2015-02-02 11:45:08 +0000855/* CDMMBase register bit definitions */
856#define MIPS_CDMMBASE_SIZE_SHIFT 0
857#define MIPS_CDMMBASE_SIZE (_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
858#define MIPS_CDMMBASE_CI (_ULCAST_(1) << 9)
859#define MIPS_CDMMBASE_EN (_ULCAST_(1) << 10)
860#define MIPS_CDMMBASE_ADDR_SHIFT 11
861#define MIPS_CDMMBASE_ADDR_START 15
862
James Hoganaff565a2016-06-15 19:29:52 +0100863/* RDHWR register numbers */
864#define MIPS_HWR_CPUNUM 0 /* CPU number */
865#define MIPS_HWR_SYNCISTEP 1 /* SYNCI step size */
866#define MIPS_HWR_CC 2 /* Cycle counter */
867#define MIPS_HWR_CCRES 3 /* Cycle counter resolution */
868#define MIPS_HWR_ULR 29 /* UserLocal */
869#define MIPS_HWR_IMPL1 30 /* Implementation dependent */
870#define MIPS_HWR_IMPL2 31 /* Implementation dependent */
871
872/* Bits in HWREna register */
873#define MIPS_HWRENA_CPUNUM (_ULCAST_(1) << MIPS_HWR_CPUNUM)
874#define MIPS_HWRENA_SYNCISTEP (_ULCAST_(1) << MIPS_HWR_SYNCISTEP)
875#define MIPS_HWRENA_CC (_ULCAST_(1) << MIPS_HWR_CC)
876#define MIPS_HWRENA_CCRES (_ULCAST_(1) << MIPS_HWR_CCRES)
877#define MIPS_HWRENA_ULR (_ULCAST_(1) << MIPS_HWR_ULR)
878#define MIPS_HWRENA_IMPL1 (_ULCAST_(1) << MIPS_HWR_IMPL1)
879#define MIPS_HWRENA_IMPL2 (_ULCAST_(1) << MIPS_HWR_IMPL2)
880
Maciej W. Rozyckie08384c2015-04-03 23:23:50 +0100881/*
882 * Bitfields in the TX39 family CP0 Configuration Register 3
883 */
884#define TX39_CONF_ICS_SHIFT 19
885#define TX39_CONF_ICS_MASK 0x00380000
886#define TX39_CONF_ICS_1KB 0x00000000
887#define TX39_CONF_ICS_2KB 0x00080000
888#define TX39_CONF_ICS_4KB 0x00100000
889#define TX39_CONF_ICS_8KB 0x00180000
890#define TX39_CONF_ICS_16KB 0x00200000
891
892#define TX39_CONF_DCS_SHIFT 16
893#define TX39_CONF_DCS_MASK 0x00070000
894#define TX39_CONF_DCS_1KB 0x00000000
895#define TX39_CONF_DCS_2KB 0x00010000
896#define TX39_CONF_DCS_4KB 0x00020000
897#define TX39_CONF_DCS_8KB 0x00030000
898#define TX39_CONF_DCS_16KB 0x00040000
899
900#define TX39_CONF_CWFON 0x00004000
901#define TX39_CONF_WBON 0x00002000
902#define TX39_CONF_RF_SHIFT 10
903#define TX39_CONF_RF_MASK 0x00000c00
904#define TX39_CONF_DOZE 0x00000200
905#define TX39_CONF_HALT 0x00000100
906#define TX39_CONF_LOCK 0x00000080
907#define TX39_CONF_ICE 0x00000020
908#define TX39_CONF_DCE 0x00000010
909#define TX39_CONF_IRSIZE_SHIFT 2
910#define TX39_CONF_IRSIZE_MASK 0x0000000c
911#define TX39_CONF_DRSIZE_SHIFT 0
912#define TX39_CONF_DRSIZE_MASK 0x00000003
913
Joshua Kinard8d5ded12015-06-02 18:21:33 -0400914/*
915 * Interesting Bits in the R10K CP0 Branch Diagnostic Register
916 */
917/* Disable Branch Target Address Cache */
918#define R10K_DIAG_D_BTAC (_ULCAST_(1) << 27)
919/* Enable Branch Prediction Global History */
920#define R10K_DIAG_E_GHIST (_ULCAST_(1) << 26)
921/* Disable Branch Return Cache */
922#define R10K_DIAG_D_BRC (_ULCAST_(1) << 22)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100923
Huacai Chen06e48142016-03-03 09:45:11 +0800924/* Flush ITLB */
925#define LOONGSON_DIAG_ITLB (_ULCAST_(1) << 2)
926/* Flush DTLB */
927#define LOONGSON_DIAG_DTLB (_ULCAST_(1) << 3)
928/* Flush VTLB */
929#define LOONGSON_DIAG_VTLB (_ULCAST_(1) << 12)
930/* Flush FTLB */
931#define LOONGSON_DIAG_FTLB (_ULCAST_(1) << 13)
932
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100933/*
934 * Coprocessor 1 (FPU) register names
935 */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100936#define CP1_REVISION $0
937#define CP1_UFR $1
938#define CP1_UNFR $4
939#define CP1_FCCR $25
940#define CP1_FEXR $26
941#define CP1_FENR $28
942#define CP1_STATUS $31
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100943
944
945/*
946 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
947 */
948#define MIPS_FPIR_S (_ULCAST_(1) << 16)
949#define MIPS_FPIR_D (_ULCAST_(1) << 17)
950#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
951#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
952#define MIPS_FPIR_W (_ULCAST_(1) << 20)
953#define MIPS_FPIR_L (_ULCAST_(1) << 21)
954#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +0100955#define MIPS_FPIR_HAS2008 (_ULCAST_(1) << 23)
956#define MIPS_FPIR_UFRP (_ULCAST_(1) << 28)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100957#define MIPS_FPIR_FREP (_ULCAST_(1) << 29)
958
959/*
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100960 * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
961 */
962#define MIPS_FCCR_CONDX_S 0
963#define MIPS_FCCR_CONDX (_ULCAST_(255) << MIPS_FCCR_CONDX_S)
964#define MIPS_FCCR_COND0_S 0
965#define MIPS_FCCR_COND0 (_ULCAST_(1) << MIPS_FCCR_COND0_S)
966#define MIPS_FCCR_COND1_S 1
967#define MIPS_FCCR_COND1 (_ULCAST_(1) << MIPS_FCCR_COND1_S)
968#define MIPS_FCCR_COND2_S 2
969#define MIPS_FCCR_COND2 (_ULCAST_(1) << MIPS_FCCR_COND2_S)
970#define MIPS_FCCR_COND3_S 3
971#define MIPS_FCCR_COND3 (_ULCAST_(1) << MIPS_FCCR_COND3_S)
972#define MIPS_FCCR_COND4_S 4
973#define MIPS_FCCR_COND4 (_ULCAST_(1) << MIPS_FCCR_COND4_S)
974#define MIPS_FCCR_COND5_S 5
975#define MIPS_FCCR_COND5 (_ULCAST_(1) << MIPS_FCCR_COND5_S)
976#define MIPS_FCCR_COND6_S 6
977#define MIPS_FCCR_COND6 (_ULCAST_(1) << MIPS_FCCR_COND6_S)
978#define MIPS_FCCR_COND7_S 7
979#define MIPS_FCCR_COND7 (_ULCAST_(1) << MIPS_FCCR_COND7_S)
980
981/*
982 * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
983 */
984#define MIPS_FENR_FS_S 2
985#define MIPS_FENR_FS (_ULCAST_(1) << MIPS_FENR_FS_S)
986
987/*
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100988 * FPU Status Register Values
989 */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100990#define FPU_CSR_COND_S 23 /* $fcc0 */
991#define FPU_CSR_COND (_ULCAST_(1) << FPU_CSR_COND_S)
992
993#define FPU_CSR_FS_S 24 /* flush denormalised results to 0 */
994#define FPU_CSR_FS (_ULCAST_(1) << FPU_CSR_FS_S)
995
996#define FPU_CSR_CONDX_S 25 /* $fcc[7:1] */
997#define FPU_CSR_CONDX (_ULCAST_(127) << FPU_CSR_CONDX_S)
998#define FPU_CSR_COND1_S 25 /* $fcc1 */
999#define FPU_CSR_COND1 (_ULCAST_(1) << FPU_CSR_COND1_S)
1000#define FPU_CSR_COND2_S 26 /* $fcc2 */
1001#define FPU_CSR_COND2 (_ULCAST_(1) << FPU_CSR_COND2_S)
1002#define FPU_CSR_COND3_S 27 /* $fcc3 */
1003#define FPU_CSR_COND3 (_ULCAST_(1) << FPU_CSR_COND3_S)
1004#define FPU_CSR_COND4_S 28 /* $fcc4 */
1005#define FPU_CSR_COND4 (_ULCAST_(1) << FPU_CSR_COND4_S)
1006#define FPU_CSR_COND5_S 29 /* $fcc5 */
1007#define FPU_CSR_COND5 (_ULCAST_(1) << FPU_CSR_COND5_S)
1008#define FPU_CSR_COND6_S 30 /* $fcc6 */
1009#define FPU_CSR_COND6 (_ULCAST_(1) << FPU_CSR_COND6_S)
1010#define FPU_CSR_COND7_S 31 /* $fcc7 */
1011#define FPU_CSR_COND7 (_ULCAST_(1) << FPU_CSR_COND7_S)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001012
1013/*
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +01001014 * Bits 22:20 of the FPU Status Register will be read as 0,
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001015 * and should be written as zero.
1016 */
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +01001017#define FPU_CSR_RSVD (_ULCAST_(7) << 20)
1018
1019#define FPU_CSR_ABS2008 (_ULCAST_(1) << 19)
1020#define FPU_CSR_NAN2008 (_ULCAST_(1) << 18)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001021
1022/*
1023 * X the exception cause indicator
1024 * E the exception enable
1025 * S the sticky/flag bit
1026*/
1027#define FPU_CSR_ALL_X 0x0003f000
1028#define FPU_CSR_UNI_X 0x00020000
1029#define FPU_CSR_INV_X 0x00010000
1030#define FPU_CSR_DIV_X 0x00008000
1031#define FPU_CSR_OVF_X 0x00004000
1032#define FPU_CSR_UDF_X 0x00002000
1033#define FPU_CSR_INE_X 0x00001000
1034
1035#define FPU_CSR_ALL_E 0x00000f80
1036#define FPU_CSR_INV_E 0x00000800
1037#define FPU_CSR_DIV_E 0x00000400
1038#define FPU_CSR_OVF_E 0x00000200
1039#define FPU_CSR_UDF_E 0x00000100
1040#define FPU_CSR_INE_E 0x00000080
1041
1042#define FPU_CSR_ALL_S 0x0000007c
1043#define FPU_CSR_INV_S 0x00000040
1044#define FPU_CSR_DIV_S 0x00000020
1045#define FPU_CSR_OVF_S 0x00000010
1046#define FPU_CSR_UDF_S 0x00000008
1047#define FPU_CSR_INE_S 0x00000004
1048
1049/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
1050#define FPU_CSR_RM 0x00000003
1051#define FPU_CSR_RN 0x0 /* nearest */
1052#define FPU_CSR_RZ 0x1 /* towards zero */
1053#define FPU_CSR_RU 0x2 /* towards +Infinity */
1054#define FPU_CSR_RD 0x3 /* towards -Infinity */
1055
1056
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057#ifndef __ASSEMBLY__
1058
1059/*
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001060 * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
Steven J. Hillbfd08ba2013-02-05 16:52:03 -06001061 */
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001062#if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
1063 defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
Steven J. Hillbfd08ba2013-02-05 16:52:03 -06001064#define get_isa16_mode(x) ((x) & 0x1)
1065#define msk_isa16_mode(x) ((x) & ~0x1)
1066#define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001067#else
1068#define get_isa16_mode(x) 0
1069#define msk_isa16_mode(x) (x)
1070#define set_isa16_mode(x) do { } while(0)
1071#endif
Steven J. Hillbfd08ba2013-02-05 16:52:03 -06001072
1073/*
1074 * microMIPS instructions can be 16-bit or 32-bit in length. This
1075 * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
1076 */
1077static inline int mm_insn_16bit(u16 insn)
1078{
1079 u16 opcode = (insn >> 10) & 0x7;
1080
1081 return (opcode >= 1 && opcode <= 3) ? 1 : 0;
1082}
1083
1084/*
James Hogan0dfa1c12016-05-20 23:28:37 +01001085 * Helper macros for generating raw instruction encodings in inline asm.
1086 */
1087#ifdef CONFIG_CPU_MICROMIPS
1088#define _ASM_INSN16_IF_MM(_enc) \
1089 ".insn\n\t" \
1090 ".hword (" #_enc ")\n\t"
1091#define _ASM_INSN32_IF_MM(_enc) \
1092 ".insn\n\t" \
1093 ".hword ((" #_enc ") >> 16)\n\t" \
1094 ".hword ((" #_enc ") & 0xffff)\n\t"
1095#else
1096#define _ASM_INSN_IF_MIPS(_enc) \
1097 ".insn\n\t" \
1098 ".word (" #_enc ")\n\t"
1099#endif
1100
1101#ifndef _ASM_INSN16_IF_MM
1102#define _ASM_INSN16_IF_MM(_enc)
1103#endif
1104#ifndef _ASM_INSN32_IF_MM
1105#define _ASM_INSN32_IF_MM(_enc)
1106#endif
1107#ifndef _ASM_INSN_IF_MIPS
1108#define _ASM_INSN_IF_MIPS(_enc)
1109#endif
1110
1111/*
Leonid Yegoshin198bb4c2013-11-14 16:12:29 +00001112 * TLB Invalidate Flush
1113 */
1114static inline void tlbinvf(void)
1115{
1116 __asm__ __volatile__(
1117 ".set push\n\t"
1118 ".set noreorder\n\t"
James Hoganc84700c2016-05-20 23:28:40 +01001119 "# tlbinvf\n\t"
1120 _ASM_INSN_IF_MIPS(0x42000004)
1121 _ASM_INSN32_IF_MM(0x0000537c)
Leonid Yegoshin198bb4c2013-11-14 16:12:29 +00001122 ".set pop");
1123}
1124
1125
1126/*
Ralf Baechle70342282013-01-22 12:59:30 +01001127 * Functions to access the R10000 performance counters. These are basically
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
1129 * performance counter number encoded into bits 1 ... 5 of the instruction.
1130 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
1131 * disassembler these will look like an access to sel 0 or 1.
1132 */
1133#define read_r10k_perf_cntr(counter) \
1134({ \
1135 unsigned int __res; \
1136 __asm__ __volatile__( \
1137 "mfpc\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +01001138 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 : "i" (counter)); \
1140 \
Ralf Baechle70342282013-01-22 12:59:30 +01001141 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142})
1143
Ralf Baechle70342282013-01-22 12:59:30 +01001144#define write_r10k_perf_cntr(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145do { \
1146 __asm__ __volatile__( \
1147 "mtpc\t%0, %1" \
1148 : \
1149 : "r" (val), "i" (counter)); \
1150} while (0)
1151
1152#define read_r10k_perf_event(counter) \
1153({ \
1154 unsigned int __res; \
1155 __asm__ __volatile__( \
1156 "mfps\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +01001157 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 : "i" (counter)); \
1159 \
Ralf Baechle70342282013-01-22 12:59:30 +01001160 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161})
1162
Ralf Baechle70342282013-01-22 12:59:30 +01001163#define write_r10k_perf_cntl(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164do { \
1165 __asm__ __volatile__( \
1166 "mtps\t%0, %1" \
1167 : \
1168 : "r" (val), "i" (counter)); \
1169} while (0)
1170
1171
1172/*
1173 * Macros to access the system control coprocessor
1174 */
1175
1176#define __read_32bit_c0_register(source, sel) \
Chris Packham82eb8f72015-07-15 10:44:30 +12001177({ unsigned int __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 if (sel == 0) \
1179 __asm__ __volatile__( \
1180 "mfc0\t%0, " #source "\n\t" \
1181 : "=r" (__res)); \
1182 else \
1183 __asm__ __volatile__( \
1184 ".set\tmips32\n\t" \
1185 "mfc0\t%0, " #source ", " #sel "\n\t" \
1186 ".set\tmips0\n\t" \
1187 : "=r" (__res)); \
1188 __res; \
1189})
1190
1191#define __read_64bit_c0_register(source, sel) \
1192({ unsigned long long __res; \
1193 if (sizeof(unsigned long) == 4) \
1194 __res = __read_64bit_c0_split(source, sel); \
1195 else if (sel == 0) \
1196 __asm__ __volatile__( \
1197 ".set\tmips3\n\t" \
1198 "dmfc0\t%0, " #source "\n\t" \
1199 ".set\tmips0" \
1200 : "=r" (__res)); \
1201 else \
1202 __asm__ __volatile__( \
1203 ".set\tmips64\n\t" \
1204 "dmfc0\t%0, " #source ", " #sel "\n\t" \
1205 ".set\tmips0" \
1206 : "=r" (__res)); \
1207 __res; \
1208})
1209
1210#define __write_32bit_c0_register(register, sel, value) \
1211do { \
1212 if (sel == 0) \
1213 __asm__ __volatile__( \
1214 "mtc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001215 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 else \
1217 __asm__ __volatile__( \
1218 ".set\tmips32\n\t" \
1219 "mtc0\t%z0, " #register ", " #sel "\n\t" \
1220 ".set\tmips0" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001221 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222} while (0)
1223
1224#define __write_64bit_c0_register(register, sel, value) \
1225do { \
1226 if (sizeof(unsigned long) == 4) \
1227 __write_64bit_c0_split(register, sel, value); \
1228 else if (sel == 0) \
1229 __asm__ __volatile__( \
1230 ".set\tmips3\n\t" \
1231 "dmtc0\t%z0, " #register "\n\t" \
1232 ".set\tmips0" \
1233 : : "Jr" (value)); \
1234 else \
1235 __asm__ __volatile__( \
1236 ".set\tmips64\n\t" \
1237 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
1238 ".set\tmips0" \
1239 : : "Jr" (value)); \
1240} while (0)
1241
1242#define __read_ulong_c0_register(reg, sel) \
1243 ((sizeof(unsigned long) == 4) ? \
1244 (unsigned long) __read_32bit_c0_register(reg, sel) : \
1245 (unsigned long) __read_64bit_c0_register(reg, sel))
1246
1247#define __write_ulong_c0_register(reg, sel, val) \
1248do { \
1249 if (sizeof(unsigned long) == 4) \
1250 __write_32bit_c0_register(reg, sel, val); \
1251 else \
1252 __write_64bit_c0_register(reg, sel, val); \
1253} while (0)
1254
1255/*
1256 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
1257 */
1258#define __read_32bit_c0_ctrl_register(source) \
Chris Packham82eb8f72015-07-15 10:44:30 +12001259({ unsigned int __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 __asm__ __volatile__( \
1261 "cfc0\t%0, " #source "\n\t" \
1262 : "=r" (__res)); \
1263 __res; \
1264})
1265
1266#define __write_32bit_c0_ctrl_register(register, value) \
1267do { \
1268 __asm__ __volatile__( \
1269 "ctc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001270 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271} while (0)
1272
1273/*
1274 * These versions are only needed for systems with more than 38 bits of
1275 * physical address space running the 32-bit kernel. That's none atm :-)
1276 */
1277#define __read_64bit_c0_split(source, sel) \
1278({ \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001279 unsigned long long __val; \
1280 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001282 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 if (sel == 0) \
1284 __asm__ __volatile__( \
1285 ".set\tmips64\n\t" \
1286 "dmfc0\t%M0, " #source "\n\t" \
1287 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +02001288 "dsra\t%M0, %M0, 32\n\t" \
1289 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001291 : "=r" (__val)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 else \
1293 __asm__ __volatile__( \
1294 ".set\tmips64\n\t" \
1295 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
1296 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +02001297 "dsra\t%M0, %M0, 32\n\t" \
1298 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001300 : "=r" (__val)); \
1301 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001303 __val; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304})
1305
1306#define __write_64bit_c0_split(source, sel, val) \
1307do { \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001308 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001310 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 if (sel == 0) \
1312 __asm__ __volatile__( \
1313 ".set\tmips64\n\t" \
1314 "dsll\t%L0, %L0, 32\n\t" \
1315 "dsrl\t%L0, %L0, 32\n\t" \
1316 "dsll\t%M0, %M0, 32\n\t" \
1317 "or\t%L0, %L0, %M0\n\t" \
1318 "dmtc0\t%L0, " #source "\n\t" \
1319 ".set\tmips0" \
1320 : : "r" (val)); \
1321 else \
1322 __asm__ __volatile__( \
1323 ".set\tmips64\n\t" \
1324 "dsll\t%L0, %L0, 32\n\t" \
1325 "dsrl\t%L0, %L0, 32\n\t" \
1326 "dsll\t%M0, %M0, 32\n\t" \
1327 "or\t%L0, %L0, %M0\n\t" \
1328 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
1329 ".set\tmips0" \
1330 : : "r" (val)); \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001331 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332} while (0)
1333
Steven J. Hill23d06e42014-11-13 09:51:59 -06001334#define __readx_32bit_c0_register(source) \
1335({ \
1336 unsigned int __res; \
1337 \
1338 __asm__ __volatile__( \
1339 " .set push \n" \
1340 " .set noat \n" \
1341 " .set mips32r2 \n" \
Steven J. Hill23d06e42014-11-13 09:51:59 -06001342 " # mfhc0 $1, %1 \n" \
James Hoganc84700c2016-05-20 23:28:40 +01001343 _ASM_INSN_IF_MIPS(0x40410000 | ((%1 & 0x1f) << 11)) \
1344 _ASM_INSN32_IF_MM(0x002000f4 | ((%1 & 0x1f) << 16)) \
Steven J. Hill23d06e42014-11-13 09:51:59 -06001345 " move %0, $1 \n" \
1346 " .set pop \n" \
1347 : "=r" (__res) \
1348 : "i" (source)); \
1349 __res; \
1350})
1351
1352#define __writex_32bit_c0_register(register, value) \
1353do { \
1354 __asm__ __volatile__( \
1355 " .set push \n" \
1356 " .set noat \n" \
1357 " .set mips32r2 \n" \
1358 " move $1, %0 \n" \
1359 " # mthc0 $1, %1 \n" \
James Hoganc84700c2016-05-20 23:28:40 +01001360 _ASM_INSN_IF_MIPS(0x40c10000 | ((%1 & 0x1f) << 11)) \
1361 _ASM_INSN32_IF_MM(0x002002f4 | ((%1 & 0x1f) << 16)) \
Steven J. Hill23d06e42014-11-13 09:51:59 -06001362 " .set pop \n" \
1363 : \
1364 : "r" (value), "i" (register)); \
1365} while (0)
1366
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367#define read_c0_index() __read_32bit_c0_register($0, 0)
1368#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
1369
Ralf Baechle272bace2008-05-26 09:35:47 +01001370#define read_c0_random() __read_32bit_c0_register($1, 0)
1371#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
1372
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
1374#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
1375
Steven J. Hill23d06e42014-11-13 09:51:59 -06001376#define readx_c0_entrylo0() __readx_32bit_c0_register(2)
1377#define writex_c0_entrylo0(val) __writex_32bit_c0_register(2, val)
1378
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
1380#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
1381
Steven J. Hill23d06e42014-11-13 09:51:59 -06001382#define readx_c0_entrylo1() __readx_32bit_c0_register(3)
1383#define writex_c0_entrylo1(val) __writex_32bit_c0_register(3, val)
1384
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385#define read_c0_conf() __read_32bit_c0_register($3, 0)
1386#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
1387
1388#define read_c0_context() __read_ulong_c0_register($4, 0)
1389#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
1390
James Hoganf18bdfa2016-05-11 13:50:52 +01001391#define read_c0_contextconfig() __read_32bit_c0_register($4, 1)
1392#define write_c0_contextconfig(val) __write_32bit_c0_register($4, 1, val)
1393
Ralf Baechlea3692022007-07-10 17:33:02 +01001394#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001395#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
Ralf Baechlea3692022007-07-10 17:33:02 +01001396
James Hoganf18bdfa2016-05-11 13:50:52 +01001397#define read_c0_xcontextconfig() __read_ulong_c0_register($4, 3)
1398#define write_c0_xcontextconfig(val) __write_ulong_c0_register($4, 3, val)
1399
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
1401#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
1402
David Daney9fe2e9d2010-02-10 15:12:45 -08001403#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001404#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
David Daney9fe2e9d2010-02-10 15:12:45 -08001405
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406#define read_c0_wired() __read_32bit_c0_register($6, 0)
1407#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
1408
1409#define read_c0_info() __read_32bit_c0_register($7, 0)
1410
Ralf Baechle70342282013-01-22 12:59:30 +01001411#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
1413
Ralf Baechle15c4f672006-03-29 18:51:06 +01001414#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
1415#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
1416
James Hogane06a1542016-05-11 13:50:51 +01001417#define read_c0_badinstr() __read_32bit_c0_register($8, 1)
1418#define read_c0_badinstrp() __read_32bit_c0_register($8, 2)
1419
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420#define read_c0_count() __read_32bit_c0_register($9, 0)
1421#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
1422
Pete Popovbdf21b12005-07-14 17:47:57 +00001423#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
1424#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
1425
1426#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
1427#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
1428
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
1430#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
1431
James Hoganf913e9e2016-05-11 15:50:28 +01001432#define read_c0_guestctl1() __read_32bit_c0_register($10, 4)
1433#define write_c0_guestctl1(val) __write_32bit_c0_register($10, 4, val)
1434
1435#define read_c0_guestctl2() __read_32bit_c0_register($10, 5)
1436#define write_c0_guestctl2(val) __write_32bit_c0_register($10, 5, val)
1437
1438#define read_c0_guestctl3() __read_32bit_c0_register($10, 6)
1439#define write_c0_guestctl3(val) __write_32bit_c0_register($10, 6, val)
1440
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441#define read_c0_compare() __read_32bit_c0_register($11, 0)
1442#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
1443
James Hoganf913e9e2016-05-11 15:50:28 +01001444#define read_c0_guestctl0ext() __read_32bit_c0_register($11, 4)
1445#define write_c0_guestctl0ext(val) __write_32bit_c0_register($11, 4, val)
1446
Pete Popovbdf21b12005-07-14 17:47:57 +00001447#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
1448#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
1449
1450#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
1451#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
1452
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453#define read_c0_status() __read_32bit_c0_register($12, 0)
Ralf Baechleb633648c52014-05-23 16:29:44 +02001454
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
1456
James Hoganf913e9e2016-05-11 15:50:28 +01001457#define read_c0_guestctl0() __read_32bit_c0_register($12, 6)
1458#define write_c0_guestctl0(val) __write_32bit_c0_register($12, 6, val)
1459
1460#define read_c0_gtoffset() __read_32bit_c0_register($12, 7)
1461#define write_c0_gtoffset(val) __write_32bit_c0_register($12, 7, val)
1462
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463#define read_c0_cause() __read_32bit_c0_register($13, 0)
1464#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
1465
1466#define read_c0_epc() __read_ulong_c0_register($14, 0)
1467#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
1468
1469#define read_c0_prid() __read_32bit_c0_register($15, 0)
1470
Paul Burton4dd8ee52014-01-15 10:31:47 +00001471#define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3)
1472
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473#define read_c0_config() __read_32bit_c0_register($16, 0)
1474#define read_c0_config1() __read_32bit_c0_register($16, 1)
1475#define read_c0_config2() __read_32bit_c0_register($16, 2)
1476#define read_c0_config3() __read_32bit_c0_register($16, 3)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001477#define read_c0_config4() __read_32bit_c0_register($16, 4)
1478#define read_c0_config5() __read_32bit_c0_register($16, 5)
1479#define read_c0_config6() __read_32bit_c0_register($16, 6)
1480#define read_c0_config7() __read_32bit_c0_register($16, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
1482#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
1483#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
1484#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001485#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
1486#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
1487#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
1488#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489
Markos Chandrasb55b9e22014-12-03 12:31:42 +00001490#define read_c0_lladdr() __read_ulong_c0_register($17, 0)
1491#define write_c0_lladdr(val) __write_ulong_c0_register($17, 0, val)
Paul Burtone19d5db2014-07-14 10:32:13 +01001492#define read_c0_maar() __read_ulong_c0_register($17, 1)
1493#define write_c0_maar(val) __write_ulong_c0_register($17, 1, val)
1494#define read_c0_maari() __read_32bit_c0_register($17, 2)
1495#define write_c0_maari(val) __write_32bit_c0_register($17, 2, val)
1496
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001498 * The WatchLo register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 */
1500#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
1501#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
1502#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
1503#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
1504#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
1505#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
1506#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
1507#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
1508#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
1509#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
1510#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
1511#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
1512#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
1513#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
1514#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
1515#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
1516
1517/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001518 * The WatchHi register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 */
1520#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
1521#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
1522#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
1523#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
1524#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
1525#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
1526#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
1527#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
1528
1529#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
1530#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
1531#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
1532#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
1533#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
1534#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
1535#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
1536#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
1537
1538#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
1539#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
1540
1541#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
1542#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1543
1544#define read_c0_framemask() __read_32bit_c0_register($21, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001545#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547#define read_c0_diag() __read_32bit_c0_register($22, 0)
1548#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
1549
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001550/* R10K CP0 Branch Diagnostic register is 64bits wide */
1551#define read_c0_r10k_diag() __read_64bit_c0_register($22, 0)
1552#define write_c0_r10k_diag(val) __write_64bit_c0_register($22, 0, val)
1553
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554#define read_c0_diag1() __read_32bit_c0_register($22, 1)
1555#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
1556
1557#define read_c0_diag2() __read_32bit_c0_register($22, 2)
1558#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
1559
1560#define read_c0_diag3() __read_32bit_c0_register($22, 3)
1561#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
1562
1563#define read_c0_diag4() __read_32bit_c0_register($22, 4)
1564#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
1565
1566#define read_c0_diag5() __read_32bit_c0_register($22, 5)
1567#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1568
1569#define read_c0_debug() __read_32bit_c0_register($23, 0)
1570#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1571
1572#define read_c0_depc() __read_ulong_c0_register($24, 0)
1573#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1574
1575/*
1576 * MIPS32 / MIPS64 performance counters
1577 */
1578#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001579#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001581#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
David Daney4d36f592011-09-24 02:29:55 +02001582#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1583#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001585#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
Ralf Baechle70342282013-01-22 12:59:30 +01001587#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
David Daney4d36f592011-09-24 02:29:55 +02001588#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1589#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
Ralf Baechle70342282013-01-22 12:59:30 +01001591#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
Ralf Baechle70342282013-01-22 12:59:30 +01001593#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
David Daney4d36f592011-09-24 02:29:55 +02001594#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1595#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
Ralf Baechle70342282013-01-22 12:59:30 +01001597#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001599#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
David Daney4d36f592011-09-24 02:29:55 +02001600#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1601#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1604#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1605
1606#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001607#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608
1609#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1610
1611#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001612#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613
1614#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1615#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1616
Ralf Baechle41c594a2006-04-05 09:45:45 +01001617#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1618#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1619
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001620#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1621#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1622
1623#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1624#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1625
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1627#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1628
1629#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1630#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1631
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001632/* MIPSR2 */
Ralf Baechle21a151d2007-10-11 23:46:15 +01001633#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001634#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1635
1636#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1637#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1638
1639#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1640#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1641
1642#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1643#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1644
Ralf Baechle21a151d2007-10-11 23:46:15 +01001645#define read_c0_ebase() __read_32bit_c0_register($15, 1)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001646#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1647
James Hogan37fb60f2016-05-11 13:50:50 +01001648#define read_c0_ebase_64() __read_64bit_c0_register($15, 1)
1649#define write_c0_ebase_64(val) __write_64bit_c0_register($15, 1, val)
1650
James Hogan9b3274b2015-02-02 11:45:08 +00001651#define read_c0_cdmmbase() __read_ulong_c0_register($15, 2)
1652#define write_c0_cdmmbase(val) __write_ulong_c0_register($15, 2, val)
1653
Steven J. Hill4a0156f2013-11-14 16:12:24 +00001654/* MIPSR3 */
1655#define read_c0_segctl0() __read_32bit_c0_register($5, 2)
1656#define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
1657
1658#define read_c0_segctl1() __read_32bit_c0_register($5, 3)
1659#define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
1660
1661#define read_c0_segctl2() __read_32bit_c0_register($5, 4)
1662#define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
David Daneyed918c22008-12-11 15:33:24 -08001663
Markos Chandras87d08bc2014-07-14 10:14:04 +01001664/* Hardware Page Table Walker */
1665#define read_c0_pwbase() __read_ulong_c0_register($5, 5)
1666#define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val)
1667
1668#define read_c0_pwfield() __read_ulong_c0_register($5, 6)
1669#define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val)
1670
1671#define read_c0_pwsize() __read_ulong_c0_register($5, 7)
1672#define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val)
1673
1674#define read_c0_pwctl() __read_32bit_c0_register($6, 6)
1675#define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val)
1676
Huacai Chen380cd582016-03-03 09:45:12 +08001677#define read_c0_pgd() __read_64bit_c0_register($9, 7)
1678#define write_c0_pgd(val) __write_64bit_c0_register($9, 7, val)
1679
1680#define read_c0_kpgd() __read_64bit_c0_register($31, 7)
1681#define write_c0_kpgd(val) __write_64bit_c0_register($31, 7, val)
1682
David Daneyed918c22008-12-11 15:33:24 -08001683/* Cavium OCTEON (cnMIPS) */
1684#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1685#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1686
1687#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1688#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1689
1690#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001691#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
David Daneyed918c22008-12-11 15:33:24 -08001692/*
Ralf Baechle70342282013-01-22 12:59:30 +01001693 * The cacheerr registers are not standardized. On OCTEON, they are
David Daneyed918c22008-12-11 15:33:24 -08001694 * 64 bits wide.
1695 */
1696#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1697#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1698
1699#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1700#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1701
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001702/* BMIPS3300 */
1703#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1704#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1705
1706#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1707#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1708
1709#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1710#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1711
Kevin Cernekee020232f2011-11-16 01:25:44 +00001712/* BMIPS43xx */
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001713#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1714#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1715
1716#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1717#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1718
1719#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1720#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1721
1722#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1723#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1724
1725#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1726#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1727
1728/* BMIPS5000 */
1729#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1730#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1731
1732#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1733#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1734
1735#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1736#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1737
1738#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1739#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1740
1741#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1742#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1743
1744#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1745#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1746
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747/*
James Hogan7eb91112016-05-11 15:50:29 +01001748 * Macros to access the guest system control coprocessor
1749 */
1750
James Hoganbad50d72016-05-16 12:50:04 +01001751#ifdef TOOLCHAIN_SUPPORTS_VIRT
1752
James Hogan7eb91112016-05-11 15:50:29 +01001753#define __read_32bit_gc0_register(source, sel) \
1754({ int __res; \
1755 __asm__ __volatile__( \
1756 ".set\tpush\n\t" \
1757 ".set\tmips32r2\n\t" \
1758 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001759 "mfgc0\t%0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001760 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001761 : "=r" (__res) \
1762 : "i" (source), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001763 __res; \
1764})
1765
1766#define __read_64bit_gc0_register(source, sel) \
1767({ unsigned long long __res; \
1768 __asm__ __volatile__( \
1769 ".set\tpush\n\t" \
1770 ".set\tmips64r2\n\t" \
1771 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001772 "dmfgc0\t%0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001773 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001774 : "=r" (__res) \
1775 : "i" (source), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001776 __res; \
1777})
1778
1779#define __write_32bit_gc0_register(register, sel, value) \
1780do { \
1781 __asm__ __volatile__( \
1782 ".set\tpush\n\t" \
1783 ".set\tmips32r2\n\t" \
1784 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001785 "mtgc0\t%z0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001786 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001787 : : "Jr" ((unsigned int)(value)), \
1788 "i" (register), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001789} while (0)
1790
1791#define __write_64bit_gc0_register(register, sel, value) \
1792do { \
1793 __asm__ __volatile__( \
1794 ".set\tpush\n\t" \
1795 ".set\tmips64r2\n\t" \
1796 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001797 "dmtgc0\t%z0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001798 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001799 : : "Jr" (value), \
1800 "i" (register), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001801} while (0)
1802
James Hoganbad50d72016-05-16 12:50:04 +01001803#else /* TOOLCHAIN_SUPPORTS_VIRT */
1804
1805#define __read_32bit_gc0_register(source, sel) \
1806({ int __res; \
1807 __asm__ __volatile__( \
1808 ".set\tpush\n\t" \
1809 ".set\tnoat\n\t" \
1810 "# mfgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001811 _ASM_INSN_IF_MIPS(0x40610000 | %1 << 11 | %2) \
1812 _ASM_INSN32_IF_MM(0x002004fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001813 "move\t%0, $1\n\t" \
1814 ".set\tpop" \
1815 : "=r" (__res) \
1816 : "i" (source), "i" (sel)); \
1817 __res; \
1818})
1819
1820#define __read_64bit_gc0_register(source, sel) \
1821({ unsigned long long __res; \
1822 __asm__ __volatile__( \
1823 ".set\tpush\n\t" \
1824 ".set\tnoat\n\t" \
1825 "# dmfgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001826 _ASM_INSN_IF_MIPS(0x40610100 | %1 << 11 | %2) \
1827 _ASM_INSN32_IF_MM(0x582004fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001828 "move\t%0, $1\n\t" \
1829 ".set\tpop" \
1830 : "=r" (__res) \
1831 : "i" (source), "i" (sel)); \
1832 __res; \
1833})
1834
1835#define __write_32bit_gc0_register(register, sel, value) \
1836do { \
1837 __asm__ __volatile__( \
1838 ".set\tpush\n\t" \
1839 ".set\tnoat\n\t" \
James Hoganf03984c2016-05-18 17:04:38 +01001840 "move\t$1, %z0\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001841 "# mtgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001842 _ASM_INSN_IF_MIPS(0x40610200 | %1 << 11 | %2) \
1843 _ASM_INSN32_IF_MM(0x002006fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001844 ".set\tpop" \
1845 : : "Jr" ((unsigned int)(value)), \
1846 "i" (register), "i" (sel)); \
1847} while (0)
1848
1849#define __write_64bit_gc0_register(register, sel, value) \
1850do { \
1851 __asm__ __volatile__( \
1852 ".set\tpush\n\t" \
1853 ".set\tnoat\n\t" \
James Hoganf03984c2016-05-18 17:04:38 +01001854 "move\t$1, %z0\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001855 "# dmtgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001856 _ASM_INSN_IF_MIPS(0x40610300 | %1 << 11 | %2) \
1857 _ASM_INSN32_IF_MM(0x582006fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001858 ".set\tpop" \
1859 : : "Jr" (value), \
1860 "i" (register), "i" (sel)); \
1861} while (0)
1862
1863#endif /* !TOOLCHAIN_SUPPORTS_VIRT */
1864
James Hogan7eb91112016-05-11 15:50:29 +01001865#define __read_ulong_gc0_register(reg, sel) \
1866 ((sizeof(unsigned long) == 4) ? \
1867 (unsigned long) __read_32bit_gc0_register(reg, sel) : \
1868 (unsigned long) __read_64bit_gc0_register(reg, sel))
1869
1870#define __write_ulong_gc0_register(reg, sel, val) \
1871do { \
1872 if (sizeof(unsigned long) == 4) \
1873 __write_32bit_gc0_register(reg, sel, val); \
1874 else \
1875 __write_64bit_gc0_register(reg, sel, val); \
1876} while (0)
1877
James Hoganbad50d72016-05-16 12:50:04 +01001878#define read_gc0_index() __read_32bit_gc0_register(0, 0)
1879#define write_gc0_index(val) __write_32bit_gc0_register(0, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001880
James Hoganbad50d72016-05-16 12:50:04 +01001881#define read_gc0_entrylo0() __read_ulong_gc0_register(2, 0)
1882#define write_gc0_entrylo0(val) __write_ulong_gc0_register(2, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001883
James Hoganbad50d72016-05-16 12:50:04 +01001884#define read_gc0_entrylo1() __read_ulong_gc0_register(3, 0)
1885#define write_gc0_entrylo1(val) __write_ulong_gc0_register(3, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001886
James Hoganbad50d72016-05-16 12:50:04 +01001887#define read_gc0_context() __read_ulong_gc0_register(4, 0)
1888#define write_gc0_context(val) __write_ulong_gc0_register(4, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001889
James Hoganbad50d72016-05-16 12:50:04 +01001890#define read_gc0_contextconfig() __read_32bit_gc0_register(4, 1)
1891#define write_gc0_contextconfig(val) __write_32bit_gc0_register(4, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001892
James Hoganbad50d72016-05-16 12:50:04 +01001893#define read_gc0_userlocal() __read_ulong_gc0_register(4, 2)
1894#define write_gc0_userlocal(val) __write_ulong_gc0_register(4, 2, val)
James Hogan7eb91112016-05-11 15:50:29 +01001895
James Hoganbad50d72016-05-16 12:50:04 +01001896#define read_gc0_xcontextconfig() __read_ulong_gc0_register(4, 3)
1897#define write_gc0_xcontextconfig(val) __write_ulong_gc0_register(4, 3, val)
James Hogan7eb91112016-05-11 15:50:29 +01001898
James Hoganbad50d72016-05-16 12:50:04 +01001899#define read_gc0_pagemask() __read_32bit_gc0_register(5, 0)
1900#define write_gc0_pagemask(val) __write_32bit_gc0_register(5, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001901
James Hoganbad50d72016-05-16 12:50:04 +01001902#define read_gc0_pagegrain() __read_32bit_gc0_register(5, 1)
1903#define write_gc0_pagegrain(val) __write_32bit_gc0_register(5, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001904
James Hoganbad50d72016-05-16 12:50:04 +01001905#define read_gc0_segctl0() __read_ulong_gc0_register(5, 2)
1906#define write_gc0_segctl0(val) __write_ulong_gc0_register(5, 2, val)
James Hogan7eb91112016-05-11 15:50:29 +01001907
James Hoganbad50d72016-05-16 12:50:04 +01001908#define read_gc0_segctl1() __read_ulong_gc0_register(5, 3)
1909#define write_gc0_segctl1(val) __write_ulong_gc0_register(5, 3, val)
James Hogan7eb91112016-05-11 15:50:29 +01001910
James Hoganbad50d72016-05-16 12:50:04 +01001911#define read_gc0_segctl2() __read_ulong_gc0_register(5, 4)
1912#define write_gc0_segctl2(val) __write_ulong_gc0_register(5, 4, val)
James Hogan7eb91112016-05-11 15:50:29 +01001913
James Hoganbad50d72016-05-16 12:50:04 +01001914#define read_gc0_pwbase() __read_ulong_gc0_register(5, 5)
1915#define write_gc0_pwbase(val) __write_ulong_gc0_register(5, 5, val)
James Hogan7eb91112016-05-11 15:50:29 +01001916
James Hoganbad50d72016-05-16 12:50:04 +01001917#define read_gc0_pwfield() __read_ulong_gc0_register(5, 6)
1918#define write_gc0_pwfield(val) __write_ulong_gc0_register(5, 6, val)
James Hogan7eb91112016-05-11 15:50:29 +01001919
James Hoganbad50d72016-05-16 12:50:04 +01001920#define read_gc0_pwsize() __read_ulong_gc0_register(5, 7)
1921#define write_gc0_pwsize(val) __write_ulong_gc0_register(5, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01001922
James Hoganbad50d72016-05-16 12:50:04 +01001923#define read_gc0_wired() __read_32bit_gc0_register(6, 0)
1924#define write_gc0_wired(val) __write_32bit_gc0_register(6, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001925
James Hoganbad50d72016-05-16 12:50:04 +01001926#define read_gc0_pwctl() __read_32bit_gc0_register(6, 6)
1927#define write_gc0_pwctl(val) __write_32bit_gc0_register(6, 6, val)
James Hogan7eb91112016-05-11 15:50:29 +01001928
James Hoganbad50d72016-05-16 12:50:04 +01001929#define read_gc0_hwrena() __read_32bit_gc0_register(7, 0)
1930#define write_gc0_hwrena(val) __write_32bit_gc0_register(7, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001931
James Hoganbad50d72016-05-16 12:50:04 +01001932#define read_gc0_badvaddr() __read_ulong_gc0_register(8, 0)
1933#define write_gc0_badvaddr(val) __write_ulong_gc0_register(8, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001934
James Hoganbad50d72016-05-16 12:50:04 +01001935#define read_gc0_badinstr() __read_32bit_gc0_register(8, 1)
1936#define write_gc0_badinstr(val) __write_32bit_gc0_register(8, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001937
James Hoganbad50d72016-05-16 12:50:04 +01001938#define read_gc0_badinstrp() __read_32bit_gc0_register(8, 2)
1939#define write_gc0_badinstrp(val) __write_32bit_gc0_register(8, 2, val)
James Hogan7eb91112016-05-11 15:50:29 +01001940
James Hoganbad50d72016-05-16 12:50:04 +01001941#define read_gc0_count() __read_32bit_gc0_register(9, 0)
James Hogan7eb91112016-05-11 15:50:29 +01001942
James Hoganbad50d72016-05-16 12:50:04 +01001943#define read_gc0_entryhi() __read_ulong_gc0_register(10, 0)
1944#define write_gc0_entryhi(val) __write_ulong_gc0_register(10, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001945
James Hoganbad50d72016-05-16 12:50:04 +01001946#define read_gc0_compare() __read_32bit_gc0_register(11, 0)
1947#define write_gc0_compare(val) __write_32bit_gc0_register(11, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001948
James Hoganbad50d72016-05-16 12:50:04 +01001949#define read_gc0_status() __read_32bit_gc0_register(12, 0)
1950#define write_gc0_status(val) __write_32bit_gc0_register(12, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001951
James Hoganbad50d72016-05-16 12:50:04 +01001952#define read_gc0_intctl() __read_32bit_gc0_register(12, 1)
1953#define write_gc0_intctl(val) __write_32bit_gc0_register(12, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001954
James Hoganbad50d72016-05-16 12:50:04 +01001955#define read_gc0_cause() __read_32bit_gc0_register(13, 0)
1956#define write_gc0_cause(val) __write_32bit_gc0_register(13, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001957
James Hoganbad50d72016-05-16 12:50:04 +01001958#define read_gc0_epc() __read_ulong_gc0_register(14, 0)
1959#define write_gc0_epc(val) __write_ulong_gc0_register(14, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001960
James Hoganbad50d72016-05-16 12:50:04 +01001961#define read_gc0_ebase() __read_32bit_gc0_register(15, 1)
1962#define write_gc0_ebase(val) __write_32bit_gc0_register(15, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001963
James Hoganbad50d72016-05-16 12:50:04 +01001964#define read_gc0_ebase_64() __read_64bit_gc0_register(15, 1)
1965#define write_gc0_ebase_64(val) __write_64bit_gc0_register(15, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001966
James Hoganbad50d72016-05-16 12:50:04 +01001967#define read_gc0_config() __read_32bit_gc0_register(16, 0)
1968#define read_gc0_config1() __read_32bit_gc0_register(16, 1)
1969#define read_gc0_config2() __read_32bit_gc0_register(16, 2)
1970#define read_gc0_config3() __read_32bit_gc0_register(16, 3)
1971#define read_gc0_config4() __read_32bit_gc0_register(16, 4)
1972#define read_gc0_config5() __read_32bit_gc0_register(16, 5)
1973#define read_gc0_config6() __read_32bit_gc0_register(16, 6)
1974#define read_gc0_config7() __read_32bit_gc0_register(16, 7)
1975#define write_gc0_config(val) __write_32bit_gc0_register(16, 0, val)
1976#define write_gc0_config1(val) __write_32bit_gc0_register(16, 1, val)
1977#define write_gc0_config2(val) __write_32bit_gc0_register(16, 2, val)
1978#define write_gc0_config3(val) __write_32bit_gc0_register(16, 3, val)
1979#define write_gc0_config4(val) __write_32bit_gc0_register(16, 4, val)
1980#define write_gc0_config5(val) __write_32bit_gc0_register(16, 5, val)
1981#define write_gc0_config6(val) __write_32bit_gc0_register(16, 6, val)
1982#define write_gc0_config7(val) __write_32bit_gc0_register(16, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01001983
James Hoganbad50d72016-05-16 12:50:04 +01001984#define read_gc0_watchlo0() __read_ulong_gc0_register(18, 0)
1985#define read_gc0_watchlo1() __read_ulong_gc0_register(18, 1)
1986#define read_gc0_watchlo2() __read_ulong_gc0_register(18, 2)
1987#define read_gc0_watchlo3() __read_ulong_gc0_register(18, 3)
1988#define read_gc0_watchlo4() __read_ulong_gc0_register(18, 4)
1989#define read_gc0_watchlo5() __read_ulong_gc0_register(18, 5)
1990#define read_gc0_watchlo6() __read_ulong_gc0_register(18, 6)
1991#define read_gc0_watchlo7() __read_ulong_gc0_register(18, 7)
1992#define write_gc0_watchlo0(val) __write_ulong_gc0_register(18, 0, val)
1993#define write_gc0_watchlo1(val) __write_ulong_gc0_register(18, 1, val)
1994#define write_gc0_watchlo2(val) __write_ulong_gc0_register(18, 2, val)
1995#define write_gc0_watchlo3(val) __write_ulong_gc0_register(18, 3, val)
1996#define write_gc0_watchlo4(val) __write_ulong_gc0_register(18, 4, val)
1997#define write_gc0_watchlo5(val) __write_ulong_gc0_register(18, 5, val)
1998#define write_gc0_watchlo6(val) __write_ulong_gc0_register(18, 6, val)
1999#define write_gc0_watchlo7(val) __write_ulong_gc0_register(18, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002000
James Hoganbad50d72016-05-16 12:50:04 +01002001#define read_gc0_watchhi0() __read_32bit_gc0_register(19, 0)
2002#define read_gc0_watchhi1() __read_32bit_gc0_register(19, 1)
2003#define read_gc0_watchhi2() __read_32bit_gc0_register(19, 2)
2004#define read_gc0_watchhi3() __read_32bit_gc0_register(19, 3)
2005#define read_gc0_watchhi4() __read_32bit_gc0_register(19, 4)
2006#define read_gc0_watchhi5() __read_32bit_gc0_register(19, 5)
2007#define read_gc0_watchhi6() __read_32bit_gc0_register(19, 6)
2008#define read_gc0_watchhi7() __read_32bit_gc0_register(19, 7)
2009#define write_gc0_watchhi0(val) __write_32bit_gc0_register(19, 0, val)
2010#define write_gc0_watchhi1(val) __write_32bit_gc0_register(19, 1, val)
2011#define write_gc0_watchhi2(val) __write_32bit_gc0_register(19, 2, val)
2012#define write_gc0_watchhi3(val) __write_32bit_gc0_register(19, 3, val)
2013#define write_gc0_watchhi4(val) __write_32bit_gc0_register(19, 4, val)
2014#define write_gc0_watchhi5(val) __write_32bit_gc0_register(19, 5, val)
2015#define write_gc0_watchhi6(val) __write_32bit_gc0_register(19, 6, val)
2016#define write_gc0_watchhi7(val) __write_32bit_gc0_register(19, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002017
James Hoganbad50d72016-05-16 12:50:04 +01002018#define read_gc0_xcontext() __read_ulong_gc0_register(20, 0)
2019#define write_gc0_xcontext(val) __write_ulong_gc0_register(20, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002020
James Hoganbad50d72016-05-16 12:50:04 +01002021#define read_gc0_perfctrl0() __read_32bit_gc0_register(25, 0)
2022#define write_gc0_perfctrl0(val) __write_32bit_gc0_register(25, 0, val)
2023#define read_gc0_perfcntr0() __read_32bit_gc0_register(25, 1)
2024#define write_gc0_perfcntr0(val) __write_32bit_gc0_register(25, 1, val)
2025#define read_gc0_perfcntr0_64() __read_64bit_gc0_register(25, 1)
2026#define write_gc0_perfcntr0_64(val) __write_64bit_gc0_register(25, 1, val)
2027#define read_gc0_perfctrl1() __read_32bit_gc0_register(25, 2)
2028#define write_gc0_perfctrl1(val) __write_32bit_gc0_register(25, 2, val)
2029#define read_gc0_perfcntr1() __read_32bit_gc0_register(25, 3)
2030#define write_gc0_perfcntr1(val) __write_32bit_gc0_register(25, 3, val)
2031#define read_gc0_perfcntr1_64() __read_64bit_gc0_register(25, 3)
2032#define write_gc0_perfcntr1_64(val) __write_64bit_gc0_register(25, 3, val)
2033#define read_gc0_perfctrl2() __read_32bit_gc0_register(25, 4)
2034#define write_gc0_perfctrl2(val) __write_32bit_gc0_register(25, 4, val)
2035#define read_gc0_perfcntr2() __read_32bit_gc0_register(25, 5)
2036#define write_gc0_perfcntr2(val) __write_32bit_gc0_register(25, 5, val)
2037#define read_gc0_perfcntr2_64() __read_64bit_gc0_register(25, 5)
2038#define write_gc0_perfcntr2_64(val) __write_64bit_gc0_register(25, 5, val)
2039#define read_gc0_perfctrl3() __read_32bit_gc0_register(25, 6)
2040#define write_gc0_perfctrl3(val) __write_32bit_gc0_register(25, 6, val)
2041#define read_gc0_perfcntr3() __read_32bit_gc0_register(25, 7)
2042#define write_gc0_perfcntr3(val) __write_32bit_gc0_register(25, 7, val)
2043#define read_gc0_perfcntr3_64() __read_64bit_gc0_register(25, 7)
2044#define write_gc0_perfcntr3_64(val) __write_64bit_gc0_register(25, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002045
James Hoganbad50d72016-05-16 12:50:04 +01002046#define read_gc0_errorepc() __read_ulong_gc0_register(30, 0)
2047#define write_gc0_errorepc(val) __write_ulong_gc0_register(30, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002048
James Hoganbad50d72016-05-16 12:50:04 +01002049#define read_gc0_kscratch1() __read_ulong_gc0_register(31, 2)
2050#define read_gc0_kscratch2() __read_ulong_gc0_register(31, 3)
2051#define read_gc0_kscratch3() __read_ulong_gc0_register(31, 4)
2052#define read_gc0_kscratch4() __read_ulong_gc0_register(31, 5)
2053#define read_gc0_kscratch5() __read_ulong_gc0_register(31, 6)
2054#define read_gc0_kscratch6() __read_ulong_gc0_register(31, 7)
2055#define write_gc0_kscratch1(val) __write_ulong_gc0_register(31, 2, val)
2056#define write_gc0_kscratch2(val) __write_ulong_gc0_register(31, 3, val)
2057#define write_gc0_kscratch3(val) __write_ulong_gc0_register(31, 4, val)
2058#define write_gc0_kscratch4(val) __write_ulong_gc0_register(31, 5, val)
2059#define write_gc0_kscratch5(val) __write_ulong_gc0_register(31, 6, val)
2060#define write_gc0_kscratch6(val) __write_ulong_gc0_register(31, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002061
2062/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 * Macros to access the floating point coprocessor control registers
2064 */
Manuel Lauss842dfc12014-11-07 14:13:54 +01002065#define _read_32bit_cp1_register(source, gas_hardfloat) \
Steven J. Hillb9688312013-01-12 23:29:27 +00002066({ \
Ralf Baechlec46a2f02015-07-15 11:48:15 +02002067 unsigned int __res; \
Steven J. Hillb9688312013-01-12 23:29:27 +00002068 \
2069 __asm__ __volatile__( \
2070 " .set push \n" \
2071 " .set reorder \n" \
2072 " # gas fails to assemble cfc1 for some archs, \n" \
2073 " # like Octeon. \n" \
2074 " .set mips1 \n" \
Manuel Lauss842dfc12014-11-07 14:13:54 +01002075 " "STR(gas_hardfloat)" \n" \
Steven J. Hillb9688312013-01-12 23:29:27 +00002076 " cfc1 %0,"STR(source)" \n" \
2077 " .set pop \n" \
2078 : "=r" (__res)); \
2079 __res; \
2080})
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081
James Hogan5e320332015-01-30 15:40:19 +00002082#define _write_32bit_cp1_register(dest, val, gas_hardfloat) \
2083do { \
2084 __asm__ __volatile__( \
2085 " .set push \n" \
2086 " .set reorder \n" \
2087 " "STR(gas_hardfloat)" \n" \
2088 " ctc1 %0,"STR(dest)" \n" \
2089 " .set pop \n" \
2090 : : "r" (val)); \
2091} while (0)
2092
Manuel Lauss842dfc12014-11-07 14:13:54 +01002093#ifdef GAS_HAS_SET_HARDFLOAT
2094#define read_32bit_cp1_register(source) \
2095 _read_32bit_cp1_register(source, .set hardfloat)
James Hogan5e320332015-01-30 15:40:19 +00002096#define write_32bit_cp1_register(dest, val) \
2097 _write_32bit_cp1_register(dest, val, .set hardfloat)
Manuel Lauss842dfc12014-11-07 14:13:54 +01002098#else
2099#define read_32bit_cp1_register(source) \
2100 _read_32bit_cp1_register(source, )
James Hogan5e320332015-01-30 15:40:19 +00002101#define write_32bit_cp1_register(dest, val) \
2102 _write_32bit_cp1_register(dest, val, )
Manuel Lauss842dfc12014-11-07 14:13:54 +01002103#endif
2104
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002105#ifdef HAVE_AS_DSP
2106#define rddsp(mask) \
2107({ \
2108 unsigned int __dspctl; \
2109 \
2110 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002111 " .set push \n" \
2112 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002113 " rddsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002114 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002115 : "=r" (__dspctl) \
2116 : "i" (mask)); \
2117 __dspctl; \
2118})
2119
2120#define wrdsp(val, mask) \
2121do { \
2122 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002123 " .set push \n" \
2124 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002125 " wrdsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002126 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002127 : \
2128 : "r" (val), "i" (mask)); \
2129} while (0)
2130
Florian Fainelli63c2b682013-03-18 15:56:10 +00002131#define mflo0() \
2132({ \
2133 long mflo0; \
2134 __asm__( \
2135 " .set push \n" \
2136 " .set dsp \n" \
2137 " mflo %0, $ac0 \n" \
2138 " .set pop \n" \
2139 : "=r" (mflo0)); \
2140 mflo0; \
2141})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002142
Florian Fainelli63c2b682013-03-18 15:56:10 +00002143#define mflo1() \
2144({ \
2145 long mflo1; \
2146 __asm__( \
2147 " .set push \n" \
2148 " .set dsp \n" \
2149 " mflo %0, $ac1 \n" \
2150 " .set pop \n" \
2151 : "=r" (mflo1)); \
2152 mflo1; \
2153})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002154
Florian Fainelli63c2b682013-03-18 15:56:10 +00002155#define mflo2() \
2156({ \
2157 long mflo2; \
2158 __asm__( \
2159 " .set push \n" \
2160 " .set dsp \n" \
2161 " mflo %0, $ac2 \n" \
2162 " .set pop \n" \
2163 : "=r" (mflo2)); \
2164 mflo2; \
2165})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002166
Florian Fainelli63c2b682013-03-18 15:56:10 +00002167#define mflo3() \
2168({ \
2169 long mflo3; \
2170 __asm__( \
2171 " .set push \n" \
2172 " .set dsp \n" \
2173 " mflo %0, $ac3 \n" \
2174 " .set pop \n" \
2175 : "=r" (mflo3)); \
2176 mflo3; \
2177})
2178
2179#define mfhi0() \
2180({ \
2181 long mfhi0; \
2182 __asm__( \
2183 " .set push \n" \
2184 " .set dsp \n" \
2185 " mfhi %0, $ac0 \n" \
2186 " .set pop \n" \
2187 : "=r" (mfhi0)); \
2188 mfhi0; \
2189})
2190
2191#define mfhi1() \
2192({ \
2193 long mfhi1; \
2194 __asm__( \
2195 " .set push \n" \
2196 " .set dsp \n" \
2197 " mfhi %0, $ac1 \n" \
2198 " .set pop \n" \
2199 : "=r" (mfhi1)); \
2200 mfhi1; \
2201})
2202
2203#define mfhi2() \
2204({ \
2205 long mfhi2; \
2206 __asm__( \
2207 " .set push \n" \
2208 " .set dsp \n" \
2209 " mfhi %0, $ac2 \n" \
2210 " .set pop \n" \
2211 : "=r" (mfhi2)); \
2212 mfhi2; \
2213})
2214
2215#define mfhi3() \
2216({ \
2217 long mfhi3; \
2218 __asm__( \
2219 " .set push \n" \
2220 " .set dsp \n" \
2221 " mfhi %0, $ac3 \n" \
2222 " .set pop \n" \
2223 : "=r" (mfhi3)); \
2224 mfhi3; \
2225})
2226
2227
2228#define mtlo0(x) \
2229({ \
2230 __asm__( \
2231 " .set push \n" \
2232 " .set dsp \n" \
2233 " mtlo %0, $ac0 \n" \
2234 " .set pop \n" \
2235 : \
2236 : "r" (x)); \
2237})
2238
2239#define mtlo1(x) \
2240({ \
2241 __asm__( \
2242 " .set push \n" \
2243 " .set dsp \n" \
2244 " mtlo %0, $ac1 \n" \
2245 " .set pop \n" \
2246 : \
2247 : "r" (x)); \
2248})
2249
2250#define mtlo2(x) \
2251({ \
2252 __asm__( \
2253 " .set push \n" \
2254 " .set dsp \n" \
2255 " mtlo %0, $ac2 \n" \
2256 " .set pop \n" \
2257 : \
2258 : "r" (x)); \
2259})
2260
2261#define mtlo3(x) \
2262({ \
2263 __asm__( \
2264 " .set push \n" \
2265 " .set dsp \n" \
2266 " mtlo %0, $ac3 \n" \
2267 " .set pop \n" \
2268 : \
2269 : "r" (x)); \
2270})
2271
2272#define mthi0(x) \
2273({ \
2274 __asm__( \
2275 " .set push \n" \
2276 " .set dsp \n" \
2277 " mthi %0, $ac0 \n" \
2278 " .set pop \n" \
2279 : \
2280 : "r" (x)); \
2281})
2282
2283#define mthi1(x) \
2284({ \
2285 __asm__( \
2286 " .set push \n" \
2287 " .set dsp \n" \
2288 " mthi %0, $ac1 \n" \
2289 " .set pop \n" \
2290 : \
2291 : "r" (x)); \
2292})
2293
2294#define mthi2(x) \
2295({ \
2296 __asm__( \
2297 " .set push \n" \
2298 " .set dsp \n" \
2299 " mthi %0, $ac2 \n" \
2300 " .set pop \n" \
2301 : \
2302 : "r" (x)); \
2303})
2304
2305#define mthi3(x) \
2306({ \
2307 __asm__( \
2308 " .set push \n" \
2309 " .set dsp \n" \
2310 " mthi %0, $ac3 \n" \
2311 " .set pop \n" \
2312 : \
2313 : "r" (x)); \
2314})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002315
2316#else
2317
Steven J. Hilld0c1b472012-12-07 03:53:29 +00002318#define rddsp(mask) \
2319({ \
2320 unsigned int __res; \
2321 \
2322 __asm__ __volatile__( \
2323 " .set push \n" \
2324 " .set noat \n" \
2325 " # rddsp $1, %x1 \n" \
James Hogan5aadab02016-05-20 23:28:41 +01002326 _ASM_INSN_IF_MIPS(0x7c000cb8 | (%x1 << 16)) \
2327 _ASM_INSN32_IF_MM(0x0020067c | (%x1 << 14)) \
Steven J. Hilld0c1b472012-12-07 03:53:29 +00002328 " move %0, $1 \n" \
2329 " .set pop \n" \
2330 : "=r" (__res) \
2331 : "i" (mask)); \
2332 __res; \
2333})
2334
2335#define wrdsp(val, mask) \
2336do { \
2337 __asm__ __volatile__( \
2338 " .set push \n" \
2339 " .set noat \n" \
2340 " move $1, %0 \n" \
2341 " # wrdsp $1, %x1 \n" \
James Hogan5aadab02016-05-20 23:28:41 +01002342 _ASM_INSN_IF_MIPS(0x7c2004f8 | (%x1 << 11)) \
2343 _ASM_INSN32_IF_MM(0x0020167c | (%x1 << 14)) \
Steven J. Hilld0c1b472012-12-07 03:53:29 +00002344 " .set pop \n" \
2345 : \
2346 : "r" (val), "i" (mask)); \
2347} while (0)
2348
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002349#define _dsp_mfxxx(ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002350({ \
2351 unsigned long __treg; \
2352 \
2353 __asm__ __volatile__( \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002354 " .set push \n" \
2355 " .set noat \n" \
James Hogan5aadab02016-05-20 23:28:41 +01002356 _ASM_INSN_IF_MIPS(0x00000810 | %X1) \
2357 _ASM_INSN32_IF_MM(0x0001007c | %x1) \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002358 " move %0, $1 \n" \
2359 " .set pop \n" \
2360 : "=r" (__treg) \
2361 : "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002362 __treg; \
2363})
2364
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002365#define _dsp_mtxxx(val, ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002366do { \
2367 __asm__ __volatile__( \
2368 " .set push \n" \
2369 " .set noat \n" \
2370 " move $1, %0 \n" \
James Hogan5aadab02016-05-20 23:28:41 +01002371 _ASM_INSN_IF_MIPS(0x00200011 | %X1) \
2372 _ASM_INSN32_IF_MM(0x0001207c | %x1) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002373 " .set pop \n" \
2374 : \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002375 : "r" (val), "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002376} while (0)
2377
James Hogan5aadab02016-05-20 23:28:41 +01002378#ifdef CONFIG_CPU_MICROMIPS
2379
2380#define _dsp_mflo(reg) _dsp_mfxxx((reg << 14) | 0x1000)
2381#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 14) | 0x0000)
2382
2383#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x1000))
2384#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x0000))
2385
2386#else /* !CONFIG_CPU_MICROMIPS */
2387
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002388#define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
2389#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002390
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002391#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
2392#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002393
James Hogan5aadab02016-05-20 23:28:41 +01002394#endif /* CONFIG_CPU_MICROMIPS */
2395
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002396#define mflo0() _dsp_mflo(0)
2397#define mflo1() _dsp_mflo(1)
2398#define mflo2() _dsp_mflo(2)
2399#define mflo3() _dsp_mflo(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002400
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002401#define mfhi0() _dsp_mfhi(0)
2402#define mfhi1() _dsp_mfhi(1)
2403#define mfhi2() _dsp_mfhi(2)
2404#define mfhi3() _dsp_mfhi(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002405
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002406#define mtlo0(x) _dsp_mtlo(x, 0)
2407#define mtlo1(x) _dsp_mtlo(x, 1)
2408#define mtlo2(x) _dsp_mtlo(x, 2)
2409#define mtlo3(x) _dsp_mtlo(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002410
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002411#define mthi0(x) _dsp_mthi(x, 0)
2412#define mthi1(x) _dsp_mthi(x, 1)
2413#define mthi2(x) _dsp_mthi(x, 2)
2414#define mthi3(x) _dsp_mthi(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002415
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002416#endif
2417
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418/*
2419 * TLB operations.
2420 *
2421 * It is responsibility of the caller to take care of any TLB hazards.
2422 */
2423static inline void tlb_probe(void)
2424{
2425 __asm__ __volatile__(
2426 ".set noreorder\n\t"
2427 "tlbp\n\t"
2428 ".set reorder");
2429}
2430
2431static inline void tlb_read(void)
2432{
Marc St-Jean9267a302007-06-14 15:55:31 -06002433#if MIPS34K_MISSED_ITLB_WAR
2434 int res = 0;
2435
2436 __asm__ __volatile__(
2437 " .set push \n"
2438 " .set noreorder \n"
2439 " .set noat \n"
2440 " .set mips32r2 \n"
2441 " .word 0x41610001 # dvpe $1 \n"
2442 " move %0, $1 \n"
2443 " ehb \n"
2444 " .set pop \n"
2445 : "=r" (res));
2446
2447 instruction_hazard();
2448#endif
2449
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450 __asm__ __volatile__(
2451 ".set noreorder\n\t"
2452 "tlbr\n\t"
2453 ".set reorder");
Marc St-Jean9267a302007-06-14 15:55:31 -06002454
2455#if MIPS34K_MISSED_ITLB_WAR
2456 if ((res & _ULCAST_(1)))
2457 __asm__ __volatile__(
2458 " .set push \n"
2459 " .set noreorder \n"
2460 " .set noat \n"
2461 " .set mips32r2 \n"
2462 " .word 0x41600021 # evpe \n"
2463 " ehb \n"
2464 " .set pop \n");
2465#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466}
2467
2468static inline void tlb_write_indexed(void)
2469{
2470 __asm__ __volatile__(
2471 ".set noreorder\n\t"
2472 "tlbwi\n\t"
2473 ".set reorder");
2474}
2475
2476static inline void tlb_write_random(void)
2477{
2478 __asm__ __volatile__(
2479 ".set noreorder\n\t"
2480 "tlbwr\n\t"
2481 ".set reorder");
2482}
2483
James Hoganbad50d72016-05-16 12:50:04 +01002484#ifdef TOOLCHAIN_SUPPORTS_VIRT
2485
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486/*
James Hogan7eb91112016-05-11 15:50:29 +01002487 * Guest TLB operations.
2488 *
2489 * It is responsibility of the caller to take care of any TLB hazards.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490 */
James Hogan7eb91112016-05-11 15:50:29 +01002491static inline void guest_tlb_probe(void)
2492{
2493 __asm__ __volatile__(
2494 ".set push\n\t"
2495 ".set noreorder\n\t"
2496 ".set virt\n\t"
2497 "tlbgp\n\t"
2498 ".set pop");
2499}
2500
2501static inline void guest_tlb_read(void)
2502{
2503 __asm__ __volatile__(
2504 ".set push\n\t"
2505 ".set noreorder\n\t"
2506 ".set virt\n\t"
2507 "tlbgr\n\t"
2508 ".set pop");
2509}
2510
2511static inline void guest_tlb_write_indexed(void)
2512{
2513 __asm__ __volatile__(
2514 ".set push\n\t"
2515 ".set noreorder\n\t"
2516 ".set virt\n\t"
2517 "tlbgwi\n\t"
2518 ".set pop");
2519}
2520
2521static inline void guest_tlb_write_random(void)
2522{
2523 __asm__ __volatile__(
2524 ".set push\n\t"
2525 ".set noreorder\n\t"
2526 ".set virt\n\t"
2527 "tlbgwr\n\t"
2528 ".set pop");
2529}
2530
2531/*
2532 * Guest TLB Invalidate Flush
2533 */
2534static inline void guest_tlbinvf(void)
2535{
2536 __asm__ __volatile__(
2537 ".set push\n\t"
2538 ".set noreorder\n\t"
2539 ".set virt\n\t"
2540 "tlbginvf\n\t"
2541 ".set pop");
2542}
2543
James Hoganbad50d72016-05-16 12:50:04 +01002544#else /* TOOLCHAIN_SUPPORTS_VIRT */
2545
2546/*
2547 * Guest TLB operations.
2548 *
2549 * It is responsibility of the caller to take care of any TLB hazards.
2550 */
2551static inline void guest_tlb_probe(void)
2552{
2553 __asm__ __volatile__(
2554 "# tlbgp\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002555 _ASM_INSN_IF_MIPS(0x42000010)
2556 _ASM_INSN32_IF_MM(0x0000017c));
James Hoganbad50d72016-05-16 12:50:04 +01002557}
2558
2559static inline void guest_tlb_read(void)
2560{
2561 __asm__ __volatile__(
2562 "# tlbgr\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002563 _ASM_INSN_IF_MIPS(0x42000009)
2564 _ASM_INSN32_IF_MM(0x0000117c));
James Hoganbad50d72016-05-16 12:50:04 +01002565}
2566
2567static inline void guest_tlb_write_indexed(void)
2568{
2569 __asm__ __volatile__(
2570 "# tlbgwi\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002571 _ASM_INSN_IF_MIPS(0x4200000a)
2572 _ASM_INSN32_IF_MM(0x0000217c));
James Hoganbad50d72016-05-16 12:50:04 +01002573}
2574
2575static inline void guest_tlb_write_random(void)
2576{
2577 __asm__ __volatile__(
2578 "# tlbgwr\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002579 _ASM_INSN_IF_MIPS(0x4200000e)
2580 _ASM_INSN32_IF_MM(0x0000317c));
James Hoganbad50d72016-05-16 12:50:04 +01002581}
2582
2583/*
2584 * Guest TLB Invalidate Flush
2585 */
2586static inline void guest_tlbinvf(void)
2587{
2588 __asm__ __volatile__(
2589 "# tlbginvf\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002590 _ASM_INSN_IF_MIPS(0x4200000c)
2591 _ASM_INSN32_IF_MM(0x0000517c));
James Hoganbad50d72016-05-16 12:50:04 +01002592}
2593
2594#endif /* !TOOLCHAIN_SUPPORTS_VIRT */
2595
James Hogan7eb91112016-05-11 15:50:29 +01002596/*
2597 * Manipulate bits in a register.
2598 */
2599#define __BUILD_SET_COMMON(name) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600static inline unsigned int \
James Hogan7eb91112016-05-11 15:50:29 +01002601set_##name(unsigned int set) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002603 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604 \
James Hogan7eb91112016-05-11 15:50:29 +01002605 res = read_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002606 new = res | set; \
James Hogan7eb91112016-05-11 15:50:29 +01002607 write_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608 \
2609 return res; \
2610} \
2611 \
2612static inline unsigned int \
James Hogan7eb91112016-05-11 15:50:29 +01002613clear_##name(unsigned int clear) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002615 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002616 \
James Hogan7eb91112016-05-11 15:50:29 +01002617 res = read_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002618 new = res & ~clear; \
James Hogan7eb91112016-05-11 15:50:29 +01002619 write_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 \
2621 return res; \
2622} \
2623 \
2624static inline unsigned int \
James Hogan7eb91112016-05-11 15:50:29 +01002625change_##name(unsigned int change, unsigned int val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002626{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002627 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002628 \
James Hogan7eb91112016-05-11 15:50:29 +01002629 res = read_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002630 new = res & ~change; \
2631 new |= (val & change); \
James Hogan7eb91112016-05-11 15:50:29 +01002632 write_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633 \
2634 return res; \
2635}
2636
James Hogan7eb91112016-05-11 15:50:29 +01002637/*
2638 * Manipulate bits in a c0 register.
2639 */
2640#define __BUILD_SET_C0(name) __BUILD_SET_COMMON(c0_##name)
2641
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642__BUILD_SET_C0(status)
2643__BUILD_SET_C0(cause)
2644__BUILD_SET_C0(config)
Paul Burton7f65afb2014-01-27 15:23:09 +00002645__BUILD_SET_C0(config5)
Tokunori Ikegami83f95492018-06-03 23:02:01 +09002646__BUILD_SET_C0(config7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002647__BUILD_SET_C0(intcontrol)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00002648__BUILD_SET_C0(intctl)
2649__BUILD_SET_C0(srsmap)
Steven J. Hilla5770df2015-02-19 10:18:52 -06002650__BUILD_SET_C0(pagegrain)
James Hoganf913e9e2016-05-11 15:50:28 +01002651__BUILD_SET_C0(guestctl0)
2652__BUILD_SET_C0(guestctl0ext)
2653__BUILD_SET_C0(guestctl1)
2654__BUILD_SET_C0(guestctl2)
2655__BUILD_SET_C0(guestctl3)
Kevin Cernekee020232f2011-11-16 01:25:44 +00002656__BUILD_SET_C0(brcm_config_0)
2657__BUILD_SET_C0(brcm_bus_pll)
2658__BUILD_SET_C0(brcm_reset)
2659__BUILD_SET_C0(brcm_cmt_intr)
2660__BUILD_SET_C0(brcm_cmt_ctrl)
2661__BUILD_SET_C0(brcm_config)
2662__BUILD_SET_C0(brcm_mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663
David Daney45b585c2014-05-28 23:52:10 +02002664/*
James Hogan7eb91112016-05-11 15:50:29 +01002665 * Manipulate bits in a guest c0 register.
2666 */
2667#define __BUILD_SET_GC0(name) __BUILD_SET_COMMON(gc0_##name)
2668
2669__BUILD_SET_GC0(status)
2670__BUILD_SET_GC0(cause)
2671__BUILD_SET_GC0(ebase)
2672
2673/*
David Daney45b585c2014-05-28 23:52:10 +02002674 * Return low 10 bits of ebase.
2675 * Note that under KVM (MIPSVZ) this returns vcpu id.
2676 */
2677static inline unsigned int get_ebase_cpunum(void)
2678{
James Hogan37af2f32016-05-11 13:50:49 +01002679 return read_c0_ebase() & MIPS_EBASE_CPUNUM;
David Daney45b585c2014-05-28 23:52:10 +02002680}
2681
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682#endif /* !__ASSEMBLY__ */
2683
2684#endif /* _ASM_MIPSREGS_H */