blob: 579154c279026b83d577a22cdadad62790a8d352 [file] [log] [blame]
Tejun Heo1fd7a692007-01-03 17:32:45 +09001/*
2 * sata_inic162x.c - Driver for Initio 162x SATA controllers
3 *
4 * Copyright 2006 SUSE Linux Products GmbH
5 * Copyright 2006 Tejun Heo <teheo@novell.com>
6 *
7 * This file is released under GPL v2.
8 *
9 * This controller is eccentric and easily locks up if something isn't
10 * right. Documentation is available at initio's website but it only
11 * documents registers (not programming model).
12 *
13 * - ATA disks work.
14 * - Hotplug works.
15 * - ATAPI read works but burning doesn't. This thing is really
16 * peculiar about ATAPI and I couldn't figure out how ATAPI PIO and
17 * ATAPI DMA WRITE should be programmed. If you've got a clue, be
18 * my guest.
19 * - Both STR and STD work.
20 */
21
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/pci.h>
25#include <scsi/scsi_host.h>
26#include <linux/libata.h>
27#include <linux/blkdev.h>
28#include <scsi/scsi_device.h>
29
30#define DRV_NAME "sata_inic162x"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040031#define DRV_VERSION "0.3"
Tejun Heo1fd7a692007-01-03 17:32:45 +090032
33enum {
34 MMIO_BAR = 5,
35
36 NR_PORTS = 2,
37
Tejun Heo3ad400a2008-04-30 16:35:11 +090038 IDMA_CPB_TBL_SIZE = 4 * 32,
39
40 INIC_DMA_BOUNDARY = 0xffffff,
41
Tejun Heob0dd9b82008-04-30 16:35:09 +090042 HOST_ACTRL = 0x08,
Tejun Heo1fd7a692007-01-03 17:32:45 +090043 HOST_CTL = 0x7c,
44 HOST_STAT = 0x7e,
45 HOST_IRQ_STAT = 0xbc,
46 HOST_IRQ_MASK = 0xbe,
47
48 PORT_SIZE = 0x40,
49
50 /* registers for ATA TF operation */
Tejun Heob0dd9b82008-04-30 16:35:09 +090051 PORT_TF_DATA = 0x00,
52 PORT_TF_FEATURE = 0x01,
53 PORT_TF_NSECT = 0x02,
54 PORT_TF_LBAL = 0x03,
55 PORT_TF_LBAM = 0x04,
56 PORT_TF_LBAH = 0x05,
57 PORT_TF_DEVICE = 0x06,
58 PORT_TF_COMMAND = 0x07,
59 PORT_TF_ALT_STAT = 0x08,
Tejun Heo1fd7a692007-01-03 17:32:45 +090060 PORT_IRQ_STAT = 0x09,
61 PORT_IRQ_MASK = 0x0a,
62 PORT_PRD_CTL = 0x0b,
63 PORT_PRD_ADDR = 0x0c,
64 PORT_PRD_XFERLEN = 0x10,
Tejun Heob0dd9b82008-04-30 16:35:09 +090065 PORT_CPB_CPBLAR = 0x18,
66 PORT_CPB_PTQFIFO = 0x1c,
Tejun Heo1fd7a692007-01-03 17:32:45 +090067
68 /* IDMA register */
69 PORT_IDMA_CTL = 0x14,
Tejun Heob0dd9b82008-04-30 16:35:09 +090070 PORT_IDMA_STAT = 0x16,
71
72 PORT_RPQ_FIFO = 0x1e,
73 PORT_RPQ_CNT = 0x1f,
Tejun Heo1fd7a692007-01-03 17:32:45 +090074
75 PORT_SCR = 0x20,
76
77 /* HOST_CTL bits */
78 HCTL_IRQOFF = (1 << 8), /* global IRQ off */
Tejun Heob0dd9b82008-04-30 16:35:09 +090079 HCTL_FTHD0 = (1 << 10), /* fifo threshold 0 */
80 HCTL_FTHD1 = (1 << 11), /* fifo threshold 1*/
81 HCTL_PWRDWN = (1 << 12), /* power down PHYs */
Tejun Heo1fd7a692007-01-03 17:32:45 +090082 HCTL_SOFTRST = (1 << 13), /* global reset (no phy reset) */
83 HCTL_RPGSEL = (1 << 15), /* register page select */
84
85 HCTL_KNOWN_BITS = HCTL_IRQOFF | HCTL_PWRDWN | HCTL_SOFTRST |
86 HCTL_RPGSEL,
87
88 /* HOST_IRQ_(STAT|MASK) bits */
89 HIRQ_PORT0 = (1 << 0),
90 HIRQ_PORT1 = (1 << 1),
91 HIRQ_SOFT = (1 << 14),
92 HIRQ_GLOBAL = (1 << 15), /* STAT only */
93
94 /* PORT_IRQ_(STAT|MASK) bits */
95 PIRQ_OFFLINE = (1 << 0), /* device unplugged */
96 PIRQ_ONLINE = (1 << 1), /* device plugged */
97 PIRQ_COMPLETE = (1 << 2), /* completion interrupt */
98 PIRQ_FATAL = (1 << 3), /* fatal error */
99 PIRQ_ATA = (1 << 4), /* ATA interrupt */
100 PIRQ_REPLY = (1 << 5), /* reply FIFO not empty */
101 PIRQ_PENDING = (1 << 7), /* port IRQ pending (STAT only) */
102
103 PIRQ_ERR = PIRQ_OFFLINE | PIRQ_ONLINE | PIRQ_FATAL,
Tejun Heoab5b0232008-04-30 16:35:12 +0900104 PIRQ_MASK_DEFAULT = PIRQ_REPLY,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900105 PIRQ_MASK_FREEZE = 0xff,
106
107 /* PORT_PRD_CTL bits */
108 PRD_CTL_START = (1 << 0),
109 PRD_CTL_WR = (1 << 3),
110 PRD_CTL_DMAEN = (1 << 7), /* DMA enable */
111
112 /* PORT_IDMA_CTL bits */
113 IDMA_CTL_RST_ATA = (1 << 2), /* hardreset ATA bus */
114 IDMA_CTL_RST_IDMA = (1 << 5), /* reset IDMA machinary */
115 IDMA_CTL_GO = (1 << 7), /* IDMA mode go */
116 IDMA_CTL_ATA_NIEN = (1 << 8), /* ATA IRQ disable */
Tejun Heob0dd9b82008-04-30 16:35:09 +0900117
118 /* PORT_IDMA_STAT bits */
119 IDMA_STAT_PERR = (1 << 0), /* PCI ERROR MODE */
120 IDMA_STAT_CPBERR = (1 << 1), /* ADMA CPB error */
121 IDMA_STAT_LGCY = (1 << 3), /* ADMA legacy */
122 IDMA_STAT_UIRQ = (1 << 4), /* ADMA unsolicited irq */
123 IDMA_STAT_STPD = (1 << 5), /* ADMA stopped */
124 IDMA_STAT_PSD = (1 << 6), /* ADMA pause */
125 IDMA_STAT_DONE = (1 << 7), /* ADMA done */
126
127 IDMA_STAT_ERR = IDMA_STAT_PERR | IDMA_STAT_CPBERR,
128
129 /* CPB Control Flags*/
130 CPB_CTL_VALID = (1 << 0), /* CPB valid */
131 CPB_CTL_QUEUED = (1 << 1), /* queued command */
132 CPB_CTL_DATA = (1 << 2), /* data, rsvd in datasheet */
133 CPB_CTL_IEN = (1 << 3), /* PCI interrupt enable */
134 CPB_CTL_DEVDIR = (1 << 4), /* device direction control */
135
136 /* CPB Response Flags */
137 CPB_RESP_DONE = (1 << 0), /* ATA command complete */
138 CPB_RESP_REL = (1 << 1), /* ATA release */
139 CPB_RESP_IGNORED = (1 << 2), /* CPB ignored */
140 CPB_RESP_ATA_ERR = (1 << 3), /* ATA command error */
141 CPB_RESP_SPURIOUS = (1 << 4), /* ATA spurious interrupt error */
142 CPB_RESP_UNDERFLOW = (1 << 5), /* APRD deficiency length error */
143 CPB_RESP_OVERFLOW = (1 << 6), /* APRD exccess length error */
144 CPB_RESP_CPB_ERR = (1 << 7), /* CPB error flag */
145
146 /* PRD Control Flags */
147 PRD_DRAIN = (1 << 1), /* ignore data excess */
148 PRD_CDB = (1 << 2), /* atapi packet command pointer */
149 PRD_DIRECT_INTR = (1 << 3), /* direct interrupt */
150 PRD_DMA = (1 << 4), /* data transfer method */
151 PRD_WRITE = (1 << 5), /* data dir, rsvd in datasheet */
152 PRD_IOM = (1 << 6), /* io/memory transfer */
153 PRD_END = (1 << 7), /* APRD chain end */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900154};
155
Tejun Heo3ad400a2008-04-30 16:35:11 +0900156/* Comman Parameter Block */
157struct inic_cpb {
158 u8 resp_flags; /* Response Flags */
159 u8 error; /* ATA Error */
160 u8 status; /* ATA Status */
161 u8 ctl_flags; /* Control Flags */
162 __le32 len; /* Total Transfer Length */
163 __le32 prd; /* First PRD pointer */
164 u8 rsvd[4];
165 /* 16 bytes */
166 u8 feature; /* ATA Feature */
167 u8 hob_feature; /* ATA Ex. Feature */
168 u8 device; /* ATA Device/Head */
169 u8 mirctl; /* Mirror Control */
170 u8 nsect; /* ATA Sector Count */
171 u8 hob_nsect; /* ATA Ex. Sector Count */
172 u8 lbal; /* ATA Sector Number */
173 u8 hob_lbal; /* ATA Ex. Sector Number */
174 u8 lbam; /* ATA Cylinder Low */
175 u8 hob_lbam; /* ATA Ex. Cylinder Low */
176 u8 lbah; /* ATA Cylinder High */
177 u8 hob_lbah; /* ATA Ex. Cylinder High */
178 u8 command; /* ATA Command */
179 u8 ctl; /* ATA Control */
180 u8 slave_error; /* Slave ATA Error */
181 u8 slave_status; /* Slave ATA Status */
182 /* 32 bytes */
183} __packed;
184
185/* Physical Region Descriptor */
186struct inic_prd {
187 __le32 mad; /* Physical Memory Address */
188 __le16 len; /* Transfer Length */
189 u8 rsvd;
190 u8 flags; /* Control Flags */
191} __packed;
192
193struct inic_pkt {
194 struct inic_cpb cpb;
195 struct inic_prd prd[LIBATA_MAX_PRD];
196} __packed;
197
Tejun Heo1fd7a692007-01-03 17:32:45 +0900198struct inic_host_priv {
Tejun Heo36f674d2008-04-30 16:35:08 +0900199 u16 cached_hctl;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900200};
201
202struct inic_port_priv {
Tejun Heo3ad400a2008-04-30 16:35:11 +0900203 struct inic_pkt *pkt;
204 dma_addr_t pkt_dma;
205 u32 *cpb_tbl;
206 dma_addr_t cpb_tbl_dma;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900207};
208
Tejun Heo1fd7a692007-01-03 17:32:45 +0900209static struct scsi_host_template inic_sht = {
Tejun Heoab5b0232008-04-30 16:35:12 +0900210 ATA_BASE_SHT(DRV_NAME),
211 .sg_tablesize = LIBATA_MAX_PRD, /* maybe it can be larger? */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900212 .dma_boundary = INIC_DMA_BOUNDARY,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900213};
214
215static const int scr_map[] = {
216 [SCR_STATUS] = 0,
217 [SCR_ERROR] = 1,
218 [SCR_CONTROL] = 2,
219};
220
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400221static void __iomem *inic_port_base(struct ata_port *ap)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900222{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900223 return ap->host->iomap[MMIO_BAR] + ap->port_no * PORT_SIZE;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900224}
225
Tejun Heo1fd7a692007-01-03 17:32:45 +0900226static void inic_reset_port(void __iomem *port_base)
227{
228 void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
229 u16 ctl;
230
231 ctl = readw(idma_ctl);
232 ctl &= ~(IDMA_CTL_RST_IDMA | IDMA_CTL_ATA_NIEN | IDMA_CTL_GO);
233
234 /* mask IRQ and assert reset */
235 writew(ctl | IDMA_CTL_RST_IDMA | IDMA_CTL_ATA_NIEN, idma_ctl);
236 readw(idma_ctl); /* flush */
237
238 /* give it some time */
239 msleep(1);
240
241 /* release reset */
242 writew(ctl | IDMA_CTL_ATA_NIEN, idma_ctl);
243
244 /* clear irq */
245 writeb(0xff, port_base + PORT_IRQ_STAT);
246
247 /* reenable ATA IRQ, turn off IDMA mode */
248 writew(ctl, idma_ctl);
249}
250
Tejun Heoda3dbb12007-07-16 14:29:40 +0900251static int inic_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900252{
Jeff Garzik59f99882007-05-28 07:07:20 -0400253 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900254 void __iomem *addr;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900255
256 if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
Tejun Heoda3dbb12007-07-16 14:29:40 +0900257 return -EINVAL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900258
259 addr = scr_addr + scr_map[sc_reg] * 4;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900260 *val = readl(scr_addr + scr_map[sc_reg] * 4);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900261
262 /* this controller has stuck DIAG.N, ignore it */
263 if (sc_reg == SCR_ERROR)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900264 *val &= ~SERR_PHYRDY_CHG;
265 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900266}
267
Tejun Heoda3dbb12007-07-16 14:29:40 +0900268static int inic_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900269{
Jeff Garzik59f99882007-05-28 07:07:20 -0400270 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900271
272 if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
Tejun Heoda3dbb12007-07-16 14:29:40 +0900273 return -EINVAL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900274
Tejun Heo1fd7a692007-01-03 17:32:45 +0900275 writel(val, scr_addr + scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900276 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900277}
278
Tejun Heo3ad400a2008-04-30 16:35:11 +0900279static void inic_stop_idma(struct ata_port *ap)
280{
281 void __iomem *port_base = inic_port_base(ap);
282
283 readb(port_base + PORT_RPQ_FIFO);
284 readb(port_base + PORT_RPQ_CNT);
285 writew(0, port_base + PORT_IDMA_CTL);
286}
287
288static void inic_host_err_intr(struct ata_port *ap, u8 irq_stat, u16 idma_stat)
289{
290 struct ata_eh_info *ehi = &ap->link.eh_info;
291 struct inic_port_priv *pp = ap->private_data;
292 struct inic_cpb *cpb = &pp->pkt->cpb;
293 bool freeze = false;
294
295 ata_ehi_clear_desc(ehi);
296 ata_ehi_push_desc(ehi, "irq_stat=0x%x idma_stat=0x%x",
297 irq_stat, idma_stat);
298
299 inic_stop_idma(ap);
300
301 if (irq_stat & (PIRQ_OFFLINE | PIRQ_ONLINE)) {
302 ata_ehi_push_desc(ehi, "hotplug");
303 ata_ehi_hotplugged(ehi);
304 freeze = true;
305 }
306
307 if (idma_stat & IDMA_STAT_PERR) {
308 ata_ehi_push_desc(ehi, "PCI error");
309 freeze = true;
310 }
311
312 if (idma_stat & IDMA_STAT_CPBERR) {
313 ata_ehi_push_desc(ehi, "CPB error");
314
315 if (cpb->resp_flags & CPB_RESP_IGNORED) {
316 __ata_ehi_push_desc(ehi, " ignored");
317 ehi->err_mask |= AC_ERR_INVALID;
318 freeze = true;
319 }
320
321 if (cpb->resp_flags & CPB_RESP_ATA_ERR)
322 ehi->err_mask |= AC_ERR_DEV;
323
324 if (cpb->resp_flags & CPB_RESP_SPURIOUS) {
325 __ata_ehi_push_desc(ehi, " spurious-intr");
326 ehi->err_mask |= AC_ERR_HSM;
327 freeze = true;
328 }
329
330 if (cpb->resp_flags &
331 (CPB_RESP_UNDERFLOW | CPB_RESP_OVERFLOW)) {
332 __ata_ehi_push_desc(ehi, " data-over/underflow");
333 ehi->err_mask |= AC_ERR_HSM;
334 freeze = true;
335 }
336 }
337
338 if (freeze)
339 ata_port_freeze(ap);
340 else
341 ata_port_abort(ap);
342}
343
Tejun Heo1fd7a692007-01-03 17:32:45 +0900344static void inic_host_intr(struct ata_port *ap)
345{
346 void __iomem *port_base = inic_port_base(ap);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900347 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900348 u8 irq_stat;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900349 u16 idma_stat;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900350
Tejun Heo3ad400a2008-04-30 16:35:11 +0900351 /* read and clear IRQ status */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900352 irq_stat = readb(port_base + PORT_IRQ_STAT);
353 writeb(irq_stat, port_base + PORT_IRQ_STAT);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900354 idma_stat = readw(port_base + PORT_IDMA_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900355
Tejun Heo3ad400a2008-04-30 16:35:11 +0900356 if (unlikely((irq_stat & PIRQ_ERR) || (idma_stat & IDMA_STAT_ERR)))
357 inic_host_err_intr(ap, irq_stat, idma_stat);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900358
Tejun Heo049e8e02008-04-30 16:35:13 +0900359 if (unlikely(!qc)) {
Tejun Heo5682ed32008-04-07 22:47:16 +0900360 ap->ops->sff_check_status(ap); /* clear ATA interrupt */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900361 goto spurious;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900362 }
363
Tejun Heo049e8e02008-04-30 16:35:13 +0900364 if (!ata_is_atapi(qc->tf.protocol)) {
Tejun Heo3ad400a2008-04-30 16:35:11 +0900365 if (likely(idma_stat & IDMA_STAT_DONE)) {
366 inic_stop_idma(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900367
Tejun Heo3ad400a2008-04-30 16:35:11 +0900368 /* Depending on circumstances, device error
369 * isn't reported by IDMA, check it explicitly.
370 */
371 if (unlikely(readb(port_base + PORT_TF_COMMAND) &
372 (ATA_DF | ATA_ERR)))
373 qc->err_mask |= AC_ERR_DEV;
374
375 ata_qc_complete(qc);
376 return;
377 }
378 } else {
379 if (likely(ata_sff_host_intr(ap, qc)))
380 return;
381 }
382
383 spurious:
384 ap->ops->sff_check_status(ap); /* clear ATA interrupt */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900385}
386
387static irqreturn_t inic_interrupt(int irq, void *dev_instance)
388{
389 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900390 void __iomem *mmio_base = host->iomap[MMIO_BAR];
Tejun Heo1fd7a692007-01-03 17:32:45 +0900391 u16 host_irq_stat;
392 int i, handled = 0;;
393
394 host_irq_stat = readw(mmio_base + HOST_IRQ_STAT);
395
396 if (unlikely(!(host_irq_stat & HIRQ_GLOBAL)))
397 goto out;
398
399 spin_lock(&host->lock);
400
401 for (i = 0; i < NR_PORTS; i++) {
402 struct ata_port *ap = host->ports[i];
403
404 if (!(host_irq_stat & (HIRQ_PORT0 << i)))
405 continue;
406
407 if (likely(ap && !(ap->flags & ATA_FLAG_DISABLED))) {
408 inic_host_intr(ap);
409 handled++;
410 } else {
411 if (ata_ratelimit())
412 dev_printk(KERN_ERR, host->dev, "interrupt "
413 "from disabled port %d (0x%x)\n",
414 i, host_irq_stat);
415 }
416 }
417
418 spin_unlock(&host->lock);
419
420 out:
421 return IRQ_RETVAL(handled);
422}
423
Tejun Heo3ad400a2008-04-30 16:35:11 +0900424static void inic_fill_sg(struct inic_prd *prd, struct ata_queued_cmd *qc)
425{
426 struct scatterlist *sg;
427 unsigned int si;
Tejun Heo049e8e02008-04-30 16:35:13 +0900428 u8 flags = 0;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900429
430 if (qc->tf.flags & ATA_TFLAG_WRITE)
431 flags |= PRD_WRITE;
432
Tejun Heo049e8e02008-04-30 16:35:13 +0900433 if (ata_is_dma(qc->tf.protocol))
434 flags |= PRD_DMA;
435
Tejun Heo3ad400a2008-04-30 16:35:11 +0900436 for_each_sg(qc->sg, sg, qc->n_elem, si) {
437 prd->mad = cpu_to_le32(sg_dma_address(sg));
438 prd->len = cpu_to_le16(sg_dma_len(sg));
439 prd->flags = flags;
440 prd++;
441 }
442
443 WARN_ON(!si);
444 prd[-1].flags |= PRD_END;
445}
446
447static void inic_qc_prep(struct ata_queued_cmd *qc)
448{
449 struct inic_port_priv *pp = qc->ap->private_data;
450 struct inic_pkt *pkt = pp->pkt;
451 struct inic_cpb *cpb = &pkt->cpb;
452 struct inic_prd *prd = pkt->prd;
Tejun Heo049e8e02008-04-30 16:35:13 +0900453 bool is_atapi = ata_is_atapi(qc->tf.protocol);
454 bool is_data = ata_is_data(qc->tf.protocol);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900455
456 VPRINTK("ENTER\n");
457
Tejun Heo049e8e02008-04-30 16:35:13 +0900458 if (is_atapi)
Tejun Heo3ad400a2008-04-30 16:35:11 +0900459 return;
460
461 /* prepare packet, based on initio driver */
462 memset(pkt, 0, sizeof(struct inic_pkt));
463
Tejun Heo049e8e02008-04-30 16:35:13 +0900464 cpb->ctl_flags = CPB_CTL_VALID | CPB_CTL_IEN;
465 if (is_data)
466 cpb->ctl_flags |= CPB_CTL_DATA;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900467
468 cpb->len = cpu_to_le32(qc->nbytes);
469 cpb->prd = cpu_to_le32(pp->pkt_dma + offsetof(struct inic_pkt, prd));
470
471 cpb->device = qc->tf.device;
472 cpb->feature = qc->tf.feature;
473 cpb->nsect = qc->tf.nsect;
474 cpb->lbal = qc->tf.lbal;
475 cpb->lbam = qc->tf.lbam;
476 cpb->lbah = qc->tf.lbah;
477
478 if (qc->tf.flags & ATA_TFLAG_LBA48) {
479 cpb->hob_feature = qc->tf.hob_feature;
480 cpb->hob_nsect = qc->tf.hob_nsect;
481 cpb->hob_lbal = qc->tf.hob_lbal;
482 cpb->hob_lbam = qc->tf.hob_lbam;
483 cpb->hob_lbah = qc->tf.hob_lbah;
484 }
485
486 cpb->command = qc->tf.command;
487 /* don't load ctl - dunno why. it's like that in the initio driver */
488
489 /* setup sg table */
Tejun Heo049e8e02008-04-30 16:35:13 +0900490 if (is_data)
491 inic_fill_sg(prd, qc);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900492
493 pp->cpb_tbl[0] = pp->pkt_dma;
494}
495
Tejun Heo1fd7a692007-01-03 17:32:45 +0900496static unsigned int inic_qc_issue(struct ata_queued_cmd *qc)
497{
498 struct ata_port *ap = qc->ap;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900499 void __iomem *port_base = inic_port_base(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900500
Tejun Heo049e8e02008-04-30 16:35:13 +0900501 if (!ata_is_atapi(qc->tf.protocol)) {
Tejun Heo3ad400a2008-04-30 16:35:11 +0900502 /* fire up the ADMA engine */
503 writew(HCTL_FTHD0, port_base + HOST_CTL);
504 writew(IDMA_CTL_GO, port_base + PORT_IDMA_CTL);
505 writeb(0, port_base + PORT_CPB_PTQFIFO);
506
507 return 0;
508 }
Tejun Heo1fd7a692007-01-03 17:32:45 +0900509
Tejun Heo9363c382008-04-07 22:47:16 +0900510 return ata_sff_qc_issue(qc);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900511}
512
Tejun Heo364fac02008-05-01 23:55:58 +0900513static void inic_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
514{
515 void __iomem *port_base = inic_port_base(ap);
516
517 tf->feature = readb(port_base + PORT_TF_FEATURE);
518 tf->nsect = readb(port_base + PORT_TF_NSECT);
519 tf->lbal = readb(port_base + PORT_TF_LBAL);
520 tf->lbam = readb(port_base + PORT_TF_LBAM);
521 tf->lbah = readb(port_base + PORT_TF_LBAH);
522 tf->device = readb(port_base + PORT_TF_DEVICE);
523 tf->command = readb(port_base + PORT_TF_COMMAND);
524}
525
526static bool inic_qc_fill_rtf(struct ata_queued_cmd *qc)
527{
528 struct ata_taskfile *rtf = &qc->result_tf;
529 struct ata_taskfile tf;
530
531 /* FIXME: Except for status and error, result TF access
532 * doesn't work. I tried reading from BAR0/2, CPB and BAR5.
533 * None works regardless of which command interface is used.
534 * For now return true iff status indicates device error.
535 * This means that we're reporting bogus sector for RW
536 * failures. Eeekk....
537 */
538 inic_tf_read(qc->ap, &tf);
539
540 if (!(tf.command & ATA_ERR))
541 return false;
542
543 rtf->command = tf.command;
544 rtf->feature = tf.feature;
545 return true;
546}
547
Tejun Heo1fd7a692007-01-03 17:32:45 +0900548static void inic_freeze(struct ata_port *ap)
549{
550 void __iomem *port_base = inic_port_base(ap);
551
Tejun Heoab5b0232008-04-30 16:35:12 +0900552 writeb(PIRQ_MASK_FREEZE, port_base + PORT_IRQ_MASK);
Tejun Heo5682ed32008-04-07 22:47:16 +0900553 ap->ops->sff_check_status(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900554 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900555}
556
557static void inic_thaw(struct ata_port *ap)
558{
559 void __iomem *port_base = inic_port_base(ap);
560
Tejun Heo5682ed32008-04-07 22:47:16 +0900561 ap->ops->sff_check_status(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900562 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heoab5b0232008-04-30 16:35:12 +0900563 writeb(PIRQ_MASK_DEFAULT, port_base + PORT_IRQ_MASK);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900564}
565
Tejun Heo364fac02008-05-01 23:55:58 +0900566static int inic_check_ready(struct ata_link *link)
567{
568 void __iomem *port_base = inic_port_base(link->ap);
569
570 return ata_check_ready(readb(port_base + PORT_TF_COMMAND));
571}
572
Tejun Heo1fd7a692007-01-03 17:32:45 +0900573/*
574 * SRST and SControl hardreset don't give valid signature on this
575 * controller. Only controller specific hardreset mechanism works.
576 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900577static int inic_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900578 unsigned long deadline)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900579{
Tejun Heocc0680a2007-08-06 18:36:23 +0900580 struct ata_port *ap = link->ap;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900581 void __iomem *port_base = inic_port_base(ap);
582 void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
Tejun Heocc0680a2007-08-06 18:36:23 +0900583 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900584 u16 val;
585 int rc;
586
587 /* hammer it into sane state */
588 inic_reset_port(port_base);
589
Tejun Heo1fd7a692007-01-03 17:32:45 +0900590 val = readw(idma_ctl);
591 writew(val | IDMA_CTL_RST_ATA, idma_ctl);
592 readw(idma_ctl); /* flush */
593 msleep(1);
594 writew(val & ~IDMA_CTL_RST_ATA, idma_ctl);
595
Tejun Heocc0680a2007-08-06 18:36:23 +0900596 rc = sata_link_resume(link, timing, deadline);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900597 if (rc) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900598 ata_link_printk(link, KERN_WARNING, "failed to resume "
Tejun Heofe334602007-02-02 15:29:52 +0900599 "link after reset (errno=%d)\n", rc);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900600 return rc;
601 }
602
Tejun Heo1fd7a692007-01-03 17:32:45 +0900603 *class = ATA_DEV_NONE;
Tejun Heocc0680a2007-08-06 18:36:23 +0900604 if (ata_link_online(link)) {
Tejun Heo1fd7a692007-01-03 17:32:45 +0900605 struct ata_taskfile tf;
606
Tejun Heo705e76b2008-04-07 22:47:19 +0900607 /* wait for link to become ready */
Tejun Heo364fac02008-05-01 23:55:58 +0900608 rc = ata_wait_after_reset(link, deadline, inic_check_ready);
Tejun Heo9b893912007-02-02 16:50:52 +0900609 /* link occupied, -ENODEV too is an error */
610 if (rc) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900611 ata_link_printk(link, KERN_WARNING, "device not ready "
Tejun Heod4b2bab2007-02-02 16:50:52 +0900612 "after hardreset (errno=%d)\n", rc);
613 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900614 }
615
Tejun Heo364fac02008-05-01 23:55:58 +0900616 inic_tf_read(ap, &tf);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900617 *class = ata_dev_classify(&tf);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900618 }
619
620 return 0;
621}
622
623static void inic_error_handler(struct ata_port *ap)
624{
625 void __iomem *port_base = inic_port_base(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900626 unsigned long flags;
627
628 /* reset PIO HSM and stop DMA engine */
629 inic_reset_port(port_base);
630
631 spin_lock_irqsave(ap->lock, flags);
632 ap->hsm_task_state = HSM_ST_IDLE;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900633 spin_unlock_irqrestore(ap->lock, flags);
634
635 /* PIO and DMA engines have been stopped, perform recovery */
Tejun Heoa1efdab2008-03-25 12:22:50 +0900636 ata_std_error_handler(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900637}
638
639static void inic_post_internal_cmd(struct ata_queued_cmd *qc)
640{
641 /* make DMA engine forget about the failed command */
Tejun Heoa51d6442007-03-20 15:24:11 +0900642 if (qc->flags & ATA_QCFLAG_FAILED)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900643 inic_reset_port(inic_port_base(qc->ap));
644}
645
Tejun Heo1fd7a692007-01-03 17:32:45 +0900646static void init_port(struct ata_port *ap)
647{
648 void __iomem *port_base = inic_port_base(ap);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900649 struct inic_port_priv *pp = ap->private_data;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900650
Tejun Heo3ad400a2008-04-30 16:35:11 +0900651 /* clear packet and CPB table */
652 memset(pp->pkt, 0, sizeof(struct inic_pkt));
653 memset(pp->cpb_tbl, 0, IDMA_CPB_TBL_SIZE);
654
655 /* setup PRD and CPB lookup table addresses */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900656 writel(ap->prd_dma, port_base + PORT_PRD_ADDR);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900657 writel(pp->cpb_tbl_dma, port_base + PORT_CPB_CPBLAR);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900658}
659
660static int inic_port_resume(struct ata_port *ap)
661{
662 init_port(ap);
663 return 0;
664}
665
666static int inic_port_start(struct ata_port *ap)
667{
Tejun Heo3ad400a2008-04-30 16:35:11 +0900668 struct device *dev = ap->host->dev;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900669 struct inic_port_priv *pp;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900670 int rc;
671
672 /* alloc and initialize private data */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900673 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900674 if (!pp)
675 return -ENOMEM;
676 ap->private_data = pp;
677
Tejun Heo1fd7a692007-01-03 17:32:45 +0900678 /* Alloc resources */
679 rc = ata_port_start(ap);
Tejun Heo36f674d2008-04-30 16:35:08 +0900680 if (rc)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900681 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900682
Tejun Heo3ad400a2008-04-30 16:35:11 +0900683 pp->pkt = dmam_alloc_coherent(dev, sizeof(struct inic_pkt),
684 &pp->pkt_dma, GFP_KERNEL);
685 if (!pp->pkt)
686 return -ENOMEM;
687
688 pp->cpb_tbl = dmam_alloc_coherent(dev, IDMA_CPB_TBL_SIZE,
689 &pp->cpb_tbl_dma, GFP_KERNEL);
690 if (!pp->cpb_tbl)
691 return -ENOMEM;
692
Tejun Heo1fd7a692007-01-03 17:32:45 +0900693 init_port(ap);
694
695 return 0;
696}
697
Tejun Heo1fd7a692007-01-03 17:32:45 +0900698static struct ata_port_operations inic_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900699 .inherits = &ata_sff_port_ops,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900700
Tejun Heo3ad400a2008-04-30 16:35:11 +0900701 .qc_prep = inic_qc_prep,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900702 .qc_issue = inic_qc_issue,
Tejun Heo364fac02008-05-01 23:55:58 +0900703 .qc_fill_rtf = inic_qc_fill_rtf,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900704
705 .freeze = inic_freeze,
706 .thaw = inic_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900707 .softreset = ATA_OP_NULL, /* softreset is broken */
708 .hardreset = inic_hardreset,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900709 .error_handler = inic_error_handler,
710 .post_internal_cmd = inic_post_internal_cmd,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900711
Tejun Heo029cfd62008-03-25 12:22:49 +0900712 .scr_read = inic_scr_read,
713 .scr_write = inic_scr_write,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900714
Tejun Heo029cfd62008-03-25 12:22:49 +0900715 .port_resume = inic_port_resume,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900716 .port_start = inic_port_start,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900717};
718
719static struct ata_port_info inic_port_info = {
Tejun Heo0dc36882007-12-18 16:34:43 -0500720 /* For some reason, ATAPI_PROT_PIO is broken on this
Tejun Heo1fd7a692007-01-03 17:32:45 +0900721 * controller, and no, PIO_POLLING does't fix it. It somehow
722 * manages to report the wrong ireason and ignoring ireason
723 * results in machine lock up. Tell libata to always prefer
724 * DMA.
725 */
726 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
727 .pio_mask = 0x1f, /* pio0-4 */
728 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400729 .udma_mask = ATA_UDMA6,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900730 .port_ops = &inic_port_ops
731};
732
733static int init_controller(void __iomem *mmio_base, u16 hctl)
734{
735 int i;
736 u16 val;
737
738 hctl &= ~HCTL_KNOWN_BITS;
739
740 /* Soft reset whole controller. Spec says reset duration is 3
741 * PCI clocks, be generous and give it 10ms.
742 */
743 writew(hctl | HCTL_SOFTRST, mmio_base + HOST_CTL);
744 readw(mmio_base + HOST_CTL); /* flush */
745
746 for (i = 0; i < 10; i++) {
747 msleep(1);
748 val = readw(mmio_base + HOST_CTL);
749 if (!(val & HCTL_SOFTRST))
750 break;
751 }
752
753 if (val & HCTL_SOFTRST)
754 return -EIO;
755
756 /* mask all interrupts and reset ports */
757 for (i = 0; i < NR_PORTS; i++) {
758 void __iomem *port_base = mmio_base + i * PORT_SIZE;
759
760 writeb(0xff, port_base + PORT_IRQ_MASK);
761 inic_reset_port(port_base);
762 }
763
764 /* port IRQ is masked now, unmask global IRQ */
765 writew(hctl & ~HCTL_IRQOFF, mmio_base + HOST_CTL);
766 val = readw(mmio_base + HOST_IRQ_MASK);
767 val &= ~(HIRQ_PORT0 | HIRQ_PORT1);
768 writew(val, mmio_base + HOST_IRQ_MASK);
769
770 return 0;
771}
772
Tejun Heo438ac6d2007-03-02 17:31:26 +0900773#ifdef CONFIG_PM
Tejun Heo1fd7a692007-01-03 17:32:45 +0900774static int inic_pci_device_resume(struct pci_dev *pdev)
775{
776 struct ata_host *host = dev_get_drvdata(&pdev->dev);
777 struct inic_host_priv *hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900778 void __iomem *mmio_base = host->iomap[MMIO_BAR];
Tejun Heo1fd7a692007-01-03 17:32:45 +0900779 int rc;
780
Dmitriy Monakhov5aea4082007-03-06 02:37:54 -0800781 rc = ata_pci_device_do_resume(pdev);
782 if (rc)
783 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900784
785 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo1fd7a692007-01-03 17:32:45 +0900786 rc = init_controller(mmio_base, hpriv->cached_hctl);
787 if (rc)
788 return rc;
789 }
790
791 ata_host_resume(host);
792
793 return 0;
794}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900795#endif
Tejun Heo1fd7a692007-01-03 17:32:45 +0900796
797static int inic_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
798{
799 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +0900800 const struct ata_port_info *ppi[] = { &inic_port_info, NULL };
801 struct ata_host *host;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900802 struct inic_host_priv *hpriv;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900803 void __iomem * const *iomap;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900804 int i, rc;
805
806 if (!printed_version++)
807 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
808
Tejun Heo4447d352007-04-17 23:44:08 +0900809 /* alloc host */
810 host = ata_host_alloc_pinfo(&pdev->dev, ppi, NR_PORTS);
811 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
812 if (!host || !hpriv)
813 return -ENOMEM;
814
815 host->private_data = hpriv;
816
817 /* acquire resources and fill host */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900818 rc = pcim_enable_device(pdev);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900819 if (rc)
820 return rc;
821
Tejun Heo0d5ff562007-02-01 15:06:36 +0900822 rc = pcim_iomap_regions(pdev, 0x3f, DRV_NAME);
823 if (rc)
824 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900825 host->iomap = iomap = pcim_iomap_table(pdev);
826
827 for (i = 0; i < NR_PORTS; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +0900828 struct ata_port *ap = host->ports[i];
829 struct ata_ioports *port = &ap->ioaddr;
830 unsigned int offset = i * PORT_SIZE;
Tejun Heo4447d352007-04-17 23:44:08 +0900831
832 port->cmd_addr = iomap[2 * i];
833 port->altstatus_addr =
834 port->ctl_addr = (void __iomem *)
835 ((unsigned long)iomap[2 * i + 1] | ATA_PCI_CTL_OFS);
Tejun Heocbcdd872007-08-18 13:14:55 +0900836 port->scr_addr = iomap[MMIO_BAR] + offset + PORT_SCR;
Tejun Heo4447d352007-04-17 23:44:08 +0900837
Tejun Heo9363c382008-04-07 22:47:16 +0900838 ata_sff_std_ports(port);
Tejun Heocbcdd872007-08-18 13:14:55 +0900839
840 ata_port_pbar_desc(ap, MMIO_BAR, -1, "mmio");
841 ata_port_pbar_desc(ap, MMIO_BAR, offset, "port");
842 ata_port_desc(ap, "cmd 0x%llx ctl 0x%llx",
843 (unsigned long long)pci_resource_start(pdev, 2 * i),
844 (unsigned long long)pci_resource_start(pdev, (2 * i + 1)) |
845 ATA_PCI_CTL_OFS);
Tejun Heo4447d352007-04-17 23:44:08 +0900846 }
847
848 hpriv->cached_hctl = readw(iomap[MMIO_BAR] + HOST_CTL);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900849
850 /* Set dma_mask. This devices doesn't support 64bit addressing. */
851 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
852 if (rc) {
853 dev_printk(KERN_ERR, &pdev->dev,
854 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900855 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900856 }
857
858 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
859 if (rc) {
860 dev_printk(KERN_ERR, &pdev->dev,
861 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900862 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900863 }
864
FUJITA Tomonorib7d86292008-02-04 22:28:05 -0800865 /*
866 * This controller is braindamaged. dma_boundary is 0xffff
867 * like others but it will lock up the whole machine HARD if
868 * 65536 byte PRD entry is fed. Reduce maximum segment size.
869 */
870 rc = pci_set_dma_max_seg_size(pdev, 65536 - 512);
871 if (rc) {
872 dev_printk(KERN_ERR, &pdev->dev,
873 "failed to set the maximum segment size.\n");
874 return rc;
875 }
876
Tejun Heo0d5ff562007-02-01 15:06:36 +0900877 rc = init_controller(iomap[MMIO_BAR], hpriv->cached_hctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900878 if (rc) {
879 dev_printk(KERN_ERR, &pdev->dev,
880 "failed to initialize controller\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900881 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900882 }
883
884 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +0900885 return ata_host_activate(host, pdev->irq, inic_interrupt, IRQF_SHARED,
886 &inic_sht);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900887}
888
889static const struct pci_device_id inic_pci_tbl[] = {
890 { PCI_VDEVICE(INIT, 0x1622), },
891 { },
892};
893
894static struct pci_driver inic_pci_driver = {
895 .name = DRV_NAME,
896 .id_table = inic_pci_tbl,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900897#ifdef CONFIG_PM
Tejun Heo1fd7a692007-01-03 17:32:45 +0900898 .suspend = ata_pci_device_suspend,
899 .resume = inic_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900900#endif
Tejun Heo1fd7a692007-01-03 17:32:45 +0900901 .probe = inic_init_one,
902 .remove = ata_pci_remove_one,
903};
904
905static int __init inic_init(void)
906{
907 return pci_register_driver(&inic_pci_driver);
908}
909
910static void __exit inic_exit(void)
911{
912 pci_unregister_driver(&inic_pci_driver);
913}
914
915MODULE_AUTHOR("Tejun Heo");
916MODULE_DESCRIPTION("low-level driver for Initio 162x SATA");
917MODULE_LICENSE("GPL v2");
918MODULE_DEVICE_TABLE(pci, inic_pci_tbl);
919MODULE_VERSION(DRV_VERSION);
920
921module_init(inic_init);
922module_exit(inic_exit);