blob: a73001391536a157a1fbeeaf7d889946c393352b [file] [log] [blame]
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +01001/*
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +01002 * Copyright (C) 2004-2005 Advanced Micro Devices, Inc.
Bartlomiej Zolnierkiewiczbc0b0b52007-08-01 23:46:45 +02003 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +01004 *
5 * History:
6 * 09/20/2005 - Jaya Kumar <jayakumar.ide@gmail.com>
7 * - Reworked tuneproc, set_drive, misc mods to prep for mainline
8 * - Work was sponsored by CIS (M) Sdn Bhd.
9 * Ported to Kernel 2.6.11 on June 26, 2005 by
10 * Wolfgang Zuleger <wolfgang.zuleger@gmx.de>
11 * Alexander Kiausch <alex.kiausch@t-online.de>
12 * Originally developed by AMD for 2.4/2.6
13 *
14 * Development of this chipset driver was funded
15 * by the nice folks at National Semiconductor/AMD.
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License version 2 as published by
19 * the Free Software Foundation.
20 *
21 * Documentation:
22 * CS5535 documentation available from AMD
23 */
24
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +010025#include <linux/module.h>
26#include <linux/pci.h>
27#include <linux/ide.h>
28
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +010029#define MSR_ATAC_BASE 0x51300000
30#define ATAC_GLD_MSR_CAP (MSR_ATAC_BASE+0)
31#define ATAC_GLD_MSR_CONFIG (MSR_ATAC_BASE+0x01)
32#define ATAC_GLD_MSR_SMI (MSR_ATAC_BASE+0x02)
33#define ATAC_GLD_MSR_ERROR (MSR_ATAC_BASE+0x03)
34#define ATAC_GLD_MSR_PM (MSR_ATAC_BASE+0x04)
35#define ATAC_GLD_MSR_DIAG (MSR_ATAC_BASE+0x05)
36#define ATAC_IO_BAR (MSR_ATAC_BASE+0x08)
37#define ATAC_RESET (MSR_ATAC_BASE+0x10)
38#define ATAC_CH0D0_PIO (MSR_ATAC_BASE+0x20)
39#define ATAC_CH0D0_DMA (MSR_ATAC_BASE+0x21)
40#define ATAC_CH0D1_PIO (MSR_ATAC_BASE+0x22)
41#define ATAC_CH0D1_DMA (MSR_ATAC_BASE+0x23)
42#define ATAC_PCI_ABRTERR (MSR_ATAC_BASE+0x24)
43#define ATAC_BM0_CMD_PRIM 0x00
44#define ATAC_BM0_STS_PRIM 0x02
45#define ATAC_BM0_PRD 0x04
46#define CS5535_CABLE_DETECT 0x48
47
Joe Perchesa1c6d282007-12-24 15:23:42 +010048/* Format I PIO settings. We separate out cmd and data for safer timings */
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +010049
50static unsigned int cs5535_pio_cmd_timings[5] =
51{ 0xF7F4, 0x53F3, 0x13F1, 0x5131, 0x1131 };
52static unsigned int cs5535_pio_dta_timings[5] =
53{ 0xF7F4, 0xF173, 0x8141, 0x5131, 0x1131 };
54
55static unsigned int cs5535_mwdma_timings[3] =
56{ 0x7F0FFFF3, 0x7F035352, 0x7f024241 };
57
58static unsigned int cs5535_udma_timings[5] =
59{ 0x7F7436A1, 0x7F733481, 0x7F723261, 0x7F713161, 0x7F703061 };
60
61/* Macros to check if the register is the reset value - reset value is an
62 invalid timing and indicates the register has not been set previously */
63
64#define CS5535_BAD_PIO(timings) ( (timings&~0x80000000UL) == 0x00009172 )
65#define CS5535_BAD_DMA(timings) ( (timings & 0x000FFFFF) == 0x00077771 )
66
67/****
68 * cs5535_set_speed - Configure the chipset to the new speed
69 * @drive: Drive to set up
70 * @speed: desired speed
71 *
72 * cs5535_set_speed() configures the chipset to a new speed.
73 */
Bartlomiej Zolnierkiewiczf212ff22007-10-11 23:53:59 +020074static void cs5535_set_speed(ide_drive_t *drive, const u8 speed)
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +010075{
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +010076 u32 reg = 0, dummy;
77 int unit = drive->select.b.unit;
78
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +010079 /* Set the PIO timings */
Bartlomiej Zolnierkiewiczbd887f72008-07-16 20:33:36 +020080 if (speed < XFER_SW_DMA_0) {
Benjamin Herrenschmidt15d80612007-10-19 00:30:05 +020081 ide_drive_t *pair = ide_get_paired_drive(drive);
Bartlomiej Zolnierkiewiczbc0b0b52007-08-01 23:46:45 +020082 u8 cmd, pioa;
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +010083
Bartlomiej Zolnierkiewiczbc0b0b52007-08-01 23:46:45 +020084 cmd = pioa = speed - XFER_PIO_0;
85
86 if (pair->present) {
87 u8 piob = ide_get_best_pio_mode(pair, 255, 4);
88
89 if (piob < cmd)
90 cmd = piob;
91 }
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +010092
93 /* Write the speed of the current drive */
94 reg = (cs5535_pio_cmd_timings[cmd] << 16) |
95 cs5535_pio_dta_timings[pioa];
96 wrmsr(unit ? ATAC_CH0D1_PIO : ATAC_CH0D0_PIO, reg, 0);
97
98 /* And if nessesary - change the speed of the other drive */
99 rdmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, dummy);
100
101 if (((reg >> 16) & cs5535_pio_cmd_timings[cmd]) !=
102 cs5535_pio_cmd_timings[cmd]) {
103 reg &= 0x0000FFFF;
104 reg |= cs5535_pio_cmd_timings[cmd] << 16;
105 wrmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, 0);
106 }
107
108 /* Set bit 31 of the DMA register for PIO format 1 timings */
109 rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
110 wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA,
111 reg | 0x80000000UL, 0);
112 } else {
113 rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
114
115 reg &= 0x80000000UL; /* Preserve the PIO format bit */
116
Jordan Crouse32a70a82007-08-01 23:46:42 +0200117 if (speed >= XFER_UDMA_0 && speed <= XFER_UDMA_4)
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100118 reg |= cs5535_udma_timings[speed - XFER_UDMA_0];
119 else if (speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2)
120 reg |= cs5535_mwdma_timings[speed - XFER_MW_DMA_0];
121 else
122 return;
123
124 wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, 0);
125 }
126}
127
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200128/**
129 * cs5535_set_dma_mode - set host controller for DMA mode
130 * @drive: drive
131 * @speed: DMA mode
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100132 *
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200133 * Programs the chipset for DMA mode.
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100134 */
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200135
136static void cs5535_set_dma_mode(ide_drive_t *drive, const u8 speed)
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100137{
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100138 cs5535_set_speed(drive, speed);
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100139}
140
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200141/**
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200142 * cs5535_set_pio_mode - set host controller for PIO mode
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200143 * @drive: drive
144 * @pio: PIO mode number
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100145 *
146 * A callback from the upper layers for PIO-only tuning.
147 */
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200148
149static void cs5535_set_pio_mode(ide_drive_t *drive, const u8 pio)
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100150{
Bartlomiej Zolnierkiewiczbc0b0b52007-08-01 23:46:45 +0200151 cs5535_set_speed(drive, XFER_PIO_0 + pio);
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100152}
153
Bartlomiej Zolnierkiewiczb4d1c732008-02-02 19:56:29 +0100154static u8 __devinit cs5535_cable_detect(ide_hwif_t *hwif)
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100155{
Bartlomiej Zolnierkiewiczb4d1c732008-02-02 19:56:29 +0100156 struct pci_dev *dev = to_pci_dev(hwif->dev);
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100157 u8 bit;
158
159 /* if a 80 wire cable was detected */
160 pci_read_config_byte(dev, CS5535_CABLE_DETECT, &bit);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200161
162 return (bit & 1) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100163}
164
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200165static const struct ide_port_ops cs5535_port_ops = {
166 .set_pio_mode = cs5535_set_pio_mode,
167 .set_dma_mode = cs5535_set_dma_mode,
168 .cable_detect = cs5535_cable_detect,
169};
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100170
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200171static const struct ide_port_info cs5535_chipset __devinitdata = {
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100172 .name = "CS5535",
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200173 .port_ops = &cs5535_port_ops,
Bartlomiej Zolnierkiewicz3b2a5c72008-07-23 19:55:56 +0200174 .host_flags = IDE_HFLAG_SINGLE | IDE_HFLAG_POST_SET_MODE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200175 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200176 .mwdma_mask = ATA_MWDMA2,
177 .udma_mask = ATA_UDMA4,
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100178};
179
180static int __devinit cs5535_init_one(struct pci_dev *dev,
181 const struct pci_device_id *id)
182{
Bartlomiej Zolnierkiewicz6cdf6eb2008-07-24 22:53:14 +0200183 return ide_pci_init_one(dev, &cs5535_chipset, NULL);
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100184}
185
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200186static const struct pci_device_id cs5535_pci_tbl[] = {
187 { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_CS5535_IDE), 0 },
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100188 { 0, },
189};
190
191MODULE_DEVICE_TABLE(pci, cs5535_pci_tbl);
192
193static struct pci_driver driver = {
194 .name = "CS5535_IDE",
195 .id_table = cs5535_pci_tbl,
196 .probe = cs5535_init_one,
Bartlomiej Zolnierkiewicz40c8a7f2008-07-24 22:53:20 +0200197 .remove = ide_pci_remove,
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100198};
199
200static int __init cs5535_ide_init(void)
201{
202 return ide_pci_register_driver(&driver);
203}
204
Bartlomiej Zolnierkiewicz40c8a7f2008-07-24 22:53:20 +0200205static void __exit cs5535_ide_exit(void)
206{
207 pci_unregister_driver(&driver);
208}
209
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100210module_init(cs5535_ide_init);
Bartlomiej Zolnierkiewicz40c8a7f2008-07-24 22:53:20 +0200211module_exit(cs5535_ide_exit);
Jaya Kumarf5b2d8b2005-11-09 23:58:16 +0100212
213MODULE_AUTHOR("AMD");
214MODULE_DESCRIPTION("PCI driver module for AMD/NS CS5535 IDE");
215MODULE_LICENSE("GPL");