blob: c18fbee387d7c1efb0e6c905fc7550b4a907c45a [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_ASIC_H__
29#define __RADEON_ASIC_H__
30
31/*
32 * common functions
33 */
Rafał Miłecki74338742009-11-03 00:53:02 +010034uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
36void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
37
Rafał Miłecki74338742009-11-03 00:53:02 +010038uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +010040uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
42void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
43
44/*
45 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
46 */
Jerome Glissed4550902009-10-01 10:12:06 +020047extern int r100_init(struct radeon_device *rdev);
48extern void r100_fini(struct radeon_device *rdev);
49extern int r100_suspend(struct radeon_device *rdev);
50extern int r100_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020051uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
52void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Dave Airlie28d52042009-09-21 14:33:58 +100053void r100_vga_set_state(struct radeon_device *rdev, bool state);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020054int r100_gpu_reset(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +020055u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020056void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
57int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100058void r100_cp_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020059void r100_ring_start(struct radeon_device *rdev);
60int r100_irq_set(struct radeon_device *rdev);
61int r100_irq_process(struct radeon_device *rdev);
62void r100_fence_ring_emit(struct radeon_device *rdev,
63 struct radeon_fence *fence);
64int r100_cs_parse(struct radeon_cs_parser *p);
65void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
66uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
67int r100_copy_blit(struct radeon_device *rdev,
68 uint64_t src_offset,
69 uint64_t dst_offset,
70 unsigned num_pages,
71 struct radeon_fence *fence);
Dave Airliee024e112009-06-24 09:48:08 +100072int r100_set_surface_reg(struct radeon_device *rdev, int reg,
73 uint32_t tiling_flags, uint32_t pitch,
74 uint32_t offset, uint32_t obj_size);
75int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +020076void r100_bandwidth_update(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100077void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100078int r100_ring_test(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020079
80static struct radeon_asic r100_asic = {
Jerome Glisse068a1172009-06-17 13:28:30 +020081 .init = &r100_init,
Jerome Glissed4550902009-10-01 10:12:06 +020082 .fini = &r100_fini,
83 .suspend = &r100_suspend,
84 .resume = &r100_resume,
Dave Airlie28d52042009-09-21 14:33:58 +100085 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020086 .gpu_reset = &r100_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020087 .gart_tlb_flush = &r100_pci_gart_tlb_flush,
88 .gart_set_page = &r100_pci_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +100089 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090 .ring_start = &r100_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +100091 .ring_test = &r100_ring_test,
92 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093 .irq_set = &r100_irq_set,
94 .irq_process = &r100_irq_process,
Michel Dänzer7ed220d2009-08-13 11:10:51 +020095 .get_vblank_counter = &r100_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020096 .fence_ring_emit = &r100_fence_ring_emit,
97 .cs_parse = &r100_cs_parse,
98 .copy_blit = &r100_copy_blit,
99 .copy_dma = NULL,
100 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100101 .get_engine_clock = &radeon_legacy_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102 .set_engine_clock = &radeon_legacy_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100103 .get_memory_clock = NULL,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104 .set_memory_clock = NULL,
105 .set_pcie_lanes = NULL,
106 .set_clock_gating = &radeon_legacy_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000107 .set_surface_reg = r100_set_surface_reg,
108 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200109 .bandwidth_update = &r100_bandwidth_update,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110};
111
112
113/*
114 * r300,r350,rv350,rv380
115 */
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200116extern int r300_init(struct radeon_device *rdev);
117extern void r300_fini(struct radeon_device *rdev);
118extern int r300_suspend(struct radeon_device *rdev);
119extern int r300_resume(struct radeon_device *rdev);
120extern int r300_gpu_reset(struct radeon_device *rdev);
121extern void r300_ring_start(struct radeon_device *rdev);
122extern void r300_fence_ring_emit(struct radeon_device *rdev,
123 struct radeon_fence *fence);
124extern int r300_cs_parse(struct radeon_cs_parser *p);
125extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
126extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
127extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
128extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
129extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
130extern int r300_copy_dma(struct radeon_device *rdev,
131 uint64_t src_offset,
132 uint64_t dst_offset,
133 unsigned num_pages,
134 struct radeon_fence *fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135static struct radeon_asic r300_asic = {
Jerome Glisse068a1172009-06-17 13:28:30 +0200136 .init = &r300_init,
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200137 .fini = &r300_fini,
138 .suspend = &r300_suspend,
139 .resume = &r300_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000140 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142 .gart_tlb_flush = &r100_pci_gart_tlb_flush,
143 .gart_set_page = &r100_pci_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000144 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200145 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000146 .ring_test = &r100_ring_test,
147 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148 .irq_set = &r100_irq_set,
149 .irq_process = &r100_irq_process,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200150 .get_vblank_counter = &r100_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151 .fence_ring_emit = &r300_fence_ring_emit,
152 .cs_parse = &r300_cs_parse,
153 .copy_blit = &r100_copy_blit,
154 .copy_dma = &r300_copy_dma,
155 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100156 .get_engine_clock = &radeon_legacy_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157 .set_engine_clock = &radeon_legacy_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100158 .get_memory_clock = NULL,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 .set_memory_clock = NULL,
160 .set_pcie_lanes = &rv370_set_pcie_lanes,
161 .set_clock_gating = &radeon_legacy_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000162 .set_surface_reg = r100_set_surface_reg,
163 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200164 .bandwidth_update = &r100_bandwidth_update,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200165};
166
167/*
168 * r420,r423,rv410
169 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200170extern int r420_init(struct radeon_device *rdev);
171extern void r420_fini(struct radeon_device *rdev);
172extern int r420_suspend(struct radeon_device *rdev);
173extern int r420_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200174static struct radeon_asic r420_asic = {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200175 .init = &r420_init,
176 .fini = &r420_fini,
177 .suspend = &r420_suspend,
178 .resume = &r420_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000179 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181 .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
182 .gart_set_page = &rv370_pcie_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000183 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000185 .ring_test = &r100_ring_test,
186 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200187 .irq_set = &r100_irq_set,
188 .irq_process = &r100_irq_process,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200189 .get_vblank_counter = &r100_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190 .fence_ring_emit = &r300_fence_ring_emit,
191 .cs_parse = &r300_cs_parse,
192 .copy_blit = &r100_copy_blit,
193 .copy_dma = &r300_copy_dma,
194 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100195 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100197 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198 .set_memory_clock = &radeon_atom_set_memory_clock,
199 .set_pcie_lanes = &rv370_set_pcie_lanes,
200 .set_clock_gating = &radeon_atom_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000201 .set_surface_reg = r100_set_surface_reg,
202 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200203 .bandwidth_update = &r100_bandwidth_update,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204};
205
206
207/*
208 * rs400,rs480
209 */
Jerome Glisseca6ffc62009-10-01 10:20:52 +0200210extern int rs400_init(struct radeon_device *rdev);
211extern void rs400_fini(struct radeon_device *rdev);
212extern int rs400_suspend(struct radeon_device *rdev);
213extern int rs400_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214void rs400_gart_tlb_flush(struct radeon_device *rdev);
215int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
216uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
217void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
218static struct radeon_asic rs400_asic = {
Jerome Glisseca6ffc62009-10-01 10:20:52 +0200219 .init = &rs400_init,
220 .fini = &rs400_fini,
221 .suspend = &rs400_suspend,
222 .resume = &rs400_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000223 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200224 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225 .gart_tlb_flush = &rs400_gart_tlb_flush,
226 .gart_set_page = &rs400_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000227 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000229 .ring_test = &r100_ring_test,
230 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231 .irq_set = &r100_irq_set,
232 .irq_process = &r100_irq_process,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200233 .get_vblank_counter = &r100_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234 .fence_ring_emit = &r300_fence_ring_emit,
235 .cs_parse = &r300_cs_parse,
236 .copy_blit = &r100_copy_blit,
237 .copy_dma = &r300_copy_dma,
238 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100239 .get_engine_clock = &radeon_legacy_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240 .set_engine_clock = &radeon_legacy_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100241 .get_memory_clock = NULL,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242 .set_memory_clock = NULL,
243 .set_pcie_lanes = NULL,
244 .set_clock_gating = &radeon_legacy_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000245 .set_surface_reg = r100_set_surface_reg,
246 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200247 .bandwidth_update = &r100_bandwidth_update,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248};
249
250
251/*
252 * rs600.
253 */
Jerome Glissec010f802009-09-30 22:09:06 +0200254extern int rs600_init(struct radeon_device *rdev);
255extern void rs600_fini(struct radeon_device *rdev);
256extern int rs600_suspend(struct radeon_device *rdev);
257extern int rs600_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200258int rs600_irq_set(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200259int rs600_irq_process(struct radeon_device *rdev);
260u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261void rs600_gart_tlb_flush(struct radeon_device *rdev);
262int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
263uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
264void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200265void rs600_bandwidth_update(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266static struct radeon_asic rs600_asic = {
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000267 .init = &rs600_init,
Jerome Glissec010f802009-09-30 22:09:06 +0200268 .fini = &rs600_fini,
269 .suspend = &rs600_suspend,
270 .resume = &rs600_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000271 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273 .gart_tlb_flush = &rs600_gart_tlb_flush,
274 .gart_set_page = &rs600_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000275 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000277 .ring_test = &r100_ring_test,
278 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279 .irq_set = &rs600_irq_set,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200280 .irq_process = &rs600_irq_process,
281 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282 .fence_ring_emit = &r300_fence_ring_emit,
283 .cs_parse = &r300_cs_parse,
284 .copy_blit = &r100_copy_blit,
285 .copy_dma = &r300_copy_dma,
286 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100287 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100289 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290 .set_memory_clock = &radeon_atom_set_memory_clock,
291 .set_pcie_lanes = NULL,
292 .set_clock_gating = &radeon_atom_set_clock_gating,
Jerome Glissec93bb852009-07-13 21:04:08 +0200293 .bandwidth_update = &rs600_bandwidth_update,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200294};
295
296
297/*
298 * rs690,rs740
299 */
Jerome Glisse3bc68532009-10-01 09:39:24 +0200300int rs690_init(struct radeon_device *rdev);
301void rs690_fini(struct radeon_device *rdev);
302int rs690_resume(struct radeon_device *rdev);
303int rs690_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
305void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200306void rs690_bandwidth_update(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307static struct radeon_asic rs690_asic = {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200308 .init = &rs690_init,
309 .fini = &rs690_fini,
310 .suspend = &rs690_suspend,
311 .resume = &rs690_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000312 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314 .gart_tlb_flush = &rs400_gart_tlb_flush,
315 .gart_set_page = &rs400_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000316 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000318 .ring_test = &r100_ring_test,
319 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 .irq_set = &rs600_irq_set,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200321 .irq_process = &rs600_irq_process,
322 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323 .fence_ring_emit = &r300_fence_ring_emit,
324 .cs_parse = &r300_cs_parse,
325 .copy_blit = &r100_copy_blit,
326 .copy_dma = &r300_copy_dma,
327 .copy = &r300_copy_dma,
Rafał Miłecki74338742009-11-03 00:53:02 +0100328 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200329 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100330 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331 .set_memory_clock = &radeon_atom_set_memory_clock,
332 .set_pcie_lanes = NULL,
333 .set_clock_gating = &radeon_atom_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000334 .set_surface_reg = r100_set_surface_reg,
335 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200336 .bandwidth_update = &rs690_bandwidth_update,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337};
338
339
340/*
341 * rv515
342 */
Jerome Glisse068a1172009-06-17 13:28:30 +0200343int rv515_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200344void rv515_fini(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345int rv515_gpu_reset(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
347void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
348void rv515_ring_start(struct radeon_device *rdev);
349uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
350void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200351void rv515_bandwidth_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200352int rv515_resume(struct radeon_device *rdev);
353int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354static struct radeon_asic rv515_asic = {
Jerome Glisse068a1172009-06-17 13:28:30 +0200355 .init = &rv515_init,
Jerome Glissed39c3b82009-09-28 18:34:43 +0200356 .fini = &rv515_fini,
357 .suspend = &rv515_suspend,
358 .resume = &rv515_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000359 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360 .gpu_reset = &rv515_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361 .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
362 .gart_set_page = &rv370_pcie_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000363 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364 .ring_start = &rv515_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000365 .ring_test = &r100_ring_test,
366 .ring_ib_execute = &r100_ring_ib_execute,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200367 .irq_set = &rs600_irq_set,
368 .irq_process = &rs600_irq_process,
369 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200370 .fence_ring_emit = &r300_fence_ring_emit,
Jerome Glisse068a1172009-06-17 13:28:30 +0200371 .cs_parse = &r300_cs_parse,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200372 .copy_blit = &r100_copy_blit,
373 .copy_dma = &r300_copy_dma,
374 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100375 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100377 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200378 .set_memory_clock = &radeon_atom_set_memory_clock,
379 .set_pcie_lanes = &rv370_set_pcie_lanes,
380 .set_clock_gating = &radeon_atom_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000381 .set_surface_reg = r100_set_surface_reg,
382 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200383 .bandwidth_update = &rv515_bandwidth_update,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200384};
385
386
387/*
388 * r520,rv530,rv560,rv570,r580
389 */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200390int r520_init(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200391int r520_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200392static struct radeon_asic r520_asic = {
Jerome Glissed39c3b82009-09-28 18:34:43 +0200393 .init = &r520_init,
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200394 .fini = &rv515_fini,
395 .suspend = &rv515_suspend,
396 .resume = &r520_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000397 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200398 .gpu_reset = &rv515_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399 .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
400 .gart_set_page = &rv370_pcie_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000401 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402 .ring_start = &rv515_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000403 .ring_test = &r100_ring_test,
404 .ring_ib_execute = &r100_ring_ib_execute,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200405 .irq_set = &rs600_irq_set,
406 .irq_process = &rs600_irq_process,
407 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408 .fence_ring_emit = &r300_fence_ring_emit,
Jerome Glisse068a1172009-06-17 13:28:30 +0200409 .cs_parse = &r300_cs_parse,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200410 .copy_blit = &r100_copy_blit,
411 .copy_dma = &r300_copy_dma,
412 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100413 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200414 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100415 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416 .set_memory_clock = &radeon_atom_set_memory_clock,
417 .set_pcie_lanes = &rv370_set_pcie_lanes,
418 .set_clock_gating = &radeon_atom_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000419 .set_surface_reg = r100_set_surface_reg,
420 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200421 .bandwidth_update = &rv515_bandwidth_update,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200422};
423
424/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000425 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200426 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000427int r600_init(struct radeon_device *rdev);
428void r600_fini(struct radeon_device *rdev);
429int r600_suspend(struct radeon_device *rdev);
430int r600_resume(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000431void r600_vga_set_state(struct radeon_device *rdev, bool state);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000432int r600_wb_init(struct radeon_device *rdev);
433void r600_wb_fini(struct radeon_device *rdev);
434void r600_cp_commit(struct radeon_device *rdev);
435void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200436uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
437void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000438int r600_cs_parse(struct radeon_cs_parser *p);
439void r600_fence_ring_emit(struct radeon_device *rdev,
440 struct radeon_fence *fence);
441int r600_copy_dma(struct radeon_device *rdev,
442 uint64_t src_offset,
443 uint64_t dst_offset,
444 unsigned num_pages,
445 struct radeon_fence *fence);
446int r600_irq_process(struct radeon_device *rdev);
447int r600_irq_set(struct radeon_device *rdev);
448int r600_gpu_reset(struct radeon_device *rdev);
449int r600_set_surface_reg(struct radeon_device *rdev, int reg,
450 uint32_t tiling_flags, uint32_t pitch,
451 uint32_t offset, uint32_t obj_size);
452int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
453void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000454int r600_ring_test(struct radeon_device *rdev);
455int r600_copy_blit(struct radeon_device *rdev,
456 uint64_t src_offset, uint64_t dst_offset,
457 unsigned num_pages, struct radeon_fence *fence);
458
459static struct radeon_asic r600_asic = {
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000460 .init = &r600_init,
461 .fini = &r600_fini,
462 .suspend = &r600_suspend,
463 .resume = &r600_resume,
464 .cp_commit = &r600_cp_commit,
Dave Airlie28d52042009-09-21 14:33:58 +1000465 .vga_set_state = &r600_vga_set_state,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000466 .gpu_reset = &r600_gpu_reset,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000467 .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
468 .gart_set_page = &rs600_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000469 .ring_test = &r600_ring_test,
470 .ring_ib_execute = &r600_ring_ib_execute,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000471 .irq_set = &r600_irq_set,
472 .irq_process = &r600_irq_process,
473 .fence_ring_emit = &r600_fence_ring_emit,
474 .cs_parse = &r600_cs_parse,
475 .copy_blit = &r600_copy_blit,
476 .copy_dma = &r600_copy_blit,
Alex Deuchera3812872009-09-10 15:54:35 -0400477 .copy = &r600_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100478 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000479 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100480 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000481 .set_memory_clock = &radeon_atom_set_memory_clock,
482 .set_pcie_lanes = NULL,
483 .set_clock_gating = &radeon_atom_set_clock_gating,
484 .set_surface_reg = r600_set_surface_reg,
485 .clear_surface_reg = r600_clear_surface_reg,
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200486 .bandwidth_update = &rv515_bandwidth_update,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000487};
488
489/*
490 * rv770,rv730,rv710,rv740
491 */
492int rv770_init(struct radeon_device *rdev);
493void rv770_fini(struct radeon_device *rdev);
494int rv770_suspend(struct radeon_device *rdev);
495int rv770_resume(struct radeon_device *rdev);
496int rv770_gpu_reset(struct radeon_device *rdev);
497
498static struct radeon_asic rv770_asic = {
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000499 .init = &rv770_init,
500 .fini = &rv770_fini,
501 .suspend = &rv770_suspend,
502 .resume = &rv770_resume,
503 .cp_commit = &r600_cp_commit,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000504 .gpu_reset = &rv770_gpu_reset,
Dave Airlie28d52042009-09-21 14:33:58 +1000505 .vga_set_state = &r600_vga_set_state,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000506 .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
507 .gart_set_page = &rs600_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000508 .ring_test = &r600_ring_test,
509 .ring_ib_execute = &r600_ring_ib_execute,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000510 .irq_set = &r600_irq_set,
511 .irq_process = &r600_irq_process,
512 .fence_ring_emit = &r600_fence_ring_emit,
513 .cs_parse = &r600_cs_parse,
514 .copy_blit = &r600_copy_blit,
515 .copy_dma = &r600_copy_blit,
Alex Deuchera3812872009-09-10 15:54:35 -0400516 .copy = &r600_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100517 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000518 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100519 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000520 .set_memory_clock = &radeon_atom_set_memory_clock,
521 .set_pcie_lanes = NULL,
522 .set_clock_gating = &radeon_atom_set_clock_gating,
523 .set_surface_reg = r600_set_surface_reg,
524 .clear_surface_reg = r600_clear_surface_reg,
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200525 .bandwidth_update = &rv515_bandwidth_update,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000526};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200527
528#endif