blob: af715cc03ee078cddaa3e648909b21a910667473 [file] [log] [blame]
Daniel Vetter02e792f2009-09-15 22:57:34 +02001/*
2 * Copyright © 2009
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Daniel Vetter <daniel@ffwll.ch>
25 *
26 * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
27 */
Andrew Mortone1679762010-08-24 16:35:52 -070028
29#include <linux/seq_file.h>
Daniel Vetter02e792f2009-09-15 22:57:34 +020030#include "drmP.h"
31#include "drm.h"
32#include "i915_drm.h"
33#include "i915_drv.h"
34#include "i915_reg.h"
35#include "intel_drv.h"
36
37/* Limits for overlay size. According to intel doc, the real limits are:
38 * Y width: 4095, UV width (planar): 2047, Y height: 2047,
39 * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
40 * the mininum of both. */
41#define IMAGE_MAX_WIDTH 2048
42#define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
43/* on 830 and 845 these large limits result in the card hanging */
44#define IMAGE_MAX_WIDTH_LEGACY 1024
45#define IMAGE_MAX_HEIGHT_LEGACY 1088
46
47/* overlay register definitions */
48/* OCMD register */
49#define OCMD_TILED_SURFACE (0x1<<19)
50#define OCMD_MIRROR_MASK (0x3<<17)
51#define OCMD_MIRROR_MODE (0x3<<17)
52#define OCMD_MIRROR_HORIZONTAL (0x1<<17)
53#define OCMD_MIRROR_VERTICAL (0x2<<17)
54#define OCMD_MIRROR_BOTH (0x3<<17)
55#define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
56#define OCMD_UV_SWAP (0x1<<14) /* YVYU */
57#define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
58#define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
59#define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
60#define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
61#define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
62#define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
63#define OCMD_YUV_422_PACKED (0x8<<10)
64#define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
65#define OCMD_YUV_420_PLANAR (0xc<<10)
66#define OCMD_YUV_422_PLANAR (0xd<<10)
67#define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
68#define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
69#define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
Chris Wilsond7961362010-07-13 13:52:17 +010070#define OCMD_BUF_TYPE_MASK (0x1<<5)
Daniel Vetter02e792f2009-09-15 22:57:34 +020071#define OCMD_BUF_TYPE_FRAME (0x0<<5)
72#define OCMD_BUF_TYPE_FIELD (0x1<<5)
73#define OCMD_TEST_MODE (0x1<<4)
74#define OCMD_BUFFER_SELECT (0x3<<2)
75#define OCMD_BUFFER0 (0x0<<2)
76#define OCMD_BUFFER1 (0x1<<2)
77#define OCMD_FIELD_SELECT (0x1<<2)
78#define OCMD_FIELD0 (0x0<<1)
79#define OCMD_FIELD1 (0x1<<1)
80#define OCMD_ENABLE (0x1<<0)
81
82/* OCONFIG register */
83#define OCONF_PIPE_MASK (0x1<<18)
84#define OCONF_PIPE_A (0x0<<18)
85#define OCONF_PIPE_B (0x1<<18)
86#define OCONF_GAMMA2_ENABLE (0x1<<16)
87#define OCONF_CSC_MODE_BT601 (0x0<<5)
88#define OCONF_CSC_MODE_BT709 (0x1<<5)
89#define OCONF_CSC_BYPASS (0x1<<4)
90#define OCONF_CC_OUT_8BIT (0x1<<3)
91#define OCONF_TEST_MODE (0x1<<2)
92#define OCONF_THREE_LINE_BUFFER (0x1<<0)
93#define OCONF_TWO_LINE_BUFFER (0x0<<0)
94
95/* DCLRKM (dst-key) register */
96#define DST_KEY_ENABLE (0x1<<31)
97#define CLK_RGB24_MASK 0x0
98#define CLK_RGB16_MASK 0x070307
99#define CLK_RGB15_MASK 0x070707
100#define CLK_RGB8I_MASK 0xffffff
101
102#define RGB16_TO_COLORKEY(c) \
103 (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
104#define RGB15_TO_COLORKEY(c) \
105 (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
106
107/* overlay flip addr flag */
108#define OFC_UPDATE 0x1
109
110/* polyphase filter coefficients */
111#define N_HORIZ_Y_TAPS 5
112#define N_VERT_Y_TAPS 3
113#define N_HORIZ_UV_TAPS 3
114#define N_VERT_UV_TAPS 3
115#define N_PHASES 17
116#define MAX_TAPS 5
117
118/* memory bufferd overlay registers */
119struct overlay_registers {
120 u32 OBUF_0Y;
121 u32 OBUF_1Y;
122 u32 OBUF_0U;
123 u32 OBUF_0V;
124 u32 OBUF_1U;
125 u32 OBUF_1V;
126 u32 OSTRIDE;
127 u32 YRGB_VPH;
128 u32 UV_VPH;
129 u32 HORZ_PH;
130 u32 INIT_PHS;
131 u32 DWINPOS;
132 u32 DWINSZ;
133 u32 SWIDTH;
134 u32 SWIDTHSW;
135 u32 SHEIGHT;
136 u32 YRGBSCALE;
137 u32 UVSCALE;
138 u32 OCLRC0;
139 u32 OCLRC1;
140 u32 DCLRKV;
141 u32 DCLRKM;
142 u32 SCLRKVH;
143 u32 SCLRKVL;
144 u32 SCLRKEN;
145 u32 OCONFIG;
146 u32 OCMD;
147 u32 RESERVED1; /* 0x6C */
148 u32 OSTART_0Y;
149 u32 OSTART_1Y;
150 u32 OSTART_0U;
151 u32 OSTART_0V;
152 u32 OSTART_1U;
153 u32 OSTART_1V;
154 u32 OTILEOFF_0Y;
155 u32 OTILEOFF_1Y;
156 u32 OTILEOFF_0U;
157 u32 OTILEOFF_0V;
158 u32 OTILEOFF_1U;
159 u32 OTILEOFF_1V;
160 u32 FASTHSCALE; /* 0xA0 */
161 u32 UVSCALEV; /* 0xA4 */
162 u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
163 u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
164 u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
165 u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
166 u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
167 u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
168 u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
169 u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
170 u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
171};
172
Chris Wilson23f09ce2010-08-12 13:53:37 +0100173struct intel_overlay {
174 struct drm_device *dev;
175 struct intel_crtc *crtc;
176 struct drm_i915_gem_object *vid_bo;
177 struct drm_i915_gem_object *old_vid_bo;
178 int active;
179 int pfit_active;
180 u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
181 u32 color_key;
182 u32 brightness, contrast, saturation;
183 u32 old_xscale, old_yscale;
184 /* register access */
185 u32 flip_addr;
186 struct drm_i915_gem_object *reg_bo;
187 /* flip handling */
188 uint32_t last_flip_req;
Chris Wilsonb303cf92010-08-12 14:03:48 +0100189 void (*flip_tail)(struct intel_overlay *);
Chris Wilson23f09ce2010-08-12 13:53:37 +0100190};
Daniel Vetter02e792f2009-09-15 22:57:34 +0200191
Chris Wilson8d74f652010-08-12 10:35:26 +0100192static struct overlay_registers *
Chris Wilson8d74f652010-08-12 10:35:26 +0100193intel_overlay_map_regs(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200194{
195 drm_i915_private_t *dev_priv = overlay->dev->dev_private;
196 struct overlay_registers *regs;
197
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100198 if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Daniel Vetter02e792f2009-09-15 22:57:34 +0200199 regs = overlay->reg_bo->phys_obj->handle->vaddr;
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100200 else
Chris Wilson8d74f652010-08-12 10:35:26 +0100201 regs = io_mapping_map_wc(dev_priv->mm.gtt_mapping,
202 overlay->reg_bo->gtt_offset);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200203
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100204 return regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200205}
206
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100207static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
208 struct overlay_registers *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200209{
Chris Wilson8d74f652010-08-12 10:35:26 +0100210 if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100211 io_mapping_unmap(regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200212}
Daniel Vetter02e792f2009-09-15 22:57:34 +0200213
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100214static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
Chris Wilson8dc5d142010-08-12 12:36:12 +0100215 struct drm_i915_gem_request *request,
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100216 bool interruptible,
Chris Wilsonb303cf92010-08-12 14:03:48 +0100217 void (*tail)(struct intel_overlay *))
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100218{
219 struct drm_device *dev = overlay->dev;
220 drm_i915_private_t *dev_priv = dev->dev_private;
221 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200222
Chris Wilsonb303cf92010-08-12 14:03:48 +0100223 BUG_ON(overlay->last_flip_req);
Chris Wilson3cce4692010-10-27 16:11:02 +0100224 ret = i915_add_request(dev, NULL, request, &dev_priv->render_ring);
225 if (ret) {
226 kfree(request);
227 return ret;
228 }
229 overlay->last_flip_req = request->seqno;
Chris Wilsonb303cf92010-08-12 14:03:48 +0100230 overlay->flip_tail = tail;
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100231 ret = i915_do_wait_request(dev,
232 overlay->last_flip_req, true,
233 &dev_priv->render_ring);
234 if (ret)
235 return ret;
236
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100237 overlay->last_flip_req = 0;
238 return 0;
239}
240
Chris Wilson106dada2010-07-16 17:13:01 +0100241/* Workaround for i830 bug where pipe a must be enable to change control regs */
242static int
243i830_activate_pipe_a(struct drm_device *dev)
244{
245 drm_i915_private_t *dev_priv = dev->dev_private;
246 struct intel_crtc *crtc;
247 struct drm_crtc_helper_funcs *crtc_funcs;
248 struct drm_display_mode vesa_640x480 = {
249 DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
250 752, 800, 0, 480, 489, 492, 525, 0,
251 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)
252 }, *mode;
253
254 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[0]);
255 if (crtc->dpms_mode == DRM_MODE_DPMS_ON)
256 return 0;
257
258 /* most i8xx have pipe a forced on, so don't trust dpms mode */
Chris Wilson5eddb702010-09-11 13:48:45 +0100259 if (I915_READ(PIPEACONF) & PIPECONF_ENABLE)
Chris Wilson106dada2010-07-16 17:13:01 +0100260 return 0;
261
262 crtc_funcs = crtc->base.helper_private;
263 if (crtc_funcs->dpms == NULL)
264 return 0;
265
266 DRM_DEBUG_DRIVER("Enabling pipe A in order to enable overlay\n");
267
268 mode = drm_mode_duplicate(dev, &vesa_640x480);
269 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V);
270 if(!drm_crtc_helper_set_mode(&crtc->base, mode,
271 crtc->base.x, crtc->base.y,
272 crtc->base.fb))
273 return 0;
274
275 crtc_funcs->dpms(&crtc->base, DRM_MODE_DPMS_ON);
276 return 1;
277}
278
279static void
280i830_deactivate_pipe_a(struct drm_device *dev)
281{
282 drm_i915_private_t *dev_priv = dev->dev_private;
283 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[0];
284 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
285
286 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200287}
288
289/* overlay needs to be disable in OCMD reg */
290static int intel_overlay_on(struct intel_overlay *overlay)
291{
292 struct drm_device *dev = overlay->dev;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100293 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8dc5d142010-08-12 12:36:12 +0100294 struct drm_i915_gem_request *request;
Chris Wilson106dada2010-07-16 17:13:01 +0100295 int pipe_a_quirk = 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200296 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200297
298 BUG_ON(overlay->active);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200299 overlay->active = 1;
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200300
Chris Wilson106dada2010-07-16 17:13:01 +0100301 if (IS_I830(dev)) {
302 pipe_a_quirk = i830_activate_pipe_a(dev);
303 if (pipe_a_quirk < 0)
304 return pipe_a_quirk;
305 }
306
Chris Wilson8dc5d142010-08-12 12:36:12 +0100307 request = kzalloc(sizeof(*request), GFP_KERNEL);
Chris Wilson106dada2010-07-16 17:13:01 +0100308 if (request == NULL) {
309 ret = -ENOMEM;
310 goto out;
311 }
Daniel Vetter02e792f2009-09-15 22:57:34 +0200312
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100313 ret = BEGIN_LP_RING(4);
314 if (ret) {
315 kfree(request);
316 goto out;
317 }
318
Daniel Vetter02e792f2009-09-15 22:57:34 +0200319 OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
320 OUT_RING(overlay->flip_addr | OFC_UPDATE);
321 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
322 OUT_RING(MI_NOOP);
323 ADVANCE_LP_RING();
324
Chris Wilsonb303cf92010-08-12 14:03:48 +0100325 ret = intel_overlay_do_wait_request(overlay, request, true, NULL);
Chris Wilson106dada2010-07-16 17:13:01 +0100326out:
327 if (pipe_a_quirk)
328 i830_deactivate_pipe_a(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200329
Chris Wilson106dada2010-07-16 17:13:01 +0100330 return ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200331}
332
333/* overlay needs to be enabled in OCMD reg */
Chris Wilson8dc5d142010-08-12 12:36:12 +0100334static int intel_overlay_continue(struct intel_overlay *overlay,
335 bool load_polyphase_filter)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200336{
337 struct drm_device *dev = overlay->dev;
338 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson8dc5d142010-08-12 12:36:12 +0100339 struct drm_i915_gem_request *request;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200340 u32 flip_addr = overlay->flip_addr;
341 u32 tmp;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100342 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200343
344 BUG_ON(!overlay->active);
345
Chris Wilson8dc5d142010-08-12 12:36:12 +0100346 request = kzalloc(sizeof(*request), GFP_KERNEL);
347 if (request == NULL)
348 return -ENOMEM;
349
Daniel Vetter02e792f2009-09-15 22:57:34 +0200350 if (load_polyphase_filter)
351 flip_addr |= OFC_UPDATE;
352
353 /* check for underruns */
354 tmp = I915_READ(DOVSTA);
355 if (tmp & (1 << 17))
356 DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
357
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100358 ret = BEGIN_LP_RING(2);
359 if (ret) {
360 kfree(request);
361 return ret;
362 }
Daniel Vetter02e792f2009-09-15 22:57:34 +0200363 OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
364 OUT_RING(flip_addr);
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200365 ADVANCE_LP_RING();
366
Chris Wilson3cce4692010-10-27 16:11:02 +0100367 ret = i915_add_request(dev, NULL, request, &dev_priv->render_ring);
368 if (ret) {
369 kfree(request);
370 return ret;
371 }
372
373 overlay->last_flip_req = request->seqno;
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200374 return 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200375}
376
Chris Wilsonb303cf92010-08-12 14:03:48 +0100377static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200378{
Chris Wilson05394f32010-11-08 19:18:58 +0000379 struct drm_i915_gem_object *obj = overlay->old_vid_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200380
Chris Wilsonb303cf92010-08-12 14:03:48 +0100381 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000382 drm_gem_object_unreference(&obj->base);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200383
Chris Wilsonb303cf92010-08-12 14:03:48 +0100384 overlay->old_vid_bo = NULL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200385}
386
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200387static void intel_overlay_off_tail(struct intel_overlay *overlay)
388{
Chris Wilson05394f32010-11-08 19:18:58 +0000389 struct drm_i915_gem_object *obj = overlay->vid_bo;
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200390
391 /* never have the overlay hw on without showing a frame */
392 BUG_ON(!overlay->vid_bo);
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200393
394 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000395 drm_gem_object_unreference(&obj->base);
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200396 overlay->vid_bo = NULL;
397
398 overlay->crtc->overlay = NULL;
399 overlay->crtc = NULL;
400 overlay->active = 0;
401}
402
Daniel Vetter02e792f2009-09-15 22:57:34 +0200403/* overlay needs to be disabled in OCMD reg */
Chris Wilson5dcdbcb2010-08-12 13:50:28 +0100404static int intel_overlay_off(struct intel_overlay *overlay,
405 bool interruptible)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200406{
407 struct drm_device *dev = overlay->dev;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100408 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8dc5d142010-08-12 12:36:12 +0100409 u32 flip_addr = overlay->flip_addr;
410 struct drm_i915_gem_request *request;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100411 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200412
413 BUG_ON(!overlay->active);
414
Chris Wilson8dc5d142010-08-12 12:36:12 +0100415 request = kzalloc(sizeof(*request), GFP_KERNEL);
416 if (request == NULL)
417 return -ENOMEM;
418
Daniel Vetter02e792f2009-09-15 22:57:34 +0200419 /* According to intel docs the overlay hw may hang (when switching
420 * off) without loading the filter coeffs. It is however unclear whether
421 * this applies to the disabling of the overlay or to the switching off
422 * of the hw. Do it in both cases */
423 flip_addr |= OFC_UPDATE;
424
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100425 ret = BEGIN_LP_RING(6);
426 if (ret) {
427 kfree(request);
428 return ret;
429 }
Daniel Vetter02e792f2009-09-15 22:57:34 +0200430 /* wait for overlay to go idle */
Daniel Vetter02e792f2009-09-15 22:57:34 +0200431 OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
432 OUT_RING(flip_addr);
Chris Wilson722506f2010-08-12 09:28:50 +0100433 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
Chris Wilson722506f2010-08-12 09:28:50 +0100434 /* turn overlay off */
Chris Wilson722506f2010-08-12 09:28:50 +0100435 OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
436 OUT_RING(flip_addr);
437 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
Chris Wilson722506f2010-08-12 09:28:50 +0100438 ADVANCE_LP_RING();
439
Chris Wilson5dcdbcb2010-08-12 13:50:28 +0100440 return intel_overlay_do_wait_request(overlay, request, interruptible,
Chris Wilsonb303cf92010-08-12 14:03:48 +0100441 intel_overlay_off_tail);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200442}
443
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200444/* recover from an interruption due to a signal
445 * We have to be careful not to repeat work forever an make forward progess. */
Chris Wilson5dcdbcb2010-08-12 13:50:28 +0100446static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay,
447 bool interruptible)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200448{
449 struct drm_device *dev = overlay->dev;
Zou Nan hai852835f2010-05-21 09:08:56 +0800450 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200451 int ret;
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200452
Chris Wilsonb303cf92010-08-12 14:03:48 +0100453 if (overlay->last_flip_req == 0)
454 return 0;
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200455
Zou Nan hai852835f2010-05-21 09:08:56 +0800456 ret = i915_do_wait_request(dev, overlay->last_flip_req,
Chris Wilson722506f2010-08-12 09:28:50 +0100457 interruptible, &dev_priv->render_ring);
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100458 if (ret)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200459 return ret;
460
Chris Wilsonb303cf92010-08-12 14:03:48 +0100461 if (overlay->flip_tail)
462 overlay->flip_tail(overlay);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200463
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200464 overlay->last_flip_req = 0;
465 return 0;
466}
467
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200468/* Wait for pending overlay flip and release old frame.
469 * Needs to be called before the overlay register are changed
Chris Wilson8d74f652010-08-12 10:35:26 +0100470 * via intel_overlay_(un)map_regs
471 */
Daniel Vetter02e792f2009-09-15 22:57:34 +0200472static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
473{
Chris Wilson5cd68c92010-08-12 12:21:54 +0100474 struct drm_device *dev = overlay->dev;
475 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200476 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200477
Chris Wilson5cd68c92010-08-12 12:21:54 +0100478 /* Only wait if there is actually an old frame to release to
479 * guarantee forward progress.
480 */
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200481 if (!overlay->old_vid_bo)
482 return 0;
483
Chris Wilson5cd68c92010-08-12 12:21:54 +0100484 if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
Chris Wilson8dc5d142010-08-12 12:36:12 +0100485 struct drm_i915_gem_request *request;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200486
Chris Wilson5cd68c92010-08-12 12:21:54 +0100487 /* synchronous slowpath */
Chris Wilson8dc5d142010-08-12 12:36:12 +0100488 request = kzalloc(sizeof(*request), GFP_KERNEL);
489 if (request == NULL)
490 return -ENOMEM;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200491
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100492 ret = BEGIN_LP_RING(2);
493 if (ret) {
494 kfree(request);
495 return ret;
496 }
497
Chris Wilson5cd68c92010-08-12 12:21:54 +0100498 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
499 OUT_RING(MI_NOOP);
500 ADVANCE_LP_RING();
Daniel Vetter02e792f2009-09-15 22:57:34 +0200501
Chris Wilson8dc5d142010-08-12 12:36:12 +0100502 ret = intel_overlay_do_wait_request(overlay, request, true,
Chris Wilsonb303cf92010-08-12 14:03:48 +0100503 intel_overlay_release_old_vid_tail);
Chris Wilson5cd68c92010-08-12 12:21:54 +0100504 if (ret)
505 return ret;
506 }
Daniel Vetter02e792f2009-09-15 22:57:34 +0200507
Chris Wilson5cd68c92010-08-12 12:21:54 +0100508 intel_overlay_release_old_vid_tail(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200509 return 0;
510}
511
512struct put_image_params {
513 int format;
514 short dst_x;
515 short dst_y;
516 short dst_w;
517 short dst_h;
518 short src_w;
519 short src_scan_h;
520 short src_scan_w;
521 short src_h;
522 short stride_Y;
523 short stride_UV;
524 int offset_Y;
525 int offset_U;
526 int offset_V;
527};
528
529static int packed_depth_bytes(u32 format)
530{
531 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100532 case I915_OVERLAY_YUV422:
533 return 4;
534 case I915_OVERLAY_YUV411:
535 /* return 6; not implemented */
536 default:
537 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200538 }
539}
540
541static int packed_width_bytes(u32 format, short width)
542{
543 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100544 case I915_OVERLAY_YUV422:
545 return width << 1;
546 default:
547 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200548 }
549}
550
551static int uv_hsubsampling(u32 format)
552{
553 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100554 case I915_OVERLAY_YUV422:
555 case I915_OVERLAY_YUV420:
556 return 2;
557 case I915_OVERLAY_YUV411:
558 case I915_OVERLAY_YUV410:
559 return 4;
560 default:
561 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200562 }
563}
564
565static int uv_vsubsampling(u32 format)
566{
567 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100568 case I915_OVERLAY_YUV420:
569 case I915_OVERLAY_YUV410:
570 return 2;
571 case I915_OVERLAY_YUV422:
572 case I915_OVERLAY_YUV411:
573 return 1;
574 default:
575 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200576 }
577}
578
579static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
580{
581 u32 mask, shift, ret;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100582 if (IS_GEN2(dev)) {
Daniel Vetter02e792f2009-09-15 22:57:34 +0200583 mask = 0x1f;
584 shift = 5;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100585 } else {
586 mask = 0x3f;
587 shift = 6;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200588 }
589 ret = ((offset + width + mask) >> shift) - (offset >> shift);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100590 if (!IS_GEN2(dev))
Daniel Vetter02e792f2009-09-15 22:57:34 +0200591 ret <<= 1;
592 ret -=1;
593 return ret << 2;
594}
595
596static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
597 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
598 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
599 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
600 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
601 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
602 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
603 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
604 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
605 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
606 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
607 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
608 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
609 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
610 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
611 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
612 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
Chris Wilson722506f2010-08-12 09:28:50 +0100613 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
614};
615
Daniel Vetter02e792f2009-09-15 22:57:34 +0200616static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
617 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
618 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
619 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
620 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
621 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
622 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
623 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
624 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
Chris Wilson722506f2010-08-12 09:28:50 +0100625 0x3000, 0x0800, 0x3000
626};
Daniel Vetter02e792f2009-09-15 22:57:34 +0200627
628static void update_polyphase_filter(struct overlay_registers *regs)
629{
630 memcpy(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
631 memcpy(regs->UV_HCOEFS, uv_static_hcoeffs, sizeof(uv_static_hcoeffs));
632}
633
634static bool update_scaling_factors(struct intel_overlay *overlay,
635 struct overlay_registers *regs,
636 struct put_image_params *params)
637{
638 /* fixed point with a 12 bit shift */
639 u32 xscale, yscale, xscale_UV, yscale_UV;
640#define FP_SHIFT 12
641#define FRACT_MASK 0xfff
642 bool scale_changed = false;
643 int uv_hscale = uv_hsubsampling(params->format);
644 int uv_vscale = uv_vsubsampling(params->format);
645
646 if (params->dst_w > 1)
647 xscale = ((params->src_scan_w - 1) << FP_SHIFT)
648 /(params->dst_w);
649 else
650 xscale = 1 << FP_SHIFT;
651
652 if (params->dst_h > 1)
653 yscale = ((params->src_scan_h - 1) << FP_SHIFT)
654 /(params->dst_h);
655 else
656 yscale = 1 << FP_SHIFT;
657
658 /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
Chris Wilson722506f2010-08-12 09:28:50 +0100659 xscale_UV = xscale/uv_hscale;
660 yscale_UV = yscale/uv_vscale;
661 /* make the Y scale to UV scale ratio an exact multiply */
662 xscale = xscale_UV * uv_hscale;
663 yscale = yscale_UV * uv_vscale;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200664 /*} else {
Chris Wilson722506f2010-08-12 09:28:50 +0100665 xscale_UV = 0;
666 yscale_UV = 0;
667 }*/
Daniel Vetter02e792f2009-09-15 22:57:34 +0200668
669 if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
670 scale_changed = true;
671 overlay->old_xscale = xscale;
672 overlay->old_yscale = yscale;
673
Chris Wilson722506f2010-08-12 09:28:50 +0100674 regs->YRGBSCALE = (((yscale & FRACT_MASK) << 20) |
675 ((xscale >> FP_SHIFT) << 16) |
676 ((xscale & FRACT_MASK) << 3));
677
678 regs->UVSCALE = (((yscale_UV & FRACT_MASK) << 20) |
679 ((xscale_UV >> FP_SHIFT) << 16) |
680 ((xscale_UV & FRACT_MASK) << 3));
681
682 regs->UVSCALEV = ((((yscale >> FP_SHIFT) << 16) |
683 ((yscale_UV >> FP_SHIFT) << 0)));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200684
685 if (scale_changed)
686 update_polyphase_filter(regs);
687
688 return scale_changed;
689}
690
691static void update_colorkey(struct intel_overlay *overlay,
692 struct overlay_registers *regs)
693{
694 u32 key = overlay->color_key;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100695
Daniel Vetter02e792f2009-09-15 22:57:34 +0200696 switch (overlay->crtc->base.fb->bits_per_pixel) {
Chris Wilson722506f2010-08-12 09:28:50 +0100697 case 8:
698 regs->DCLRKV = 0;
699 regs->DCLRKM = CLK_RGB8I_MASK | DST_KEY_ENABLE;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100700 break;
701
Chris Wilson722506f2010-08-12 09:28:50 +0100702 case 16:
703 if (overlay->crtc->base.fb->depth == 15) {
704 regs->DCLRKV = RGB15_TO_COLORKEY(key);
705 regs->DCLRKM = CLK_RGB15_MASK | DST_KEY_ENABLE;
706 } else {
707 regs->DCLRKV = RGB16_TO_COLORKEY(key);
708 regs->DCLRKM = CLK_RGB16_MASK | DST_KEY_ENABLE;
709 }
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100710 break;
711
Chris Wilson722506f2010-08-12 09:28:50 +0100712 case 24:
713 case 32:
714 regs->DCLRKV = key;
715 regs->DCLRKM = CLK_RGB24_MASK | DST_KEY_ENABLE;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100716 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200717 }
718}
719
720static u32 overlay_cmd_reg(struct put_image_params *params)
721{
722 u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
723
724 if (params->format & I915_OVERLAY_YUV_PLANAR) {
725 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100726 case I915_OVERLAY_YUV422:
727 cmd |= OCMD_YUV_422_PLANAR;
728 break;
729 case I915_OVERLAY_YUV420:
730 cmd |= OCMD_YUV_420_PLANAR;
731 break;
732 case I915_OVERLAY_YUV411:
733 case I915_OVERLAY_YUV410:
734 cmd |= OCMD_YUV_410_PLANAR;
735 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200736 }
737 } else { /* YUV packed */
738 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100739 case I915_OVERLAY_YUV422:
740 cmd |= OCMD_YUV_422_PACKED;
741 break;
742 case I915_OVERLAY_YUV411:
743 cmd |= OCMD_YUV_411_PACKED;
744 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200745 }
746
747 switch (params->format & I915_OVERLAY_SWAP_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100748 case I915_OVERLAY_NO_SWAP:
749 break;
750 case I915_OVERLAY_UV_SWAP:
751 cmd |= OCMD_UV_SWAP;
752 break;
753 case I915_OVERLAY_Y_SWAP:
754 cmd |= OCMD_Y_SWAP;
755 break;
756 case I915_OVERLAY_Y_AND_UV_SWAP:
757 cmd |= OCMD_Y_AND_UV_SWAP;
758 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200759 }
760 }
761
762 return cmd;
763}
764
Chris Wilson5fe82c52010-08-12 12:38:21 +0100765static int intel_overlay_do_put_image(struct intel_overlay *overlay,
Chris Wilson05394f32010-11-08 19:18:58 +0000766 struct drm_i915_gem_object *new_bo,
Chris Wilson5fe82c52010-08-12 12:38:21 +0100767 struct put_image_params *params)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200768{
769 int ret, tmp_width;
770 struct overlay_registers *regs;
771 bool scale_changed = false;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200772 struct drm_device *dev = overlay->dev;
773
774 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
775 BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
776 BUG_ON(!overlay);
777
Daniel Vetter02e792f2009-09-15 22:57:34 +0200778 ret = intel_overlay_release_old_vid(overlay);
779 if (ret != 0)
780 return ret;
781
Daniel Vetter75e9e912010-11-04 17:11:09 +0100782 ret = i915_gem_object_pin(new_bo, PAGE_SIZE, true);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200783 if (ret != 0)
784 return ret;
785
786 ret = i915_gem_object_set_to_gtt_domain(new_bo, 0);
787 if (ret != 0)
788 goto out_unpin;
789
790 if (!overlay->active) {
Chris Wilson8d74f652010-08-12 10:35:26 +0100791 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200792 if (!regs) {
793 ret = -ENOMEM;
794 goto out_unpin;
795 }
796 regs->OCONFIG = OCONF_CC_OUT_8BIT;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100797 if (IS_GEN4(overlay->dev))
Daniel Vetter02e792f2009-09-15 22:57:34 +0200798 regs->OCONFIG |= OCONF_CSC_MODE_BT709;
799 regs->OCONFIG |= overlay->crtc->pipe == 0 ?
800 OCONF_PIPE_A : OCONF_PIPE_B;
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100801 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200802
803 ret = intel_overlay_on(overlay);
804 if (ret != 0)
805 goto out_unpin;
806 }
807
Chris Wilson8d74f652010-08-12 10:35:26 +0100808 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200809 if (!regs) {
810 ret = -ENOMEM;
811 goto out_unpin;
812 }
813
814 regs->DWINPOS = (params->dst_y << 16) | params->dst_x;
815 regs->DWINSZ = (params->dst_h << 16) | params->dst_w;
816
817 if (params->format & I915_OVERLAY_YUV_PACKED)
818 tmp_width = packed_width_bytes(params->format, params->src_w);
819 else
820 tmp_width = params->src_w;
821
822 regs->SWIDTH = params->src_w;
823 regs->SWIDTHSW = calc_swidthsw(overlay->dev,
Chris Wilson722506f2010-08-12 09:28:50 +0100824 params->offset_Y, tmp_width);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200825 regs->SHEIGHT = params->src_h;
Chris Wilson05394f32010-11-08 19:18:58 +0000826 regs->OBUF_0Y = new_bo->gtt_offset + params-> offset_Y;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200827 regs->OSTRIDE = params->stride_Y;
828
829 if (params->format & I915_OVERLAY_YUV_PLANAR) {
830 int uv_hscale = uv_hsubsampling(params->format);
831 int uv_vscale = uv_vsubsampling(params->format);
832 u32 tmp_U, tmp_V;
833 regs->SWIDTH |= (params->src_w/uv_hscale) << 16;
834 tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
Chris Wilson722506f2010-08-12 09:28:50 +0100835 params->src_w/uv_hscale);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200836 tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
Chris Wilson722506f2010-08-12 09:28:50 +0100837 params->src_w/uv_hscale);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200838 regs->SWIDTHSW |= max_t(u32, tmp_U, tmp_V) << 16;
839 regs->SHEIGHT |= (params->src_h/uv_vscale) << 16;
Chris Wilson05394f32010-11-08 19:18:58 +0000840 regs->OBUF_0U = new_bo->gtt_offset + params->offset_U;
841 regs->OBUF_0V = new_bo->gtt_offset + params->offset_V;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200842 regs->OSTRIDE |= params->stride_UV << 16;
843 }
844
845 scale_changed = update_scaling_factors(overlay, regs, params);
846
847 update_colorkey(overlay, regs);
848
849 regs->OCMD = overlay_cmd_reg(params);
850
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100851 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200852
Chris Wilson8dc5d142010-08-12 12:36:12 +0100853 ret = intel_overlay_continue(overlay, scale_changed);
854 if (ret)
855 goto out_unpin;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200856
857 overlay->old_vid_bo = overlay->vid_bo;
Chris Wilson05394f32010-11-08 19:18:58 +0000858 overlay->vid_bo = new_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200859
860 return 0;
861
862out_unpin:
863 i915_gem_object_unpin(new_bo);
864 return ret;
865}
866
Chris Wilson5dcdbcb2010-08-12 13:50:28 +0100867int intel_overlay_switch_off(struct intel_overlay *overlay,
868 bool interruptible)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200869{
Daniel Vetter02e792f2009-09-15 22:57:34 +0200870 struct overlay_registers *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200871 struct drm_device *dev = overlay->dev;
Chris Wilson5dcdbcb2010-08-12 13:50:28 +0100872 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200873
874 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
875 BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
876
Chris Wilsonb303cf92010-08-12 14:03:48 +0100877 ret = intel_overlay_recover_from_interrupt(overlay, interruptible);
878 if (ret != 0)
879 return ret;
Daniel Vetter9bedb972009-11-30 15:55:49 +0100880
Daniel Vetter02e792f2009-09-15 22:57:34 +0200881 if (!overlay->active)
882 return 0;
883
Daniel Vetter02e792f2009-09-15 22:57:34 +0200884 ret = intel_overlay_release_old_vid(overlay);
885 if (ret != 0)
886 return ret;
887
Chris Wilson8d74f652010-08-12 10:35:26 +0100888 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200889 regs->OCMD = 0;
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100890 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200891
Chris Wilson5dcdbcb2010-08-12 13:50:28 +0100892 ret = intel_overlay_off(overlay, interruptible);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200893 if (ret != 0)
894 return ret;
895
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200896 intel_overlay_off_tail(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200897 return 0;
898}
899
900static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
901 struct intel_crtc *crtc)
902{
Chris Wilson722506f2010-08-12 09:28:50 +0100903 drm_i915_private_t *dev_priv = overlay->dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200904
Chris Wilsonf7abfe82010-09-13 14:19:16 +0100905 if (!crtc->active)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200906 return -EINVAL;
907
Daniel Vetter02e792f2009-09-15 22:57:34 +0200908 /* can't use the overlay with double wide pipe */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100909 if (INTEL_INFO(overlay->dev)->gen < 4 &&
Chris Wilsonf7abfe82010-09-13 14:19:16 +0100910 (I915_READ(PIPECONF(crtc->pipe)) & (PIPECONF_DOUBLE_WIDE | PIPECONF_ENABLE)) != PIPECONF_ENABLE)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200911 return -EINVAL;
912
913 return 0;
914}
915
916static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
917{
918 struct drm_device *dev = overlay->dev;
Chris Wilson722506f2010-08-12 09:28:50 +0100919 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200920 u32 pfit_control = I915_READ(PFIT_CONTROL);
Chris Wilson446d2182010-08-12 11:15:58 +0100921 u32 ratio;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200922
923 /* XXX: This is not the same logic as in the xorg driver, but more in
Chris Wilson446d2182010-08-12 11:15:58 +0100924 * line with the intel documentation for the i965
925 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100926 if (INTEL_INFO(dev)->gen >= 4) {
927 /* on i965 use the PGM reg to read out the autoscaler values */
928 ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
929 } else {
Chris Wilson446d2182010-08-12 11:15:58 +0100930 if (pfit_control & VERT_AUTO_SCALE)
931 ratio = I915_READ(PFIT_AUTO_RATIOS);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200932 else
Chris Wilson446d2182010-08-12 11:15:58 +0100933 ratio = I915_READ(PFIT_PGM_RATIOS);
934 ratio >>= PFIT_VERT_SCALE_SHIFT;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200935 }
936
937 overlay->pfit_vscale_ratio = ratio;
938}
939
940static int check_overlay_dst(struct intel_overlay *overlay,
941 struct drm_intel_overlay_put_image *rec)
942{
943 struct drm_display_mode *mode = &overlay->crtc->base.mode;
944
Chris Wilson722506f2010-08-12 09:28:50 +0100945 if (rec->dst_x < mode->crtc_hdisplay &&
946 rec->dst_x + rec->dst_width <= mode->crtc_hdisplay &&
947 rec->dst_y < mode->crtc_vdisplay &&
948 rec->dst_y + rec->dst_height <= mode->crtc_vdisplay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200949 return 0;
950 else
951 return -EINVAL;
952}
953
954static int check_overlay_scaling(struct put_image_params *rec)
955{
956 u32 tmp;
957
958 /* downscaling limit is 8.0 */
959 tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
960 if (tmp > 7)
961 return -EINVAL;
962 tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
963 if (tmp > 7)
964 return -EINVAL;
965
966 return 0;
967}
968
969static int check_overlay_src(struct drm_device *dev,
970 struct drm_intel_overlay_put_image *rec,
Chris Wilson05394f32010-11-08 19:18:58 +0000971 struct drm_i915_gem_object *new_bo)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200972{
Daniel Vetter02e792f2009-09-15 22:57:34 +0200973 int uv_hscale = uv_hsubsampling(rec->flags);
974 int uv_vscale = uv_vsubsampling(rec->flags);
Dan Carpenter8f28f542010-10-27 23:17:25 +0200975 u32 stride_mask;
976 int depth;
977 u32 tmp;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200978
979 /* check src dimensions */
980 if (IS_845G(dev) || IS_I830(dev)) {
Chris Wilson722506f2010-08-12 09:28:50 +0100981 if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100982 rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200983 return -EINVAL;
984 } else {
Chris Wilson722506f2010-08-12 09:28:50 +0100985 if (rec->src_height > IMAGE_MAX_HEIGHT ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100986 rec->src_width > IMAGE_MAX_WIDTH)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200987 return -EINVAL;
988 }
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100989
Daniel Vetter02e792f2009-09-15 22:57:34 +0200990 /* better safe than sorry, use 4 as the maximal subsampling ratio */
Chris Wilson722506f2010-08-12 09:28:50 +0100991 if (rec->src_height < N_VERT_Y_TAPS*4 ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100992 rec->src_width < N_HORIZ_Y_TAPS*4)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200993 return -EINVAL;
994
Chris Wilsona1efd142010-07-12 19:35:38 +0100995 /* check alignment constraints */
Daniel Vetter02e792f2009-09-15 22:57:34 +0200996 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100997 case I915_OVERLAY_RGB:
998 /* not implemented */
999 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001000
Chris Wilson722506f2010-08-12 09:28:50 +01001001 case I915_OVERLAY_YUV_PACKED:
Chris Wilson722506f2010-08-12 09:28:50 +01001002 if (uv_vscale != 1)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001003 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001004
1005 depth = packed_depth_bytes(rec->flags);
Chris Wilson722506f2010-08-12 09:28:50 +01001006 if (depth < 0)
1007 return depth;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001008
Chris Wilson722506f2010-08-12 09:28:50 +01001009 /* ignore UV planes */
1010 rec->stride_UV = 0;
1011 rec->offset_U = 0;
1012 rec->offset_V = 0;
1013 /* check pixel alignment */
1014 if (rec->offset_Y % depth)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001015 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001016 break;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001017
Chris Wilson722506f2010-08-12 09:28:50 +01001018 case I915_OVERLAY_YUV_PLANAR:
1019 if (uv_vscale < 0 || uv_hscale < 0)
1020 return -EINVAL;
1021 /* no offset restrictions for planar formats */
1022 break;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001023
Chris Wilson722506f2010-08-12 09:28:50 +01001024 default:
1025 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001026 }
1027
1028 if (rec->src_width % uv_hscale)
1029 return -EINVAL;
1030
1031 /* stride checking */
Chris Wilsona1efd142010-07-12 19:35:38 +01001032 if (IS_I830(dev) || IS_845G(dev))
1033 stride_mask = 255;
1034 else
1035 stride_mask = 63;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001036
1037 if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
1038 return -EINVAL;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001039 if (IS_GEN4(dev) && rec->stride_Y < 512)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001040 return -EINVAL;
1041
1042 tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001043 4096 : 8192;
1044 if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001045 return -EINVAL;
1046
1047 /* check buffer dimensions */
1048 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +01001049 case I915_OVERLAY_RGB:
1050 case I915_OVERLAY_YUV_PACKED:
1051 /* always 4 Y values per depth pixels */
1052 if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
1053 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001054
Chris Wilson722506f2010-08-12 09:28:50 +01001055 tmp = rec->stride_Y*rec->src_height;
Chris Wilson05394f32010-11-08 19:18:58 +00001056 if (rec->offset_Y + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001057 return -EINVAL;
1058 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001059
Chris Wilson722506f2010-08-12 09:28:50 +01001060 case I915_OVERLAY_YUV_PLANAR:
1061 if (rec->src_width > rec->stride_Y)
1062 return -EINVAL;
1063 if (rec->src_width/uv_hscale > rec->stride_UV)
1064 return -EINVAL;
1065
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001066 tmp = rec->stride_Y * rec->src_height;
Chris Wilson05394f32010-11-08 19:18:58 +00001067 if (rec->offset_Y + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001068 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001069
1070 tmp = rec->stride_UV * (rec->src_height / uv_vscale);
Chris Wilson05394f32010-11-08 19:18:58 +00001071 if (rec->offset_U + tmp > new_bo->base.size ||
1072 rec->offset_V + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001073 return -EINVAL;
1074 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001075 }
1076
1077 return 0;
1078}
1079
Chris Wilsone9e331a2010-09-13 01:16:10 +01001080/**
1081 * Return the pipe currently connected to the panel fitter,
1082 * or -1 if the panel fitter is not present or not in use
1083 */
1084static int intel_panel_fitter_pipe(struct drm_device *dev)
1085{
1086 struct drm_i915_private *dev_priv = dev->dev_private;
1087 u32 pfit_control;
1088
1089 /* i830 doesn't have a panel fitter */
1090 if (IS_I830(dev))
1091 return -1;
1092
1093 pfit_control = I915_READ(PFIT_CONTROL);
1094
1095 /* See if the panel fitter is in use */
1096 if ((pfit_control & PFIT_ENABLE) == 0)
1097 return -1;
1098
1099 /* 965 can place panel fitter on either pipe */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001100 if (IS_GEN4(dev))
Chris Wilsone9e331a2010-09-13 01:16:10 +01001101 return (pfit_control >> 29) & 0x3;
1102
1103 /* older chips can only use pipe 1 */
1104 return 1;
1105}
1106
Daniel Vetter02e792f2009-09-15 22:57:34 +02001107int intel_overlay_put_image(struct drm_device *dev, void *data,
1108 struct drm_file *file_priv)
1109{
1110 struct drm_intel_overlay_put_image *put_image_rec = data;
1111 drm_i915_private_t *dev_priv = dev->dev_private;
1112 struct intel_overlay *overlay;
1113 struct drm_mode_object *drmmode_obj;
1114 struct intel_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +00001115 struct drm_i915_gem_object *new_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001116 struct put_image_params *params;
1117 int ret;
1118
1119 if (!dev_priv) {
1120 DRM_ERROR("called with no initialization\n");
1121 return -EINVAL;
1122 }
1123
1124 overlay = dev_priv->overlay;
1125 if (!overlay) {
1126 DRM_DEBUG("userspace bug: no overlay\n");
1127 return -ENODEV;
1128 }
1129
1130 if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
1131 mutex_lock(&dev->mode_config.mutex);
1132 mutex_lock(&dev->struct_mutex);
1133
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01001134 ret = intel_overlay_switch_off(overlay, true);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001135
1136 mutex_unlock(&dev->struct_mutex);
1137 mutex_unlock(&dev->mode_config.mutex);
1138
1139 return ret;
1140 }
1141
1142 params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
1143 if (!params)
1144 return -ENOMEM;
1145
1146 drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
Chris Wilson722506f2010-08-12 09:28:50 +01001147 DRM_MODE_OBJECT_CRTC);
Dan Carpenter915a4282010-03-06 14:05:39 +03001148 if (!drmmode_obj) {
1149 ret = -ENOENT;
1150 goto out_free;
1151 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001152 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
1153
Chris Wilson05394f32010-11-08 19:18:58 +00001154 new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
1155 put_image_rec->bo_handle));
Dan Carpenter915a4282010-03-06 14:05:39 +03001156 if (!new_bo) {
1157 ret = -ENOENT;
1158 goto out_free;
1159 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001160
1161 mutex_lock(&dev->mode_config.mutex);
1162 mutex_lock(&dev->struct_mutex);
1163
Chris Wilsonb303cf92010-08-12 14:03:48 +01001164 ret = intel_overlay_recover_from_interrupt(overlay, true);
1165 if (ret != 0)
1166 goto out_unlock;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02001167
Daniel Vetter02e792f2009-09-15 22:57:34 +02001168 if (overlay->crtc != crtc) {
1169 struct drm_display_mode *mode = &crtc->base.mode;
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01001170 ret = intel_overlay_switch_off(overlay, true);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001171 if (ret != 0)
1172 goto out_unlock;
1173
1174 ret = check_overlay_possible_on_crtc(overlay, crtc);
1175 if (ret != 0)
1176 goto out_unlock;
1177
1178 overlay->crtc = crtc;
1179 crtc->overlay = overlay;
1180
Chris Wilsone9e331a2010-09-13 01:16:10 +01001181 /* line too wide, i.e. one-line-mode */
1182 if (mode->hdisplay > 1024 &&
1183 intel_panel_fitter_pipe(dev) == crtc->pipe) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001184 overlay->pfit_active = 1;
1185 update_pfit_vscale_ratio(overlay);
1186 } else
1187 overlay->pfit_active = 0;
1188 }
1189
1190 ret = check_overlay_dst(overlay, put_image_rec);
1191 if (ret != 0)
1192 goto out_unlock;
1193
1194 if (overlay->pfit_active) {
1195 params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
Chris Wilson722506f2010-08-12 09:28:50 +01001196 overlay->pfit_vscale_ratio);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001197 /* shifting right rounds downwards, so add 1 */
1198 params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
Chris Wilson722506f2010-08-12 09:28:50 +01001199 overlay->pfit_vscale_ratio) + 1;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001200 } else {
1201 params->dst_y = put_image_rec->dst_y;
1202 params->dst_h = put_image_rec->dst_height;
1203 }
1204 params->dst_x = put_image_rec->dst_x;
1205 params->dst_w = put_image_rec->dst_width;
1206
1207 params->src_w = put_image_rec->src_width;
1208 params->src_h = put_image_rec->src_height;
1209 params->src_scan_w = put_image_rec->src_scan_width;
1210 params->src_scan_h = put_image_rec->src_scan_height;
Chris Wilson722506f2010-08-12 09:28:50 +01001211 if (params->src_scan_h > params->src_h ||
1212 params->src_scan_w > params->src_w) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001213 ret = -EINVAL;
1214 goto out_unlock;
1215 }
1216
1217 ret = check_overlay_src(dev, put_image_rec, new_bo);
1218 if (ret != 0)
1219 goto out_unlock;
1220 params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
1221 params->stride_Y = put_image_rec->stride_Y;
1222 params->stride_UV = put_image_rec->stride_UV;
1223 params->offset_Y = put_image_rec->offset_Y;
1224 params->offset_U = put_image_rec->offset_U;
1225 params->offset_V = put_image_rec->offset_V;
1226
1227 /* Check scaling after src size to prevent a divide-by-zero. */
1228 ret = check_overlay_scaling(params);
1229 if (ret != 0)
1230 goto out_unlock;
1231
1232 ret = intel_overlay_do_put_image(overlay, new_bo, params);
1233 if (ret != 0)
1234 goto out_unlock;
1235
1236 mutex_unlock(&dev->struct_mutex);
1237 mutex_unlock(&dev->mode_config.mutex);
1238
1239 kfree(params);
1240
1241 return 0;
1242
1243out_unlock:
1244 mutex_unlock(&dev->struct_mutex);
1245 mutex_unlock(&dev->mode_config.mutex);
Chris Wilson05394f32010-11-08 19:18:58 +00001246 drm_gem_object_unreference_unlocked(&new_bo->base);
Dan Carpenter915a4282010-03-06 14:05:39 +03001247out_free:
Daniel Vetter02e792f2009-09-15 22:57:34 +02001248 kfree(params);
1249
1250 return ret;
1251}
1252
1253static void update_reg_attrs(struct intel_overlay *overlay,
1254 struct overlay_registers *regs)
1255{
1256 regs->OCLRC0 = (overlay->contrast << 18) | (overlay->brightness & 0xff);
1257 regs->OCLRC1 = overlay->saturation;
1258}
1259
1260static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
1261{
1262 int i;
1263
1264 if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
1265 return false;
1266
1267 for (i = 0; i < 3; i++) {
Chris Wilson722506f2010-08-12 09:28:50 +01001268 if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001269 return false;
1270 }
1271
1272 return true;
1273}
1274
1275static bool check_gamma5_errata(u32 gamma5)
1276{
1277 int i;
1278
1279 for (i = 0; i < 3; i++) {
1280 if (((gamma5 >> i*8) & 0xff) == 0x80)
1281 return false;
1282 }
1283
1284 return true;
1285}
1286
1287static int check_gamma(struct drm_intel_overlay_attrs *attrs)
1288{
Chris Wilson722506f2010-08-12 09:28:50 +01001289 if (!check_gamma_bounds(0, attrs->gamma0) ||
1290 !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
1291 !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
1292 !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
1293 !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
1294 !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
1295 !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001296 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001297
Daniel Vetter02e792f2009-09-15 22:57:34 +02001298 if (!check_gamma5_errata(attrs->gamma5))
1299 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001300
Daniel Vetter02e792f2009-09-15 22:57:34 +02001301 return 0;
1302}
1303
1304int intel_overlay_attrs(struct drm_device *dev, void *data,
1305 struct drm_file *file_priv)
1306{
1307 struct drm_intel_overlay_attrs *attrs = data;
1308 drm_i915_private_t *dev_priv = dev->dev_private;
1309 struct intel_overlay *overlay;
1310 struct overlay_registers *regs;
1311 int ret;
1312
1313 if (!dev_priv) {
1314 DRM_ERROR("called with no initialization\n");
1315 return -EINVAL;
1316 }
1317
1318 overlay = dev_priv->overlay;
1319 if (!overlay) {
1320 DRM_DEBUG("userspace bug: no overlay\n");
1321 return -ENODEV;
1322 }
1323
1324 mutex_lock(&dev->mode_config.mutex);
1325 mutex_lock(&dev->struct_mutex);
1326
Chris Wilson60fc3322010-08-12 10:44:45 +01001327 ret = -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001328 if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
Chris Wilson60fc3322010-08-12 10:44:45 +01001329 attrs->color_key = overlay->color_key;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001330 attrs->brightness = overlay->brightness;
Chris Wilson60fc3322010-08-12 10:44:45 +01001331 attrs->contrast = overlay->contrast;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001332 attrs->saturation = overlay->saturation;
1333
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001334 if (!IS_GEN2(dev)) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001335 attrs->gamma0 = I915_READ(OGAMC0);
1336 attrs->gamma1 = I915_READ(OGAMC1);
1337 attrs->gamma2 = I915_READ(OGAMC2);
1338 attrs->gamma3 = I915_READ(OGAMC3);
1339 attrs->gamma4 = I915_READ(OGAMC4);
1340 attrs->gamma5 = I915_READ(OGAMC5);
1341 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001342 } else {
Chris Wilson60fc3322010-08-12 10:44:45 +01001343 if (attrs->brightness < -128 || attrs->brightness > 127)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001344 goto out_unlock;
Chris Wilson60fc3322010-08-12 10:44:45 +01001345 if (attrs->contrast > 255)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001346 goto out_unlock;
Chris Wilson60fc3322010-08-12 10:44:45 +01001347 if (attrs->saturation > 1023)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001348 goto out_unlock;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001349
Chris Wilson60fc3322010-08-12 10:44:45 +01001350 overlay->color_key = attrs->color_key;
1351 overlay->brightness = attrs->brightness;
1352 overlay->contrast = attrs->contrast;
1353 overlay->saturation = attrs->saturation;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001354
Chris Wilson8d74f652010-08-12 10:35:26 +01001355 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001356 if (!regs) {
1357 ret = -ENOMEM;
1358 goto out_unlock;
1359 }
1360
1361 update_reg_attrs(overlay, regs);
1362
Chris Wilson9bb2ff72010-08-12 12:02:11 +01001363 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001364
1365 if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001366 if (IS_GEN2(dev))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001367 goto out_unlock;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001368
1369 if (overlay->active) {
1370 ret = -EBUSY;
1371 goto out_unlock;
1372 }
1373
1374 ret = check_gamma(attrs);
Chris Wilson60fc3322010-08-12 10:44:45 +01001375 if (ret)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001376 goto out_unlock;
1377
1378 I915_WRITE(OGAMC0, attrs->gamma0);
1379 I915_WRITE(OGAMC1, attrs->gamma1);
1380 I915_WRITE(OGAMC2, attrs->gamma2);
1381 I915_WRITE(OGAMC3, attrs->gamma3);
1382 I915_WRITE(OGAMC4, attrs->gamma4);
1383 I915_WRITE(OGAMC5, attrs->gamma5);
1384 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001385 }
1386
Chris Wilson60fc3322010-08-12 10:44:45 +01001387 ret = 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001388out_unlock:
1389 mutex_unlock(&dev->struct_mutex);
1390 mutex_unlock(&dev->mode_config.mutex);
1391
1392 return ret;
1393}
1394
1395void intel_setup_overlay(struct drm_device *dev)
1396{
1397 drm_i915_private_t *dev_priv = dev->dev_private;
1398 struct intel_overlay *overlay;
Chris Wilson05394f32010-11-08 19:18:58 +00001399 struct drm_i915_gem_object *reg_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001400 struct overlay_registers *regs;
1401 int ret;
1402
Chris Wilson315781482010-08-12 09:42:51 +01001403 if (!HAS_OVERLAY(dev))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001404 return;
1405
1406 overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
1407 if (!overlay)
1408 return;
1409 overlay->dev = dev;
1410
Daniel Vetterac52bc52010-04-09 19:05:06 +00001411 reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001412 if (!reg_bo)
1413 goto out_free;
Chris Wilson05394f32010-11-08 19:18:58 +00001414 overlay->reg_bo = reg_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001415
Chris Wilson315781482010-08-12 09:42:51 +01001416 if (OVERLAY_NEEDS_PHYSICAL(dev)) {
1417 ret = i915_gem_attach_phys_object(dev, reg_bo,
1418 I915_GEM_PHYS_OVERLAY_REGS,
Chris Wilsona2930122010-08-12 10:47:56 +01001419 PAGE_SIZE);
Chris Wilson315781482010-08-12 09:42:51 +01001420 if (ret) {
1421 DRM_ERROR("failed to attach phys overlay regs\n");
1422 goto out_free_bo;
1423 }
Chris Wilson05394f32010-11-08 19:18:58 +00001424 overlay->flip_addr = reg_bo->phys_obj->handle->busaddr;
Chris Wilson315781482010-08-12 09:42:51 +01001425 } else {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001426 ret = i915_gem_object_pin(reg_bo, PAGE_SIZE, true);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001427 if (ret) {
1428 DRM_ERROR("failed to pin overlay register bo\n");
1429 goto out_free_bo;
1430 }
Chris Wilson05394f32010-11-08 19:18:58 +00001431 overlay->flip_addr = reg_bo->gtt_offset;
Chris Wilson0ddc1282010-08-12 09:35:00 +01001432
1433 ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
1434 if (ret) {
1435 DRM_ERROR("failed to move overlay register bo into the GTT\n");
1436 goto out_unpin_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001437 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001438 }
1439
1440 /* init all values */
1441 overlay->color_key = 0x0101fe;
1442 overlay->brightness = -19;
1443 overlay->contrast = 75;
1444 overlay->saturation = 146;
1445
Chris Wilson8d74f652010-08-12 10:35:26 +01001446 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001447 if (!regs)
1448 goto out_free_bo;
1449
1450 memset(regs, 0, sizeof(struct overlay_registers));
1451 update_polyphase_filter(regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001452 update_reg_attrs(overlay, regs);
1453
Chris Wilson9bb2ff72010-08-12 12:02:11 +01001454 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001455
1456 dev_priv->overlay = overlay;
1457 DRM_INFO("initialized overlay support\n");
1458 return;
1459
Chris Wilson0ddc1282010-08-12 09:35:00 +01001460out_unpin_bo:
1461 i915_gem_object_unpin(reg_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001462out_free_bo:
Chris Wilson05394f32010-11-08 19:18:58 +00001463 drm_gem_object_unreference(&reg_bo->base);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001464out_free:
1465 kfree(overlay);
1466 return;
1467}
1468
1469void intel_cleanup_overlay(struct drm_device *dev)
1470{
Chris Wilson722506f2010-08-12 09:28:50 +01001471 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001472
Chris Wilson62cf4e62010-08-12 10:50:36 +01001473 if (!dev_priv->overlay)
1474 return;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001475
Chris Wilson62cf4e62010-08-12 10:50:36 +01001476 /* The bo's should be free'd by the generic code already.
1477 * Furthermore modesetting teardown happens beforehand so the
1478 * hardware should be off already */
1479 BUG_ON(dev_priv->overlay->active);
1480
1481 drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
1482 kfree(dev_priv->overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001483}
Chris Wilson6ef3d422010-08-04 20:26:07 +01001484
Chris Wilson3bd3c932010-08-19 08:19:30 +01001485#ifdef CONFIG_DEBUG_FS
1486#include <linux/seq_file.h>
1487
Chris Wilson6ef3d422010-08-04 20:26:07 +01001488struct intel_overlay_error_state {
1489 struct overlay_registers regs;
1490 unsigned long base;
1491 u32 dovsta;
1492 u32 isr;
1493};
1494
Chris Wilson3bd3c932010-08-19 08:19:30 +01001495static struct overlay_registers *
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001496intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
Chris Wilson3bd3c932010-08-19 08:19:30 +01001497{
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001498 drm_i915_private_t *dev_priv = overlay->dev->dev_private;
Chris Wilson3bd3c932010-08-19 08:19:30 +01001499 struct overlay_registers *regs;
1500
1501 if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
1502 regs = overlay->reg_bo->phys_obj->handle->vaddr;
1503 else
1504 regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001505 overlay->reg_bo->gtt_offset);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001506
1507 return regs;
1508}
1509
1510static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
Chris Wilson3bd3c932010-08-19 08:19:30 +01001511 struct overlay_registers *regs)
1512{
1513 if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001514 io_mapping_unmap_atomic(regs);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001515}
1516
1517
Chris Wilson6ef3d422010-08-04 20:26:07 +01001518struct intel_overlay_error_state *
1519intel_overlay_capture_error_state(struct drm_device *dev)
1520{
1521 drm_i915_private_t *dev_priv = dev->dev_private;
1522 struct intel_overlay *overlay = dev_priv->overlay;
1523 struct intel_overlay_error_state *error;
1524 struct overlay_registers __iomem *regs;
1525
1526 if (!overlay || !overlay->active)
1527 return NULL;
1528
1529 error = kmalloc(sizeof(*error), GFP_ATOMIC);
1530 if (error == NULL)
1531 return NULL;
1532
1533 error->dovsta = I915_READ(DOVSTA);
1534 error->isr = I915_READ(ISR);
Chris Wilson315781482010-08-12 09:42:51 +01001535 if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Chris Wilson6ef3d422010-08-04 20:26:07 +01001536 error->base = (long) overlay->reg_bo->phys_obj->handle->vaddr;
Chris Wilson315781482010-08-12 09:42:51 +01001537 else
1538 error->base = (long) overlay->reg_bo->gtt_offset;
Chris Wilson6ef3d422010-08-04 20:26:07 +01001539
1540 regs = intel_overlay_map_regs_atomic(overlay);
1541 if (!regs)
1542 goto err;
1543
1544 memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001545 intel_overlay_unmap_regs_atomic(overlay, regs);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001546
1547 return error;
1548
1549err:
1550 kfree(error);
1551 return NULL;
1552}
1553
1554void
1555intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
1556{
1557 seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
1558 error->dovsta, error->isr);
1559 seq_printf(m, " Register file at 0x%08lx:\n",
1560 error->base);
1561
1562#define P(x) seq_printf(m, " " #x ": 0x%08x\n", error->regs.x)
1563 P(OBUF_0Y);
1564 P(OBUF_1Y);
1565 P(OBUF_0U);
1566 P(OBUF_0V);
1567 P(OBUF_1U);
1568 P(OBUF_1V);
1569 P(OSTRIDE);
1570 P(YRGB_VPH);
1571 P(UV_VPH);
1572 P(HORZ_PH);
1573 P(INIT_PHS);
1574 P(DWINPOS);
1575 P(DWINSZ);
1576 P(SWIDTH);
1577 P(SWIDTHSW);
1578 P(SHEIGHT);
1579 P(YRGBSCALE);
1580 P(UVSCALE);
1581 P(OCLRC0);
1582 P(OCLRC1);
1583 P(DCLRKV);
1584 P(DCLRKM);
1585 P(SCLRKVH);
1586 P(SCLRKVL);
1587 P(SCLRKEN);
1588 P(OCONFIG);
1589 P(OCMD);
1590 P(OSTART_0Y);
1591 P(OSTART_1Y);
1592 P(OSTART_0U);
1593 P(OSTART_0V);
1594 P(OSTART_1U);
1595 P(OSTART_1V);
1596 P(OTILEOFF_0Y);
1597 P(OTILEOFF_1Y);
1598 P(OTILEOFF_0U);
1599 P(OTILEOFF_0V);
1600 P(OTILEOFF_1U);
1601 P(OTILEOFF_1V);
1602 P(FASTHSCALE);
1603 P(UVSCALEV);
1604#undef P
1605}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001606#endif