blob: d4ca6d6b402cd482f4055ef2f8a3846ecdb7fb6e [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050027#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090028#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050029#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090030#include <linux/libata.h>
31#include <asm/io.h>
32
33#define DRV_NAME "sata_sil24"
Jeff Garzikaf643712006-04-02 20:41:36 -040034#define DRV_VERSION "0.24"
Tejun Heoedb33662005-07-28 10:36:22 +090035
Tejun Heoedb33662005-07-28 10:36:22 +090036/*
37 * Port request block (PRB) 32 bytes
38 */
39struct sil24_prb {
40 u16 ctrl;
41 u16 prot;
42 u32 rx_cnt;
43 u8 fis[6 * 4];
44};
45
46/*
47 * Scatter gather entry (SGE) 16 bytes
48 */
49struct sil24_sge {
50 u64 addr;
51 u32 cnt;
52 u32 flags;
53};
54
55/*
56 * Port multiplier
57 */
58struct sil24_port_multiplier {
59 u32 diag;
60 u32 sactive;
61};
62
63enum {
64 /*
65 * Global controller registers (128 bytes @ BAR0)
66 */
67 /* 32 bit regs */
68 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
69 HOST_CTRL = 0x40,
70 HOST_IRQ_STAT = 0x44,
71 HOST_PHY_CFG = 0x48,
72 HOST_BIST_CTRL = 0x50,
73 HOST_BIST_PTRN = 0x54,
74 HOST_BIST_STAT = 0x58,
75 HOST_MEM_BIST_STAT = 0x5c,
76 HOST_FLASH_CMD = 0x70,
77 /* 8 bit regs */
78 HOST_FLASH_DATA = 0x74,
79 HOST_TRANSITION_DETECT = 0x75,
80 HOST_GPIO_CTRL = 0x76,
81 HOST_I2C_ADDR = 0x78, /* 32 bit */
82 HOST_I2C_DATA = 0x7c,
83 HOST_I2C_XFER_CNT = 0x7e,
84 HOST_I2C_CTRL = 0x7f,
85
86 /* HOST_SLOT_STAT bits */
87 HOST_SSTAT_ATTN = (1 << 31),
88
Tejun Heo7dafc3f2006-04-11 22:32:18 +090089 /* HOST_CTRL bits */
90 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
91 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
92 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
93 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
94 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
95
Tejun Heoedb33662005-07-28 10:36:22 +090096 /*
97 * Port registers
98 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
99 */
100 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900101
102 PORT_LRAM = 0x0000, /* 31 LRAM slots and PM regs */
103 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900104
105 PORT_PM = 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
106 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900107 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
108 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
109 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
110 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
111 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900112 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900113 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
114 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900115 PORT_FIS_CFG = 0x1028,
116 PORT_FIFO_THRES = 0x102c,
117 /* 16 bit regs */
118 PORT_DECODE_ERR_CNT = 0x1040,
119 PORT_DECODE_ERR_THRESH = 0x1042,
120 PORT_CRC_ERR_CNT = 0x1044,
121 PORT_CRC_ERR_THRESH = 0x1046,
122 PORT_HSHK_ERR_CNT = 0x1048,
123 PORT_HSHK_ERR_THRESH = 0x104a,
124 /* 32 bit regs */
125 PORT_PHY_CFG = 0x1050,
126 PORT_SLOT_STAT = 0x1800,
127 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
128 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
129 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
130 PORT_SCONTROL = 0x1f00,
131 PORT_SSTATUS = 0x1f04,
132 PORT_SERROR = 0x1f08,
133 PORT_SACTIVE = 0x1f0c,
134
135 /* PORT_CTRL_STAT bits */
136 PORT_CS_PORT_RST = (1 << 0), /* port reset */
137 PORT_CS_DEV_RST = (1 << 1), /* device reset */
138 PORT_CS_INIT = (1 << 2), /* port initialize */
139 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900140 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heoe382eb12005-08-17 13:09:13 +0900141 PORT_CS_RESUME = (1 << 6), /* port resume */
142 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
143 PORT_CS_PM_EN = (1 << 13), /* port multiplier enable */
144 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900145
146 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
147 /* bits[11:0] are masked */
148 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
149 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
150 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
151 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
152 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
153 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900154 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
155 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
156 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
157 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
158 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900159 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900160
Tejun Heo88ce7552006-05-15 20:58:32 +0900161 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
162 PORT_IRQ_DEV_XCHG | PORT_IRQ_UNK_FIS,
163
Tejun Heoedb33662005-07-28 10:36:22 +0900164 /* bits[27:16] are unmasked (raw) */
165 PORT_IRQ_RAW_SHIFT = 16,
166 PORT_IRQ_MASKED_MASK = 0x7ff,
167 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
168
169 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
170 PORT_IRQ_STEER_SHIFT = 30,
171 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
172
173 /* PORT_CMD_ERR constants */
174 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
175 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
176 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
177 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
178 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
179 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
180 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
181 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
182 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
183 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
184 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
185 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
186 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
187 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
188 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
189 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
190 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
191 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
192 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900193 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900194 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900195 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900196
Tejun Heod10cb352005-11-16 16:56:49 +0900197 /* bits of PRB control field */
198 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
199 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
200 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
201 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
202 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
203
204 /* PRB protocol field */
205 PRB_PROT_PACKET = (1 << 0),
206 PRB_PROT_TCQ = (1 << 1),
207 PRB_PROT_NCQ = (1 << 2),
208 PRB_PROT_READ = (1 << 3),
209 PRB_PROT_WRITE = (1 << 4),
210 PRB_PROT_TRANSPARENT = (1 << 5),
211
Tejun Heoedb33662005-07-28 10:36:22 +0900212 /*
213 * Other constants
214 */
215 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900216 SGE_LNK = (1 << 30), /* linked list
217 Points to SGT, not SGE */
218 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
219 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900220
Tejun Heoaee10a02006-05-15 21:03:56 +0900221 SIL24_MAX_CMDS = 31,
222
Tejun Heoedb33662005-07-28 10:36:22 +0900223 /* board id */
224 BID_SIL3124 = 0,
225 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400226 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900227
Tejun Heo9466d852006-04-11 22:32:18 +0900228 /* host flags */
229 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoaee10a02006-05-15 21:03:56 +0900230 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
231 ATA_FLAG_NCQ,
Tejun Heo37024e82006-04-11 22:32:19 +0900232 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900233
Tejun Heoedb33662005-07-28 10:36:22 +0900234 IRQ_STAT_4PORTS = 0xf,
235};
236
Tejun Heo69ad1852005-11-18 14:16:45 +0900237struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900238 struct sil24_prb prb;
239 struct sil24_sge sge[LIBATA_MAX_PRD];
240};
241
Tejun Heo69ad1852005-11-18 14:16:45 +0900242struct sil24_atapi_block {
243 struct sil24_prb prb;
244 u8 cdb[16];
245 struct sil24_sge sge[LIBATA_MAX_PRD - 1];
246};
247
248union sil24_cmd_block {
249 struct sil24_ata_block ata;
250 struct sil24_atapi_block atapi;
251};
252
Tejun Heo88ce7552006-05-15 20:58:32 +0900253static struct sil24_cerr_info {
254 unsigned int err_mask, action;
255 const char *desc;
256} sil24_cerr_db[] = {
257 [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
258 "device error" },
259 [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
260 "device error via D2H FIS" },
261 [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
262 "device error via SDB FIS" },
263 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
264 "error in data FIS" },
265 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
266 "failed to transmit command FIS" },
267 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
268 "protocol mismatch" },
269 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
270 "data directon mismatch" },
271 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
272 "ran out of SGEs while writing" },
273 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
274 "ran out of SGEs while reading" },
275 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
276 "invalid data directon for ATAPI CDB" },
277 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
278 "SGT no on qword boundary" },
279 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
280 "PCI target abort while fetching SGT" },
281 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
282 "PCI master abort while fetching SGT" },
283 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
284 "PCI parity error while fetching SGT" },
285 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
286 "PRB not on qword boundary" },
287 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
288 "PCI target abort while fetching PRB" },
289 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
290 "PCI master abort while fetching PRB" },
291 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
292 "PCI parity error while fetching PRB" },
293 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
294 "undefined error while transferring data" },
295 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
296 "PCI target abort while transferring data" },
297 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
298 "PCI master abort while transferring data" },
299 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
300 "PCI parity error while transferring data" },
301 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
302 "FIS received while sending service FIS" },
303};
304
Tejun Heoedb33662005-07-28 10:36:22 +0900305/*
306 * ap->private_data
307 *
308 * The preview driver always returned 0 for status. We emulate it
309 * here from the previous interrupt.
310 */
311struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900312 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900313 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo6a575fa2005-10-06 11:43:39 +0900314 struct ata_taskfile tf; /* Cached taskfile registers */
Tejun Heoedb33662005-07-28 10:36:22 +0900315};
316
317/* ap->host_set->private_data */
318struct sil24_host_priv {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100319 void __iomem *host_base; /* global controller control (128 bytes @BAR0) */
320 void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */
Tejun Heoedb33662005-07-28 10:36:22 +0900321};
322
Tejun Heo69ad1852005-11-18 14:16:45 +0900323static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900324static u8 sil24_check_status(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900325static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
326static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
Tejun Heo7f726d12005-10-07 01:43:19 +0900327static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heo07b73472006-02-10 23:58:48 +0900328static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes);
Tejun Heoedb33662005-07-28 10:36:22 +0900329static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900330static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900331static void sil24_irq_clear(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900332static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs);
Tejun Heo88ce7552006-05-15 20:58:32 +0900333static void sil24_freeze(struct ata_port *ap);
334static void sil24_thaw(struct ata_port *ap);
335static void sil24_error_handler(struct ata_port *ap);
336static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900337static int sil24_port_start(struct ata_port *ap);
338static void sil24_port_stop(struct ata_port *ap);
339static void sil24_host_stop(struct ata_host_set *host_set);
340static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
341
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500342static const struct pci_device_id sil24_pci_tbl[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900343 { 0x1095, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
Tejun Heo4b9d7e02006-02-23 10:46:47 +0900344 { 0x8086, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
Tejun Heoedb33662005-07-28 10:36:22 +0900345 { 0x1095, 0x3132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3132 },
Tejun Heo042c21f2005-10-09 09:35:46 -0400346 { 0x1095, 0x3131, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
347 { 0x1095, 0x3531, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
Tejun Heo1fcce8392005-10-09 09:31:33 -0400348 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900349};
350
351static struct pci_driver sil24_pci_driver = {
352 .name = DRV_NAME,
353 .id_table = sil24_pci_tbl,
354 .probe = sil24_init_one,
355 .remove = ata_pci_remove_one, /* safe? */
356};
357
Jeff Garzik193515d2005-11-07 00:59:37 -0500358static struct scsi_host_template sil24_sht = {
Tejun Heoedb33662005-07-28 10:36:22 +0900359 .module = THIS_MODULE,
360 .name = DRV_NAME,
361 .ioctl = ata_scsi_ioctl,
362 .queuecommand = ata_scsi_queuecmd,
Tejun Heoaee10a02006-05-15 21:03:56 +0900363 .change_queue_depth = ata_scsi_change_queue_depth,
364 .can_queue = SIL24_MAX_CMDS,
Tejun Heoedb33662005-07-28 10:36:22 +0900365 .this_id = ATA_SHT_THIS_ID,
366 .sg_tablesize = LIBATA_MAX_PRD,
Tejun Heoedb33662005-07-28 10:36:22 +0900367 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
368 .emulated = ATA_SHT_EMULATED,
369 .use_clustering = ATA_SHT_USE_CLUSTERING,
370 .proc_name = DRV_NAME,
371 .dma_boundary = ATA_DMA_BOUNDARY,
372 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900373 .slave_destroy = ata_scsi_slave_destroy,
Tejun Heoedb33662005-07-28 10:36:22 +0900374 .bios_param = ata_std_bios_param,
Tejun Heoedb33662005-07-28 10:36:22 +0900375};
376
Jeff Garzik057ace52005-10-22 14:27:05 -0400377static const struct ata_port_operations sil24_ops = {
Tejun Heoedb33662005-07-28 10:36:22 +0900378 .port_disable = ata_port_disable,
379
Tejun Heo69ad1852005-11-18 14:16:45 +0900380 .dev_config = sil24_dev_config,
381
Tejun Heoedb33662005-07-28 10:36:22 +0900382 .check_status = sil24_check_status,
383 .check_altstatus = sil24_check_status,
Tejun Heoedb33662005-07-28 10:36:22 +0900384 .dev_select = ata_noop_dev_select,
385
Tejun Heo7f726d12005-10-07 01:43:19 +0900386 .tf_read = sil24_tf_read,
387
Tejun Heo07b73472006-02-10 23:58:48 +0900388 .probe_reset = sil24_probe_reset,
Tejun Heoedb33662005-07-28 10:36:22 +0900389
390 .qc_prep = sil24_qc_prep,
391 .qc_issue = sil24_qc_issue,
392
Tejun Heoedb33662005-07-28 10:36:22 +0900393 .irq_handler = sil24_interrupt,
394 .irq_clear = sil24_irq_clear,
395
396 .scr_read = sil24_scr_read,
397 .scr_write = sil24_scr_write,
398
Tejun Heo88ce7552006-05-15 20:58:32 +0900399 .freeze = sil24_freeze,
400 .thaw = sil24_thaw,
401 .error_handler = sil24_error_handler,
402 .post_internal_cmd = sil24_post_internal_cmd,
403
Tejun Heoedb33662005-07-28 10:36:22 +0900404 .port_start = sil24_port_start,
405 .port_stop = sil24_port_stop,
406 .host_stop = sil24_host_stop,
407};
408
Tejun Heo042c21f2005-10-09 09:35:46 -0400409/*
410 * Use bits 30-31 of host_flags to encode available port numbers.
411 * Current maxium is 4.
412 */
413#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
414#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
415
Tejun Heoedb33662005-07-28 10:36:22 +0900416static struct ata_port_info sil24_port_info[] = {
417 /* sil_3124 */
418 {
419 .sht = &sil24_sht,
Tejun Heo37024e82006-04-11 22:32:19 +0900420 .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
421 SIL24_FLAG_PCIX_IRQ_WOC,
Tejun Heoedb33662005-07-28 10:36:22 +0900422 .pio_mask = 0x1f, /* pio0-4 */
423 .mwdma_mask = 0x07, /* mwdma0-2 */
424 .udma_mask = 0x3f, /* udma0-5 */
425 .port_ops = &sil24_ops,
426 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500427 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900428 {
429 .sht = &sil24_sht,
Tejun Heo9466d852006-04-11 22:32:18 +0900430 .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Tejun Heo042c21f2005-10-09 09:35:46 -0400431 .pio_mask = 0x1f, /* pio0-4 */
432 .mwdma_mask = 0x07, /* mwdma0-2 */
433 .udma_mask = 0x3f, /* udma0-5 */
434 .port_ops = &sil24_ops,
435 },
436 /* sil_3131/sil_3531 */
437 {
438 .sht = &sil24_sht,
Tejun Heo9466d852006-04-11 22:32:18 +0900439 .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Tejun Heoedb33662005-07-28 10:36:22 +0900440 .pio_mask = 0x1f, /* pio0-4 */
441 .mwdma_mask = 0x07, /* mwdma0-2 */
442 .udma_mask = 0x3f, /* udma0-5 */
443 .port_ops = &sil24_ops,
444 },
445};
446
Tejun Heoaee10a02006-05-15 21:03:56 +0900447static int sil24_tag(int tag)
448{
449 if (unlikely(ata_tag_internal(tag)))
450 return 0;
451 return tag;
452}
453
Tejun Heo69ad1852005-11-18 14:16:45 +0900454static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
455{
456 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
457
Tejun Heo6e7846e2006-02-12 23:32:58 +0900458 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900459 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
460 else
461 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
462}
463
Tejun Heo6a575fa2005-10-06 11:43:39 +0900464static inline void sil24_update_tf(struct ata_port *ap)
465{
466 struct sil24_port_priv *pp = ap->private_data;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100467 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
468 struct sil24_prb __iomem *prb = port;
469 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900470
Al Viro4b4a5ea2005-10-29 06:38:44 +0100471 memcpy_fromio(fis, prb->fis, 6 * 4);
472 ata_tf_from_fis(fis, &pp->tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900473}
474
Tejun Heoedb33662005-07-28 10:36:22 +0900475static u8 sil24_check_status(struct ata_port *ap)
476{
Tejun Heo6a575fa2005-10-06 11:43:39 +0900477 struct sil24_port_priv *pp = ap->private_data;
478 return pp->tf.command;
Tejun Heoedb33662005-07-28 10:36:22 +0900479}
480
Tejun Heoedb33662005-07-28 10:36:22 +0900481static int sil24_scr_map[] = {
482 [SCR_CONTROL] = 0,
483 [SCR_STATUS] = 1,
484 [SCR_ERROR] = 2,
485 [SCR_ACTIVE] = 3,
486};
487
488static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
489{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100490 void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900491 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100492 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900493 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
494 return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
495 }
496 return 0xffffffffU;
497}
498
499static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
500{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100501 void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900502 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100503 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900504 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
505 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
506 }
507}
508
Tejun Heo7f726d12005-10-07 01:43:19 +0900509static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
510{
511 struct sil24_port_priv *pp = ap->private_data;
512 *tf = pp->tf;
513}
514
Tejun Heob5bc4212006-04-11 22:32:19 +0900515static int sil24_init_port(struct ata_port *ap)
516{
517 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
518 u32 tmp;
519
520 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
521 ata_wait_register(port + PORT_CTRL_STAT,
522 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
523 tmp = ata_wait_register(port + PORT_CTRL_STAT,
524 PORT_CS_RDY, 0, 10, 100);
525
526 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
527 return -EIO;
528 return 0;
529}
530
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900531static int sil24_softreset(struct ata_port *ap, unsigned int *class)
Tejun Heoca451602005-11-18 14:14:01 +0900532{
533 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
534 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900535 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900536 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo88ce7552006-05-15 20:58:32 +0900537 u32 mask, irq_stat;
Tejun Heo643be972006-04-11 22:22:29 +0900538 const char *reason;
Tejun Heoca451602005-11-18 14:14:01 +0900539
Tejun Heo07b73472006-02-10 23:58:48 +0900540 DPRINTK("ENTER\n");
541
Tejun Heo81952c52006-05-15 20:57:47 +0900542 if (ata_port_offline(ap)) {
Tejun Heo10d996a2006-03-11 11:42:34 +0900543 DPRINTK("PHY reports no device\n");
544 *class = ATA_DEV_NONE;
545 goto out;
546 }
547
Tejun Heo2555d6c2006-04-11 22:32:19 +0900548 /* put the port into known state */
549 if (sil24_init_port(ap)) {
550 reason ="port not ready";
551 goto err;
552 }
553
Tejun Heo0eaa6052006-04-11 22:32:19 +0900554 /* do SRST */
Tejun Heobad28a32006-04-11 22:32:19 +0900555 prb->ctrl = cpu_to_le16(PRB_CTRL_SRST);
Tejun Heoca451602005-11-18 14:14:01 +0900556 prb->fis[1] = 0; /* no PM yet */
557
558 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
Tejun Heo26ec6342006-04-11 22:32:19 +0900559 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
Tejun Heoca451602005-11-18 14:14:01 +0900560
Tejun Heo7dd29dd2006-04-11 22:22:30 +0900561 mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
562 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
563 100, ATA_TMOUT_BOOT / HZ * 1000);
Tejun Heoca451602005-11-18 14:14:01 +0900564
Tejun Heo7dd29dd2006-04-11 22:22:30 +0900565 writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
566 irq_stat >>= PORT_IRQ_RAW_SHIFT;
Tejun Heoca451602005-11-18 14:14:01 +0900567
Tejun Heo10d996a2006-03-11 11:42:34 +0900568 if (!(irq_stat & PORT_IRQ_COMPLETE)) {
Tejun Heo643be972006-04-11 22:22:29 +0900569 if (irq_stat & PORT_IRQ_ERROR)
570 reason = "SRST command error";
571 else
572 reason = "timeout";
573 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900574 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900575
576 sil24_update_tf(ap);
577 *class = ata_dev_classify(&pp->tf);
578
Tejun Heo07b73472006-02-10 23:58:48 +0900579 if (*class == ATA_DEV_UNKNOWN)
580 *class = ATA_DEV_NONE;
581
Tejun Heo10d996a2006-03-11 11:42:34 +0900582 out:
Tejun Heo07b73472006-02-10 23:58:48 +0900583 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900584 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900585
586 err:
Tejun Heof15a1da2006-05-15 20:57:56 +0900587 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900588 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900589}
590
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900591static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900592{
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900593 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
594 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900595 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900596 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900597
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900598 /* sil24 does the right thing(tm) without any protection */
Tejun Heo3c567b72006-05-15 20:57:23 +0900599 sata_set_spd(ap);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900600
601 tout_msec = 100;
Tejun Heo81952c52006-05-15 20:57:47 +0900602 if (ata_port_online(ap))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900603 tout_msec = 5000;
604
605 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
606 tmp = ata_wait_register(port + PORT_CTRL_STAT,
607 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
608
Tejun Heoe8e008e2006-05-31 18:27:59 +0900609 /* SStatus oscillates between zero and valid status after
610 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900611 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900612 rc = sata_phy_debounce(ap, sata_deb_timing_before_fsrst);
613 if (rc) {
614 reason = "PHY debouncing failed";
615 goto err;
616 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900617
618 if (tmp & PORT_CS_DEV_RST) {
Tejun Heo81952c52006-05-15 20:57:47 +0900619 if (ata_port_offline(ap))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900620 return 0;
621 reason = "link not ready";
622 goto err;
623 }
624
Tejun Heoe8e008e2006-05-31 18:27:59 +0900625 /* Sil24 doesn't store signature FIS after hardreset, so we
626 * can't wait for BSY to clear. Some devices take a long time
627 * to get ready and those devices will choke if we don't wait
628 * for BSY clearance here. Tell libata to perform follow-up
629 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900630 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900631 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900632
633 err:
Tejun Heof15a1da2006-05-15 20:57:56 +0900634 ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900635 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900636}
637
Tejun Heo07b73472006-02-10 23:58:48 +0900638static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes)
Tejun Heoedb33662005-07-28 10:36:22 +0900639{
Tejun Heo07b73472006-02-10 23:58:48 +0900640 return ata_drive_probe_reset(ap, ata_std_probeinit,
Tejun Heo489ff4c2006-02-10 23:58:48 +0900641 sil24_softreset, sil24_hardreset,
Tejun Heo07b73472006-02-10 23:58:48 +0900642 ata_std_postreset, classes);
Tejun Heoedb33662005-07-28 10:36:22 +0900643}
644
645static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900646 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900647{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400648 struct scatterlist *sg;
649 unsigned int idx = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900650
Jeff Garzik972c26b2005-10-18 22:14:54 -0400651 ata_for_each_sg(sg, qc) {
Tejun Heoedb33662005-07-28 10:36:22 +0900652 sge->addr = cpu_to_le64(sg_dma_address(sg));
653 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik972c26b2005-10-18 22:14:54 -0400654 if (ata_sg_is_last(sg, qc))
655 sge->flags = cpu_to_le32(SGE_TRM);
656 else
657 sge->flags = 0;
658
659 sge++;
660 idx++;
Tejun Heoedb33662005-07-28 10:36:22 +0900661 }
662}
663
664static void sil24_qc_prep(struct ata_queued_cmd *qc)
665{
666 struct ata_port *ap = qc->ap;
667 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900668 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900669 struct sil24_prb *prb;
670 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900671 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900672
Tejun Heoaee10a02006-05-15 21:03:56 +0900673 cb = &pp->cmd_block[sil24_tag(qc->tag)];
674
Tejun Heoedb33662005-07-28 10:36:22 +0900675 switch (qc->tf.protocol) {
676 case ATA_PROT_PIO:
677 case ATA_PROT_DMA:
Tejun Heoaee10a02006-05-15 21:03:56 +0900678 case ATA_PROT_NCQ:
Tejun Heoedb33662005-07-28 10:36:22 +0900679 case ATA_PROT_NODATA:
Tejun Heo69ad1852005-11-18 14:16:45 +0900680 prb = &cb->ata.prb;
681 sge = cb->ata.sge;
Tejun Heoedb33662005-07-28 10:36:22 +0900682 break;
Tejun Heo69ad1852005-11-18 14:16:45 +0900683
684 case ATA_PROT_ATAPI:
685 case ATA_PROT_ATAPI_DMA:
686 case ATA_PROT_ATAPI_NODATA:
687 prb = &cb->atapi.prb;
688 sge = cb->atapi.sge;
689 memset(cb->atapi.cdb, 0, 32);
Tejun Heo6e7846e2006-02-12 23:32:58 +0900690 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900691
692 if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
693 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900694 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900695 else
Tejun Heobad28a32006-04-11 22:32:19 +0900696 ctrl = PRB_CTRL_PACKET_READ;
697 }
Tejun Heo69ad1852005-11-18 14:16:45 +0900698 break;
699
Tejun Heoedb33662005-07-28 10:36:22 +0900700 default:
Tejun Heo69ad1852005-11-18 14:16:45 +0900701 prb = NULL; /* shut up, gcc */
702 sge = NULL;
Tejun Heoedb33662005-07-28 10:36:22 +0900703 BUG();
704 }
705
Tejun Heobad28a32006-04-11 22:32:19 +0900706 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heoedb33662005-07-28 10:36:22 +0900707 ata_tf_to_fis(&qc->tf, prb->fis, 0);
708
709 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900710 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900711}
712
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900713static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900714{
715 struct ata_port *ap = qc->ap;
716 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900717 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
718 unsigned int tag = sil24_tag(qc->tag);
719 dma_addr_t paddr;
720 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900721
Tejun Heoaee10a02006-05-15 21:03:56 +0900722 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
723 activate = port + PORT_CMD_ACTIVATE + tag * 8;
724
725 writel((u32)paddr, activate);
726 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900727
Tejun Heoedb33662005-07-28 10:36:22 +0900728 return 0;
729}
730
731static void sil24_irq_clear(struct ata_port *ap)
732{
733 /* unused */
734}
735
Tejun Heo88ce7552006-05-15 20:58:32 +0900736static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900737{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100738 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
Tejun Heo87466182005-08-17 13:08:57 +0900739
Tejun Heo88ce7552006-05-15 20:58:32 +0900740 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
741 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900742 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900743 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
744}
Tejun Heo87466182005-08-17 13:08:57 +0900745
Tejun Heo88ce7552006-05-15 20:58:32 +0900746static void sil24_thaw(struct ata_port *ap)
747{
748 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
749 u32 tmp;
750
751 /* clear IRQ */
752 tmp = readl(port + PORT_IRQ_STAT);
753 writel(tmp, port + PORT_IRQ_STAT);
754
755 /* turn IRQ back on */
756 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
757}
758
759static void sil24_error_intr(struct ata_port *ap)
760{
761 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
762 struct ata_eh_info *ehi = &ap->eh_info;
763 int freeze = 0;
764 u32 irq_stat;
765
766 /* on error, we need to clear IRQ explicitly */
767 irq_stat = readl(port + PORT_IRQ_STAT);
768 writel(irq_stat, port + PORT_IRQ_STAT);
769
770 /* first, analyze and record host port events */
771 ata_ehi_clear_desc(ehi);
772
773 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
774
775 if (irq_stat & PORT_IRQ_DEV_XCHG) {
776 ehi->err_mask |= AC_ERR_ATA_BUS;
777 /* sil24 doesn't recover very well from phy
778 * disconnection with a softreset. Force hardreset.
Tejun Heo6a575fa2005-10-06 11:43:39 +0900779 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900780 ehi->action |= ATA_EH_HARDRESET;
781 ata_ehi_push_desc(ehi, ", device_exchanged");
782 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +0900783 }
784
Tejun Heo88ce7552006-05-15 20:58:32 +0900785 if (irq_stat & PORT_IRQ_UNK_FIS) {
786 ehi->err_mask |= AC_ERR_HSM;
787 ehi->action |= ATA_EH_SOFTRESET;
788 ata_ehi_push_desc(ehi , ", unknown FIS");
789 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +0800790 }
Tejun Heo88ce7552006-05-15 20:58:32 +0900791
792 /* deal with command error */
793 if (irq_stat & PORT_IRQ_ERROR) {
794 struct sil24_cerr_info *ci = NULL;
795 unsigned int err_mask = 0, action = 0;
796 struct ata_queued_cmd *qc;
797 u32 cerr;
798
799 /* analyze CMD_ERR */
800 cerr = readl(port + PORT_CMD_ERR);
801 if (cerr < ARRAY_SIZE(sil24_cerr_db))
802 ci = &sil24_cerr_db[cerr];
803
804 if (ci && ci->desc) {
805 err_mask |= ci->err_mask;
806 action |= ci->action;
807 ata_ehi_push_desc(ehi, ", %s", ci->desc);
808 } else {
809 err_mask |= AC_ERR_OTHER;
810 action |= ATA_EH_SOFTRESET;
811 ata_ehi_push_desc(ehi, ", unknown command error %d",
812 cerr);
813 }
814
815 /* record error info */
816 qc = ata_qc_from_tag(ap, ap->active_tag);
817 if (qc) {
Tejun Heo88ce7552006-05-15 20:58:32 +0900818 sil24_update_tf(ap);
819 qc->err_mask |= err_mask;
820 } else
821 ehi->err_mask |= err_mask;
822
823 ehi->action |= action;
824 }
825
826 /* freeze or abort */
827 if (freeze)
828 ata_port_freeze(ap);
829 else
830 ata_port_abort(ap);
Tejun Heo87466182005-08-17 13:08:57 +0900831}
832
Tejun Heoaee10a02006-05-15 21:03:56 +0900833static void sil24_finish_qc(struct ata_queued_cmd *qc)
834{
835 if (qc->flags & ATA_QCFLAG_RESULT_TF)
836 sil24_update_tf(qc->ap);
837}
838
Tejun Heoedb33662005-07-28 10:36:22 +0900839static inline void sil24_host_intr(struct ata_port *ap)
840{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100841 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +0900842 u32 slot_stat, qc_active;
843 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +0900844
845 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +0900846
Tejun Heo88ce7552006-05-15 20:58:32 +0900847 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
848 sil24_error_intr(ap);
849 return;
850 }
Tejun Heo37024e82006-04-11 22:32:19 +0900851
Tejun Heo88ce7552006-05-15 20:58:32 +0900852 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
853 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
854
Tejun Heoaee10a02006-05-15 21:03:56 +0900855 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
856 rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
857 if (rc > 0)
858 return;
859 if (rc < 0) {
860 struct ata_eh_info *ehi = &ap->eh_info;
861 ehi->err_mask |= AC_ERR_HSM;
862 ehi->action |= ATA_EH_SOFTRESET;
863 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900864 return;
865 }
866
867 if (ata_ratelimit())
868 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heoaee10a02006-05-15 21:03:56 +0900869 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
870 slot_stat, ap->active_tag, ap->sactive);
Tejun Heoedb33662005-07-28 10:36:22 +0900871}
872
873static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
874{
875 struct ata_host_set *host_set = dev_instance;
876 struct sil24_host_priv *hpriv = host_set->private_data;
877 unsigned handled = 0;
878 u32 status;
879 int i;
880
881 status = readl(hpriv->host_base + HOST_IRQ_STAT);
882
Tejun Heo06460ae2005-08-17 13:08:52 +0900883 if (status == 0xffffffff) {
884 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
885 "PCI fault or device removal?\n");
886 goto out;
887 }
888
Tejun Heoedb33662005-07-28 10:36:22 +0900889 if (!(status & IRQ_STAT_4PORTS))
890 goto out;
891
892 spin_lock(&host_set->lock);
893
894 for (i = 0; i < host_set->n_ports; i++)
895 if (status & (1 << i)) {
896 struct ata_port *ap = host_set->ports[i];
Tejun Heo198e0fe2006-04-02 18:51:52 +0900897 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Tejun Heoedb33662005-07-28 10:36:22 +0900898 sil24_host_intr(host_set->ports[i]);
Tejun Heo3cc45712005-08-17 13:08:47 +0900899 handled++;
900 } else
901 printk(KERN_ERR DRV_NAME
902 ": interrupt from disabled port %d\n", i);
Tejun Heoedb33662005-07-28 10:36:22 +0900903 }
904
905 spin_unlock(&host_set->lock);
906 out:
907 return IRQ_RETVAL(handled);
908}
909
Tejun Heo88ce7552006-05-15 20:58:32 +0900910static void sil24_error_handler(struct ata_port *ap)
911{
912 struct ata_eh_context *ehc = &ap->eh_context;
913
914 if (sil24_init_port(ap)) {
915 ata_eh_freeze_port(ap);
916 ehc->i.action |= ATA_EH_HARDRESET;
917 }
918
919 /* perform recovery */
Tejun Heof5914a42006-05-31 18:27:48 +0900920 ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
921 ata_std_postreset);
Tejun Heo88ce7552006-05-15 20:58:32 +0900922}
923
924static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
925{
926 struct ata_port *ap = qc->ap;
927
928 if (qc->flags & ATA_QCFLAG_FAILED)
929 qc->err_mask |= AC_ERR_OTHER;
930
931 /* make DMA engine forget about the failed command */
932 if (qc->err_mask)
933 sil24_init_port(ap);
934}
935
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500936static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
937{
Tejun Heoaee10a02006-05-15 21:03:56 +0900938 const size_t cb_size = sizeof(*pp->cmd_block) * SIL24_MAX_CMDS;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500939
940 dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
941}
942
Tejun Heoedb33662005-07-28 10:36:22 +0900943static int sil24_port_start(struct ata_port *ap)
944{
945 struct device *dev = ap->host_set->dev;
Tejun Heoedb33662005-07-28 10:36:22 +0900946 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +0900947 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +0900948 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +0900949 dma_addr_t cb_dma;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500950 int rc = -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +0900951
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500952 pp = kzalloc(sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +0900953 if (!pp)
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500954 goto err_out;
Tejun Heoedb33662005-07-28 10:36:22 +0900955
Tejun Heo6a575fa2005-10-06 11:43:39 +0900956 pp->tf.command = ATA_DRDY;
957
Tejun Heoedb33662005-07-28 10:36:22 +0900958 cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500959 if (!cb)
960 goto err_out_pp;
Tejun Heoedb33662005-07-28 10:36:22 +0900961 memset(cb, 0, cb_size);
962
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500963 rc = ata_pad_alloc(ap, dev);
964 if (rc)
965 goto err_out_pad;
966
Tejun Heoedb33662005-07-28 10:36:22 +0900967 pp->cmd_block = cb;
968 pp->cmd_block_dma = cb_dma;
969
970 ap->private_data = pp;
971
972 return 0;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500973
974err_out_pad:
975 sil24_cblk_free(pp, dev);
976err_out_pp:
977 kfree(pp);
978err_out:
979 return rc;
Tejun Heoedb33662005-07-28 10:36:22 +0900980}
981
982static void sil24_port_stop(struct ata_port *ap)
983{
984 struct device *dev = ap->host_set->dev;
985 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoedb33662005-07-28 10:36:22 +0900986
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500987 sil24_cblk_free(pp, dev);
Tejun Heoe9c05af2005-11-14 00:24:18 +0900988 ata_pad_free(ap, dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900989 kfree(pp);
990}
991
992static void sil24_host_stop(struct ata_host_set *host_set)
993{
994 struct sil24_host_priv *hpriv = host_set->private_data;
Jeff Garzik142877b2006-03-22 23:30:34 -0500995 struct pci_dev *pdev = to_pci_dev(host_set->dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900996
Jeff Garzik142877b2006-03-22 23:30:34 -0500997 pci_iounmap(pdev, hpriv->host_base);
998 pci_iounmap(pdev, hpriv->port_base);
Tejun Heoedb33662005-07-28 10:36:22 +0900999 kfree(hpriv);
1000}
1001
1002static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1003{
1004 static int printed_version = 0;
1005 unsigned int board_id = (unsigned int)ent->driver_data;
Tejun Heo042c21f2005-10-09 09:35:46 -04001006 struct ata_port_info *pinfo = &sil24_port_info[board_id];
Tejun Heoedb33662005-07-28 10:36:22 +09001007 struct ata_probe_ent *probe_ent = NULL;
1008 struct sil24_host_priv *hpriv = NULL;
Al Viro4b4a5ea2005-10-29 06:38:44 +01001009 void __iomem *host_base = NULL;
1010 void __iomem *port_base = NULL;
Tejun Heoedb33662005-07-28 10:36:22 +09001011 int i, rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001012 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001013
1014 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001015 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001016
1017 rc = pci_enable_device(pdev);
1018 if (rc)
1019 return rc;
1020
1021 rc = pci_request_regions(pdev, DRV_NAME);
1022 if (rc)
1023 goto out_disable;
1024
1025 rc = -ENOMEM;
Jeff Garzik142877b2006-03-22 23:30:34 -05001026 /* map mmio registers */
1027 host_base = pci_iomap(pdev, 0, 0);
Tejun Heoedb33662005-07-28 10:36:22 +09001028 if (!host_base)
1029 goto out_free;
Jeff Garzik142877b2006-03-22 23:30:34 -05001030 port_base = pci_iomap(pdev, 2, 0);
Tejun Heoedb33662005-07-28 10:36:22 +09001031 if (!port_base)
1032 goto out_free;
1033
1034 /* allocate & init probe_ent and hpriv */
Jeff Garzik142877b2006-03-22 23:30:34 -05001035 probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001036 if (!probe_ent)
1037 goto out_free;
1038
Jeff Garzik142877b2006-03-22 23:30:34 -05001039 hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001040 if (!hpriv)
1041 goto out_free;
1042
Tejun Heoedb33662005-07-28 10:36:22 +09001043 probe_ent->dev = pci_dev_to_dev(pdev);
1044 INIT_LIST_HEAD(&probe_ent->node);
1045
Tejun Heo042c21f2005-10-09 09:35:46 -04001046 probe_ent->sht = pinfo->sht;
1047 probe_ent->host_flags = pinfo->host_flags;
1048 probe_ent->pio_mask = pinfo->pio_mask;
Tejun Heofbfda6e2006-03-05 23:03:42 +09001049 probe_ent->mwdma_mask = pinfo->mwdma_mask;
Tejun Heo042c21f2005-10-09 09:35:46 -04001050 probe_ent->udma_mask = pinfo->udma_mask;
1051 probe_ent->port_ops = pinfo->port_ops;
1052 probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->host_flags);
Tejun Heoedb33662005-07-28 10:36:22 +09001053
1054 probe_ent->irq = pdev->irq;
1055 probe_ent->irq_flags = SA_SHIRQ;
1056 probe_ent->mmio_base = port_base;
1057 probe_ent->private_data = hpriv;
1058
Tejun Heoedb33662005-07-28 10:36:22 +09001059 hpriv->host_base = host_base;
1060 hpriv->port_base = port_base;
1061
1062 /*
1063 * Configure the device
1064 */
Tejun Heo26ec6342006-04-11 22:32:19 +09001065 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1066 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1067 if (rc) {
1068 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1069 if (rc) {
1070 dev_printk(KERN_ERR, &pdev->dev,
1071 "64-bit DMA enable failed\n");
1072 goto out_free;
1073 }
1074 }
1075 } else {
1076 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1077 if (rc) {
1078 dev_printk(KERN_ERR, &pdev->dev,
1079 "32-bit DMA enable failed\n");
1080 goto out_free;
1081 }
1082 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1083 if (rc) {
1084 dev_printk(KERN_ERR, &pdev->dev,
1085 "32-bit consistent DMA enable failed\n");
1086 goto out_free;
1087 }
Tejun Heoedb33662005-07-28 10:36:22 +09001088 }
1089
1090 /* GPIO off */
1091 writel(0, host_base + HOST_FLASH_CMD);
1092
Tejun Heo37024e82006-04-11 22:32:19 +09001093 /* Apply workaround for completion IRQ loss on PCI-X errata */
1094 if (probe_ent->host_flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1095 tmp = readl(host_base + HOST_CTRL);
1096 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1097 dev_printk(KERN_INFO, &pdev->dev,
1098 "Applying completion IRQ loss on PCI-X "
1099 "errata fix\n");
1100 else
1101 probe_ent->host_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1102 }
1103
Tejun Heo7dd29dd2006-04-11 22:22:30 +09001104 /* clear global reset & mask interrupts during initialization */
Tejun Heoedb33662005-07-28 10:36:22 +09001105 writel(0, host_base + HOST_CTRL);
1106
1107 for (i = 0; i < probe_ent->n_ports; i++) {
Al Viro4b4a5ea2005-10-29 06:38:44 +01001108 void __iomem *port = port_base + i * PORT_REGS_SIZE;
Tejun Heoedb33662005-07-28 10:36:22 +09001109 unsigned long portu = (unsigned long)port;
Tejun Heoedb33662005-07-28 10:36:22 +09001110
Tejun Heo135da342006-05-31 18:27:57 +09001111 probe_ent->port[i].cmd_addr = portu;
Tejun Heoedb33662005-07-28 10:36:22 +09001112 probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
1113
1114 ata_std_ports(&probe_ent->port[i]);
1115
1116 /* Initial PHY setting */
1117 writel(0x20c, port + PORT_PHY_CFG);
1118
1119 /* Clear port RST */
1120 tmp = readl(port + PORT_CTRL_STAT);
1121 if (tmp & PORT_CS_PORT_RST) {
1122 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
Tejun Heo7dd29dd2006-04-11 22:22:30 +09001123 tmp = ata_wait_register(port + PORT_CTRL_STAT,
1124 PORT_CS_PORT_RST,
1125 PORT_CS_PORT_RST, 10, 100);
Tejun Heoedb33662005-07-28 10:36:22 +09001126 if (tmp & PORT_CS_PORT_RST)
Jeff Garzika9524a72005-10-30 14:39:11 -05001127 dev_printk(KERN_ERR, &pdev->dev,
1128 "failed to clear port RST\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001129 }
1130
Tejun Heo37024e82006-04-11 22:32:19 +09001131 /* Configure IRQ WoC */
1132 if (probe_ent->host_flags & SIL24_FLAG_PCIX_IRQ_WOC)
1133 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
1134 else
1135 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
1136
Tejun Heoedb33662005-07-28 10:36:22 +09001137 /* Zero error counters. */
1138 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
1139 writel(0x8000, port + PORT_CRC_ERR_THRESH);
1140 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
1141 writel(0x0000, port + PORT_DECODE_ERR_CNT);
1142 writel(0x0000, port + PORT_CRC_ERR_CNT);
1143 writel(0x0000, port + PORT_HSHK_ERR_CNT);
1144
Tejun Heo26ec6342006-04-11 22:32:19 +09001145 /* Always use 64bit activation */
1146 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
Tejun Heoedb33662005-07-28 10:36:22 +09001147
Tejun Heo923f1222005-09-13 13:21:29 +09001148 /* Clear port multiplier enable and resume bits */
1149 writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR);
Tejun Heoedb33662005-07-28 10:36:22 +09001150 }
1151
1152 /* Turn on interrupts */
1153 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1154
1155 pci_set_master(pdev);
1156
Tejun Heo14834672005-08-17 13:08:42 +09001157 /* FIXME: check ata_device_add return value */
Tejun Heoedb33662005-07-28 10:36:22 +09001158 ata_device_add(probe_ent);
1159
1160 kfree(probe_ent);
1161 return 0;
1162
1163 out_free:
1164 if (host_base)
Jeff Garzik142877b2006-03-22 23:30:34 -05001165 pci_iounmap(pdev, host_base);
Tejun Heoedb33662005-07-28 10:36:22 +09001166 if (port_base)
Jeff Garzik142877b2006-03-22 23:30:34 -05001167 pci_iounmap(pdev, port_base);
Tejun Heoedb33662005-07-28 10:36:22 +09001168 kfree(probe_ent);
1169 kfree(hpriv);
1170 pci_release_regions(pdev);
1171 out_disable:
1172 pci_disable_device(pdev);
1173 return rc;
1174}
1175
1176static int __init sil24_init(void)
1177{
1178 return pci_module_init(&sil24_pci_driver);
1179}
1180
1181static void __exit sil24_exit(void)
1182{
1183 pci_unregister_driver(&sil24_pci_driver);
1184}
1185
1186MODULE_AUTHOR("Tejun Heo");
1187MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1188MODULE_LICENSE("GPL");
1189MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1190
1191module_init(sil24_init);
1192module_exit(sil24_exit);