blob: 6554fb439f0e5c01c8ca8ea7bc6b0d06303b90a4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/sh/mm/tlb-sh3.c
3 *
4 * SH-3 specific TLB operations
5 *
6 * Copyright (C) 1999 Niibe Yutaka
7 * Copyright (C) 2002 Paul Mundt
8 *
9 * Released under the terms of the GNU GPL v2.0.
10 */
Paul Mundt39e688a2007-03-05 19:46:47 +090011#include <linux/signal.h>
12#include <linux/sched.h>
13#include <linux/kernel.h>
14#include <linux/errno.h>
15#include <linux/string.h>
16#include <linux/types.h>
17#include <linux/ptrace.h>
18#include <linux/mman.h>
19#include <linux/mm.h>
20#include <linux/smp.h>
Paul Mundt39e688a2007-03-05 19:46:47 +090021#include <linux/interrupt.h>
22
Paul Mundt39e688a2007-03-05 19:46:47 +090023#include <asm/io.h>
24#include <asm/uaccess.h>
25#include <asm/pgalloc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/mmu_context.h>
Paul Mundt39e688a2007-03-05 19:46:47 +090027#include <asm/cacheflush.h>
28
Paul Mundt9cef7492009-07-29 00:12:17 +090029void __update_tlb(struct vm_area_struct *vma, unsigned long address, pte_t pte)
Paul Mundt39e688a2007-03-05 19:46:47 +090030{
Paul Mundt9cef7492009-07-29 00:12:17 +090031 unsigned long flags, pteval, vpn;
Paul Mundt39e688a2007-03-05 19:46:47 +090032
Paul Mundt9cef7492009-07-29 00:12:17 +090033 /*
34 * Handle debugger faulting in for debugee.
35 */
Paul Mundt3ed6e122009-07-29 22:06:58 +090036 if (vma && current->active_mm != vma->vm_mm)
Paul Mundt39e688a2007-03-05 19:46:47 +090037 return;
38
Paul Mundt39e688a2007-03-05 19:46:47 +090039 local_irq_save(flags);
40
41 /* Set PTEH register */
42 vpn = (address & MMU_VPN_MASK) | get_asid();
Paul Mundt9d56dd32010-01-26 12:58:40 +090043 __raw_writel(vpn, MMU_PTEH);
Paul Mundt39e688a2007-03-05 19:46:47 +090044
45 pteval = pte_val(pte);
46
47 /* Set PTEL register */
48 pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
49 /* conveniently, we want all the software flags to be 0 anyway */
Paul Mundt9d56dd32010-01-26 12:58:40 +090050 __raw_writel(pteval, MMU_PTEL);
Paul Mundt39e688a2007-03-05 19:46:47 +090051
52 /* Load the TLB */
53 asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
54 local_irq_restore(flags);
55}
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Paul Mundtea9af692006-12-25 19:28:54 +090057void local_flush_tlb_one(unsigned long asid, unsigned long page)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058{
59 unsigned long addr, data;
60 int i, ways = MMU_NTLB_WAYS;
61
62 /*
63 * NOTE: PTEH.ASID should be set to this MM
64 * _AND_ we need to write ASID to the array.
65 *
66 * It would be simple if we didn't need to set PTEH.ASID...
67 */
68 addr = MMU_TLB_ADDRESS_ARRAY | (page & 0x1F000);
69 data = (page & 0xfffe0000) | asid; /* VALID bit is off */
Paul Mundt0d6d82b2005-11-07 00:58:28 -080070
Paul Mundt11c19652006-12-25 10:19:56 +090071 if ((current_cpu_data.flags & CPU_HAS_MMU_PAGE_ASSOC)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 addr |= MMU_PAGE_ASSOC_BIT;
73 ways = 1; /* we already know the way .. */
74 }
75
76 for (i = 0; i < ways; i++)
Paul Mundt9d56dd32010-01-26 12:58:40 +090077 __raw_writel(data, addr + (i << 8));
Linus Torvalds1da177e2005-04-16 15:20:36 -070078}
Paul Mundtbe97d752010-04-02 16:13:27 +090079
80void local_flush_tlb_all(void)
81{
82 unsigned long flags, status;
83
84 /*
85 * Flush all the TLB.
86 *
87 * Write to the MMU control register's bit:
88 * TF-bit for SH-3, TI-bit for SH-4.
89 * It's same position, bit #2.
90 */
91 local_irq_save(flags);
92 status = __raw_readl(MMUCR);
93 status |= 0x04;
94 __raw_writel(status, MMUCR);
95 ctrl_barrier();
96 local_irq_restore(flags);
97}