blob: 1cc74ec88a5860e00a895bd05b75882dac7fe9b2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002/* Advanced Micro Devices Inc. AMD8111E Linux Network Driver
3 * Copyright (C) 2004 Advanced Micro Devices
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Copyright 2001,2002 Jeff Garzik <jgarzik@mandrakesoft.com> [ 8139cp.c,tg3.c ]
7 * Copyright (C) 2001, 2002 David S. Miller (davem@redhat.com)[ tg3.c]
8 * Copyright 1996-1999 Thomas Bogendoerfer [ pcnet32.c ]
9 * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
10 * Copyright 1993 United States Government as represented by the
11 * Director, National Security Agency.[ pcnet32.c ]
12 * Carsten Langgaard, carstenl@mips.com [ pcnet32.c ]
13 * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
14 *
Jeff Garzik6aa20a22006-09-13 13:24:59 -040015 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
Jeff Garzik6aa20a22006-09-13 13:24:59 -040028 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * USA
Jeff Garzik6aa20a22006-09-13 13:24:59 -040030
Linus Torvalds1da177e2005-04-16 15:20:36 -070031Module Name:
32
33 amd8111e.c
34
35Abstract:
Jeff Garzik6aa20a22006-09-13 13:24:59 -040036
37 AMD8111 based 10/100 Ethernet Controller Driver.
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39Environment:
40
41 Kernel Mode
42
43Revision History:
44 3.0.0
45 Initial Revision.
46 3.0.1
47 1. Dynamic interrupt coalescing.
48 2. Removed prev_stats.
49 3. MII support.
50 4. Dynamic IPG support
51 3.0.2 05/29/2003
52 1. Bug fix: Fixed failure to send jumbo packets larger than 4k.
53 2. Bug fix: Fixed VLAN support failure.
54 3. Bug fix: Fixed receive interrupt coalescing bug.
55 4. Dynamic IPG support is disabled by default.
56 3.0.3 06/05/2003
57 1. Bug fix: Fixed failure to close the interface if SMP is enabled.
58 3.0.4 12/09/2003
59 1. Added set_mac_address routine for bonding driver support.
60 2. Tested the driver for bonding support
Jeff Garzik6aa20a22006-09-13 13:24:59 -040061 3. Bug fix: Fixed mismach in actual receive buffer lenth and lenth
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 indicated to the h/w.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040063 4. Modified amd8111e_rx() routine to receive all the received packets
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 in the first interrupt.
65 5. Bug fix: Corrected rx_errors reported in get_stats() function.
66 3.0.5 03/22/2004
Jeff Garzik6aa20a22006-09-13 13:24:59 -040067 1. Added NAPI support
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
69*/
70
71
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#include <linux/module.h>
73#include <linux/kernel.h>
74#include <linux/types.h>
75#include <linux/compiler.h>
76#include <linux/slab.h>
77#include <linux/delay.h>
78#include <linux/init.h>
79#include <linux/ioport.h>
80#include <linux/pci.h>
81#include <linux/netdevice.h>
82#include <linux/etherdevice.h>
83#include <linux/skbuff.h>
84#include <linux/ethtool.h>
85#include <linux/mii.h>
86#include <linux/if_vlan.h>
Jeff Garzik6aa20a22006-09-13 13:24:59 -040087#include <linux/ctype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#include <linux/crc32.h>
Tobias Klausercac8c812005-05-16 19:15:11 +020089#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91#include <asm/system.h>
92#include <asm/io.h>
93#include <asm/byteorder.h>
94#include <asm/uaccess.h>
95
96#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
97#define AMD8111E_VLAN_TAG_USED 1
98#else
99#define AMD8111E_VLAN_TAG_USED 0
100#endif
101
102#include "amd8111e.h"
103#define MODULE_NAME "amd8111e"
Andy Gospodarekd5b20692006-09-11 17:39:18 -0400104#define MODULE_VERS "3.0.6"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105MODULE_AUTHOR("Advanced Micro Devices, Inc.");
Andy Gospodarekd5b20692006-09-11 17:39:18 -0400106MODULE_DESCRIPTION ("AMD8111 based 10/100 Ethernet Controller. Driver Version 3.0.6");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107MODULE_LICENSE("GPL");
108MODULE_DEVICE_TABLE(pci, amd8111e_pci_tbl);
109module_param_array(speed_duplex, int, NULL, 0);
110MODULE_PARM_DESC(speed_duplex, "Set device speed and duplex modes, 0: Auto Negotitate, 1: 10Mbps Half Duplex, 2: 10Mbps Full Duplex, 3: 100Mbps Half Duplex, 4: 100Mbps Full Duplex");
111module_param_array(coalesce, bool, NULL, 0);
112MODULE_PARM_DESC(coalesce, "Enable or Disable interrupt coalescing, 1: Enable, 0: Disable");
113module_param_array(dynamic_ipg, bool, NULL, 0);
114MODULE_PARM_DESC(dynamic_ipg, "Enable or Disable dynamic IPG, 1: Enable, 0: Disable");
115
116static struct pci_device_id amd8111e_pci_tbl[] = {
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD8111E_7462,
119 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
120 { 0, }
121
122};
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400123/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124This function will read the PHY registers.
125*/
126static int amd8111e_read_phy(struct amd8111e_priv* lp, int phy_id, int reg, u32* val)
127{
128 void __iomem *mmio = lp->mmio;
129 unsigned int reg_val;
130 unsigned int repeat= REPEAT_CNT;
131
132 reg_val = readl(mmio + PHY_ACCESS);
133 while (reg_val & PHY_CMD_ACTIVE)
134 reg_val = readl( mmio + PHY_ACCESS );
135
136 writel( PHY_RD_CMD | ((phy_id & 0x1f) << 21) |
137 ((reg & 0x1f) << 16), mmio +PHY_ACCESS);
138 do{
139 reg_val = readl(mmio + PHY_ACCESS);
140 udelay(30); /* It takes 30 us to read/write data */
141 } while (--repeat && (reg_val & PHY_CMD_ACTIVE));
142 if(reg_val & PHY_RD_ERR)
143 goto err_phy_read;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 *val = reg_val & 0xffff;
146 return 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400147err_phy_read:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 *val = 0;
149 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151}
152
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400153/*
154This function will write into PHY registers.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155*/
156static int amd8111e_write_phy(struct amd8111e_priv* lp,int phy_id, int reg, u32 val)
157{
Yoann Padioleau632155e2007-06-01 00:46:35 -0700158 unsigned int repeat = REPEAT_CNT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 void __iomem *mmio = lp->mmio;
160 unsigned int reg_val;
161
162 reg_val = readl(mmio + PHY_ACCESS);
163 while (reg_val & PHY_CMD_ACTIVE)
164 reg_val = readl( mmio + PHY_ACCESS );
165
166 writel( PHY_WR_CMD | ((phy_id & 0x1f) << 21) |
167 ((reg & 0x1f) << 16)|val, mmio + PHY_ACCESS);
168
169 do{
170 reg_val = readl(mmio + PHY_ACCESS);
171 udelay(30); /* It takes 30 us to read/write the data */
172 } while (--repeat && (reg_val & PHY_CMD_ACTIVE));
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400173
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 if(reg_val & PHY_RD_ERR)
175 goto err_phy_write;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 return 0;
178
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400179err_phy_write:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400181
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182}
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400183/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184This is the mii register read function provided to the mii interface.
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400185*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186static int amd8111e_mdio_read(struct net_device * dev, int phy_id, int reg_num)
187{
188 struct amd8111e_priv* lp = netdev_priv(dev);
189 unsigned int reg_val;
190
191 amd8111e_read_phy(lp,phy_id,reg_num,&reg_val);
192 return reg_val;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194}
195
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400196/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197This is the mii register write function provided to the mii interface.
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400198*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199static void amd8111e_mdio_write(struct net_device * dev, int phy_id, int reg_num, int val)
200{
201 struct amd8111e_priv* lp = netdev_priv(dev);
202
203 amd8111e_write_phy(lp, phy_id, reg_num, val);
204}
205
206/*
207This function will set PHY speed. During initialization sets the original speed to 100 full.
208*/
209static void amd8111e_set_ext_phy(struct net_device *dev)
210{
211 struct amd8111e_priv *lp = netdev_priv(dev);
212 u32 bmcr,advert,tmp;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 /* Determine mii register values to set the speed */
215 advert = amd8111e_mdio_read(dev, lp->ext_phy_addr, MII_ADVERTISE);
216 tmp = advert & ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
217 switch (lp->ext_phy_option){
218
219 default:
220 case SPEED_AUTONEG: /* advertise all values */
221 tmp |= ( ADVERTISE_10HALF|ADVERTISE_10FULL|
222 ADVERTISE_100HALF|ADVERTISE_100FULL) ;
223 break;
224 case SPEED10_HALF:
225 tmp |= ADVERTISE_10HALF;
226 break;
227 case SPEED10_FULL:
228 tmp |= ADVERTISE_10FULL;
229 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400230 case SPEED100_HALF:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 tmp |= ADVERTISE_100HALF;
232 break;
233 case SPEED100_FULL:
234 tmp |= ADVERTISE_100FULL;
235 break;
236 }
237
238 if(advert != tmp)
239 amd8111e_mdio_write(dev, lp->ext_phy_addr, MII_ADVERTISE, tmp);
240 /* Restart auto negotiation */
241 bmcr = amd8111e_mdio_read(dev, lp->ext_phy_addr, MII_BMCR);
242 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
243 amd8111e_mdio_write(dev, lp->ext_phy_addr, MII_BMCR, bmcr);
244
245}
246
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400247/*
248This function will unmap skb->data space and will free
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249all transmit and receive skbuffs.
250*/
251static int amd8111e_free_skbs(struct net_device *dev)
252{
253 struct amd8111e_priv *lp = netdev_priv(dev);
254 struct sk_buff* rx_skbuff;
255 int i;
256
257 /* Freeing transmit skbs */
258 for(i = 0; i < NUM_TX_BUFFERS; i++){
259 if(lp->tx_skbuff[i]){
260 pci_unmap_single(lp->pci_dev,lp->tx_dma_addr[i], lp->tx_skbuff[i]->len,PCI_DMA_TODEVICE);
261 dev_kfree_skb (lp->tx_skbuff[i]);
262 lp->tx_skbuff[i] = NULL;
263 lp->tx_dma_addr[i] = 0;
264 }
265 }
266 /* Freeing previously allocated receive buffers */
267 for (i = 0; i < NUM_RX_BUFFERS; i++){
268 rx_skbuff = lp->rx_skbuff[i];
269 if(rx_skbuff != NULL){
270 pci_unmap_single(lp->pci_dev,lp->rx_dma_addr[i],
271 lp->rx_buff_len - 2,PCI_DMA_FROMDEVICE);
272 dev_kfree_skb(lp->rx_skbuff[i]);
273 lp->rx_skbuff[i] = NULL;
274 lp->rx_dma_addr[i] = 0;
275 }
276 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400277
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 return 0;
279}
280
281/*
282This will set the receive buffer length corresponding to the mtu size of networkinterface.
283*/
284static inline void amd8111e_set_rx_buff_len(struct net_device* dev)
285{
286 struct amd8111e_priv* lp = netdev_priv(dev);
287 unsigned int mtu = dev->mtu;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 if (mtu > ETH_DATA_LEN){
290 /* MTU + ethernet header + FCS
291 + optional VLAN tag + skb reserve space 2 */
292
293 lp->rx_buff_len = mtu + ETH_HLEN + 10;
294 lp->options |= OPTION_JUMBO_ENABLE;
295 } else{
296 lp->rx_buff_len = PKT_BUFF_SZ;
297 lp->options &= ~OPTION_JUMBO_ENABLE;
298 }
299}
300
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400301/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302This function will free all the previously allocated buffers, determine new receive buffer length and will allocate new receive buffers. This function also allocates and initializes both the transmitter and receive hardware descriptors.
303 */
304static int amd8111e_init_ring(struct net_device *dev)
305{
306 struct amd8111e_priv *lp = netdev_priv(dev);
307 int i;
308
309 lp->rx_idx = lp->tx_idx = 0;
310 lp->tx_complete_idx = 0;
311 lp->tx_ring_idx = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
314 if(lp->opened)
315 /* Free previously allocated transmit and receive skbs */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400316 amd8111e_free_skbs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
318 else{
319 /* allocate the tx and rx descriptors */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400320 if((lp->tx_ring = pci_alloc_consistent(lp->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 sizeof(struct amd8111e_tx_dr)*NUM_TX_RING_DR,
322 &lp->tx_ring_dma_addr)) == NULL)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 goto err_no_mem;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400325
326 if((lp->rx_ring = pci_alloc_consistent(lp->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 sizeof(struct amd8111e_rx_dr)*NUM_RX_RING_DR,
328 &lp->rx_ring_dma_addr)) == NULL)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400329
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 goto err_free_tx_ring;
331
332 }
333 /* Set new receive buff size */
334 amd8111e_set_rx_buff_len(dev);
335
336 /* Allocating receive skbs */
337 for (i = 0; i < NUM_RX_BUFFERS; i++) {
338
339 if (!(lp->rx_skbuff[i] = dev_alloc_skb(lp->rx_buff_len))) {
340 /* Release previos allocated skbs */
341 for(--i; i >= 0 ;i--)
342 dev_kfree_skb(lp->rx_skbuff[i]);
343 goto err_free_rx_ring;
344 }
345 skb_reserve(lp->rx_skbuff[i],2);
346 }
347 /* Initilaizing receive descriptors */
348 for (i = 0; i < NUM_RX_BUFFERS; i++) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400349 lp->rx_dma_addr[i] = pci_map_single(lp->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 lp->rx_skbuff[i]->data,lp->rx_buff_len-2, PCI_DMA_FROMDEVICE);
351
352 lp->rx_ring[i].buff_phy_addr = cpu_to_le32(lp->rx_dma_addr[i]);
353 lp->rx_ring[i].buff_count = cpu_to_le16(lp->rx_buff_len-2);
354 wmb();
355 lp->rx_ring[i].rx_flags = cpu_to_le16(OWN_BIT);
356 }
357
358 /* Initializing transmit descriptors */
359 for (i = 0; i < NUM_TX_RING_DR; i++) {
360 lp->tx_ring[i].buff_phy_addr = 0;
361 lp->tx_ring[i].tx_flags = 0;
362 lp->tx_ring[i].buff_count = 0;
363 }
364
365 return 0;
366
367err_free_rx_ring:
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400368
369 pci_free_consistent(lp->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 sizeof(struct amd8111e_rx_dr)*NUM_RX_RING_DR,lp->rx_ring,
371 lp->rx_ring_dma_addr);
372
373err_free_tx_ring:
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 pci_free_consistent(lp->pci_dev,
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400376 sizeof(struct amd8111e_tx_dr)*NUM_TX_RING_DR,lp->tx_ring,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 lp->tx_ring_dma_addr);
378
379err_no_mem:
380 return -ENOMEM;
381}
382/* This function will set the interrupt coalescing according to the input arguments */
383static int amd8111e_set_coalesce(struct net_device * dev, enum coal_mode cmod)
384{
385 unsigned int timeout;
386 unsigned int event_count;
387
388 struct amd8111e_priv *lp = netdev_priv(dev);
389 void __iomem *mmio = lp->mmio;
390 struct amd8111e_coalesce_conf * coal_conf = &lp->coal_conf;
391
392
393 switch(cmod)
394 {
395 case RX_INTR_COAL :
396 timeout = coal_conf->rx_timeout;
397 event_count = coal_conf->rx_event_count;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400398 if( timeout > MAX_TIMEOUT ||
399 event_count > MAX_EVENT_COUNT )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 return -EINVAL;
401
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400402 timeout = timeout * DELAY_TIMER_CONV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 writel(VAL0|STINTEN, mmio+INTEN0);
404 writel((u32)DLY_INT_A_R0|( event_count<< 16 )|timeout,
405 mmio+DLY_INT_A);
406 break;
407
408 case TX_INTR_COAL :
409 timeout = coal_conf->tx_timeout;
410 event_count = coal_conf->tx_event_count;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400411 if( timeout > MAX_TIMEOUT ||
412 event_count > MAX_EVENT_COUNT )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 return -EINVAL;
414
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400415
416 timeout = timeout * DELAY_TIMER_CONV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 writel(VAL0|STINTEN,mmio+INTEN0);
418 writel((u32)DLY_INT_B_T0|( event_count<< 16 )|timeout,
419 mmio+DLY_INT_B);
420 break;
421
422 case DISABLE_COAL:
423 writel(0,mmio+STVAL);
424 writel(STINTEN, mmio+INTEN0);
425 writel(0, mmio +DLY_INT_B);
426 writel(0, mmio+DLY_INT_A);
427 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400428 case ENABLE_COAL:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 /* Start the timer */
430 writel((u32)SOFT_TIMER_FREQ, mmio+STVAL); /* 0.5 sec */
431 writel(VAL0|STINTEN, mmio+INTEN0);
432 break;
433 default:
434 break;
435
436 }
437 return 0;
438
439}
440
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400441/*
442This function initializes the device registers and starts the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443*/
444static int amd8111e_restart(struct net_device *dev)
445{
446 struct amd8111e_priv *lp = netdev_priv(dev);
447 void __iomem *mmio = lp->mmio;
448 int i,reg_val;
449
450 /* stop the chip */
451 writel(RUN, mmio + CMD0);
452
453 if(amd8111e_init_ring(dev))
454 return -ENOMEM;
455
456 /* enable the port manager and set auto negotiation always */
457 writel((u32) VAL1|EN_PMGR, mmio + CMD3 );
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400458 writel((u32)XPHYANE|XPHYRST , mmio + CTRL2);
459
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 amd8111e_set_ext_phy(dev);
461
462 /* set control registers */
463 reg_val = readl(mmio + CTRL1);
464 reg_val &= ~XMTSP_MASK;
465 writel( reg_val| XMTSP_128 | CACHE_ALIGN, mmio + CTRL1 );
466
467 /* enable interrupt */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400468 writel( APINT5EN | APINT4EN | APINT3EN | APINT2EN | APINT1EN |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 APINT0EN | MIIPDTINTEN | MCCIINTEN | MCCINTEN | MREINTEN |
470 SPNDINTEN | MPINTEN | SINTEN | STINTEN, mmio + INTEN0);
471
472 writel(VAL3 | LCINTEN | VAL1 | TINTEN0 | VAL0 | RINTEN0, mmio + INTEN0);
473
474 /* initialize tx and rx ring base addresses */
475 writel((u32)lp->tx_ring_dma_addr,mmio + XMT_RING_BASE_ADDR0);
476 writel((u32)lp->rx_ring_dma_addr,mmio+ RCV_RING_BASE_ADDR0);
477
478 writew((u32)NUM_TX_RING_DR, mmio + XMT_RING_LEN0);
479 writew((u16)NUM_RX_RING_DR, mmio + RCV_RING_LEN0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400480
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 /* set default IPG to 96 */
482 writew((u32)DEFAULT_IPG,mmio+IPG);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400483 writew((u32)(DEFAULT_IPG-IFS1_DELTA), mmio + IFS1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 if(lp->options & OPTION_JUMBO_ENABLE){
486 writel((u32)VAL2|JUMBO, mmio + CMD3);
487 /* Reset REX_UFLO */
488 writel( REX_UFLO, mmio + CMD2);
489 /* Should not set REX_UFLO for jumbo frames */
490 writel( VAL0 | APAD_XMT|REX_RTRY , mmio + CMD2);
491 }else{
492 writel( VAL0 | APAD_XMT | REX_RTRY|REX_UFLO, mmio + CMD2);
493 writel((u32)JUMBO, mmio + CMD3);
494 }
495
496#if AMD8111E_VLAN_TAG_USED
497 writel((u32) VAL2|VSIZE|VL_TAG_DEL, mmio + CMD3);
498#endif
499 writel( VAL0 | APAD_XMT | REX_RTRY, mmio + CMD2 );
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400500
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 /* Setting the MAC address to the device */
502 for(i = 0; i < ETH_ADDR_LEN; i++)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400503 writeb( dev->dev_addr[i], mmio + PADR + i );
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505 /* Enable interrupt coalesce */
506 if(lp->options & OPTION_INTR_COAL_ENABLE){
507 printk(KERN_INFO "%s: Interrupt Coalescing Enabled.\n",
508 dev->name);
509 amd8111e_set_coalesce(dev,ENABLE_COAL);
510 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400511
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 /* set RUN bit to start the chip */
513 writel(VAL2 | RDMD0, mmio + CMD0);
514 writel(VAL0 | INTREN | RUN, mmio + CMD0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400515
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 /* To avoid PCI posting bug */
517 readl(mmio+CMD0);
518 return 0;
519}
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400520/*
521This function clears necessary the device registers.
522*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523static void amd8111e_init_hw_default( struct amd8111e_priv* lp)
524{
525 unsigned int reg_val;
526 unsigned int logic_filter[2] ={0,};
527 void __iomem *mmio = lp->mmio;
528
529
530 /* stop the chip */
531 writel(RUN, mmio + CMD0);
532
533 /* AUTOPOLL0 Register *//*TBD default value is 8100 in FPS */
534 writew( 0x8100 | lp->ext_phy_addr, mmio + AUTOPOLL0);
535
536 /* Clear RCV_RING_BASE_ADDR */
537 writel(0, mmio + RCV_RING_BASE_ADDR0);
538
539 /* Clear XMT_RING_BASE_ADDR */
540 writel(0, mmio + XMT_RING_BASE_ADDR0);
541 writel(0, mmio + XMT_RING_BASE_ADDR1);
542 writel(0, mmio + XMT_RING_BASE_ADDR2);
543 writel(0, mmio + XMT_RING_BASE_ADDR3);
544
545 /* Clear CMD0 */
546 writel(CMD0_CLEAR,mmio + CMD0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400547
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 /* Clear CMD2 */
549 writel(CMD2_CLEAR, mmio +CMD2);
550
551 /* Clear CMD7 */
552 writel(CMD7_CLEAR , mmio + CMD7);
553
554 /* Clear DLY_INT_A and DLY_INT_B */
555 writel(0x0, mmio + DLY_INT_A);
556 writel(0x0, mmio + DLY_INT_B);
557
558 /* Clear FLOW_CONTROL */
559 writel(0x0, mmio + FLOW_CONTROL);
560
561 /* Clear INT0 write 1 to clear register */
562 reg_val = readl(mmio + INT0);
563 writel(reg_val, mmio + INT0);
564
565 /* Clear STVAL */
566 writel(0x0, mmio + STVAL);
567
568 /* Clear INTEN0 */
569 writel( INTEN0_CLEAR, mmio + INTEN0);
570
571 /* Clear LADRF */
572 writel(0x0 , mmio + LADRF);
573
574 /* Set SRAM_SIZE & SRAM_BOUNDARY registers */
575 writel( 0x80010,mmio + SRAM_SIZE);
576
577 /* Clear RCV_RING0_LEN */
578 writel(0x0, mmio + RCV_RING_LEN0);
579
580 /* Clear XMT_RING0/1/2/3_LEN */
581 writel(0x0, mmio + XMT_RING_LEN0);
582 writel(0x0, mmio + XMT_RING_LEN1);
583 writel(0x0, mmio + XMT_RING_LEN2);
584 writel(0x0, mmio + XMT_RING_LEN3);
585
586 /* Clear XMT_RING_LIMIT */
587 writel(0x0, mmio + XMT_RING_LIMIT);
588
589 /* Clear MIB */
590 writew(MIB_CLEAR, mmio + MIB_ADDR);
591
592 /* Clear LARF */
593 amd8111e_writeq(*(u64*)logic_filter,mmio+LADRF);
594
595 /* SRAM_SIZE register */
596 reg_val = readl(mmio + SRAM_SIZE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 if(lp->options & OPTION_JUMBO_ENABLE)
599 writel( VAL2|JUMBO, mmio + CMD3);
600#if AMD8111E_VLAN_TAG_USED
601 writel(VAL2|VSIZE|VL_TAG_DEL, mmio + CMD3 );
602#endif
603 /* Set default value to CTRL1 Register */
604 writel(CTRL1_DEFAULT, mmio + CTRL1);
605
606 /* To avoid PCI posting bug */
607 readl(mmio + CMD2);
608
609}
610
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400611/*
612This function disables the interrupt and clears all the pending
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613interrupts in INT0
614 */
615static void amd8111e_disable_interrupt(struct amd8111e_priv* lp)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400616{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 u32 intr0;
618
619 /* Disable interrupt */
620 writel(INTREN, lp->mmio + CMD0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 /* Clear INT0 */
623 intr0 = readl(lp->mmio + INT0);
624 writel(intr0, lp->mmio + INT0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 /* To avoid PCI posting bug */
627 readl(lp->mmio + INT0);
628
629}
630
631/*
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400632This function stops the chip.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633*/
634static void amd8111e_stop_chip(struct amd8111e_priv* lp)
635{
636 writel(RUN, lp->mmio + CMD0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 /* To avoid PCI posting bug */
639 readl(lp->mmio + CMD0);
640}
641
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400642/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643This function frees the transmiter and receiver descriptor rings.
644*/
645static void amd8111e_free_ring(struct amd8111e_priv* lp)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400646{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647
648 /* Free transmit and receive skbs */
649 amd8111e_free_skbs(lp->amd8111e_net_dev);
650
651 /* Free transmit and receive descriptor rings */
652 if(lp->rx_ring){
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400653 pci_free_consistent(lp->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 sizeof(struct amd8111e_rx_dr)*NUM_RX_RING_DR,
655 lp->rx_ring, lp->rx_ring_dma_addr);
656 lp->rx_ring = NULL;
657 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 if(lp->tx_ring){
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400660 pci_free_consistent(lp->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 sizeof(struct amd8111e_tx_dr)*NUM_TX_RING_DR,
662 lp->tx_ring, lp->tx_ring_dma_addr);
663
664 lp->tx_ring = NULL;
665 }
666
667}
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400668#if AMD8111E_VLAN_TAG_USED
669/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670This is the receive indication function for packets with vlan tag.
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400671*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672static int amd8111e_vlan_rx(struct amd8111e_priv *lp, struct sk_buff *skb, u16 vlan_tag)
673{
674#ifdef CONFIG_AMD8111E_NAPI
675 return vlan_hwaccel_receive_skb(skb, lp->vlgrp,vlan_tag);
676#else
677 return vlan_hwaccel_rx(skb, lp->vlgrp, vlan_tag);
678#endif /* CONFIG_AMD8111E_NAPI */
679}
680#endif
681
682/*
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400683This function will free all the transmit skbs that are actually transmitted by the device. It will check the ownership of the skb before freeing the skb.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684*/
685static int amd8111e_tx(struct net_device *dev)
686{
687 struct amd8111e_priv* lp = netdev_priv(dev);
688 int tx_index = lp->tx_complete_idx & TX_RING_DR_MOD_MASK;
689 int status;
690 /* Complete all the transmit packet */
691 while (lp->tx_complete_idx != lp->tx_idx){
692 tx_index = lp->tx_complete_idx & TX_RING_DR_MOD_MASK;
693 status = le16_to_cpu(lp->tx_ring[tx_index].tx_flags);
694
695 if(status & OWN_BIT)
696 break; /* It still hasn't been Txed */
697
698 lp->tx_ring[tx_index].buff_phy_addr = 0;
699
700 /* We must free the original skb */
701 if (lp->tx_skbuff[tx_index]) {
702 pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[tx_index],
703 lp->tx_skbuff[tx_index]->len,
704 PCI_DMA_TODEVICE);
705 dev_kfree_skb_irq (lp->tx_skbuff[tx_index]);
706 lp->tx_skbuff[tx_index] = NULL;
707 lp->tx_dma_addr[tx_index] = 0;
708 }
709 lp->tx_complete_idx++;
710 /*COAL update tx coalescing parameters */
711 lp->coal_conf.tx_packets++;
Al Viro05d2fec2007-08-22 21:42:28 -0400712 lp->coal_conf.tx_bytes +=
713 le16_to_cpu(lp->tx_ring[tx_index].buff_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
715 if (netif_queue_stopped(dev) &&
716 lp->tx_complete_idx > lp->tx_idx - NUM_TX_BUFFERS +2){
717 /* The ring is no longer full, clear tbusy. */
718 /* lp->tx_full = 0; */
719 netif_wake_queue (dev);
720 }
721 }
722 return 0;
723}
724
725#ifdef CONFIG_AMD8111E_NAPI
726/* This function handles the driver receive operation in polling mode */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700727static int amd8111e_rx_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700729 struct amd8111e_priv *lp = container_of(napi, struct amd8111e_priv, napi);
730 struct net_device *dev = lp->amd8111e_net_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 int rx_index = lp->rx_idx & RX_RING_DR_MOD_MASK;
732 void __iomem *mmio = lp->mmio;
733 struct sk_buff *skb,*new_skb;
734 int min_pkt_len, status;
735 unsigned int intr0;
736 int num_rx_pkt = 0;
737 /*int max_rx_pkt = NUM_RX_BUFFERS;*/
738 short pkt_len;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400739#if AMD8111E_VLAN_TAG_USED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 short vtag;
741#endif
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700742 int rx_pkt_limit = budget;
Liu Taodfa1b732005-05-12 19:40:38 -0400743 unsigned long flags;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400744
745 do{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 /* process receive packets until we use the quota*/
747 /* If we own the next entry, it's a new packet. Send it up. */
748 while(1) {
749 status = le16_to_cpu(lp->rx_ring[rx_index].rx_flags);
750 if (status & OWN_BIT)
751 break;
752
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400753 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 * There is a tricky error noted by John Murphy,
755 * <murf@perftech.com> to Russ Nelson: Even with
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400756 * full-sized * buffers it's possible for a
757 * jabber packet to use two buffers, with only
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 * the last correctly noting the error.
759 */
760
761 if(status & ERR_BIT) {
762 /* reseting flags */
763 lp->rx_ring[rx_index].rx_flags &= RESET_RX_FLAGS;
764 goto err_next_pkt;
765 }
766 /* check for STP and ENP */
767 if(!((status & STP_BIT) && (status & ENP_BIT))){
768 /* reseting flags */
769 lp->rx_ring[rx_index].rx_flags &= RESET_RX_FLAGS;
770 goto err_next_pkt;
771 }
772 pkt_len = le16_to_cpu(lp->rx_ring[rx_index].msg_count) - 4;
773
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400774#if AMD8111E_VLAN_TAG_USED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 vtag = status & TT_MASK;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400776 /*MAC will strip vlan tag*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 if(lp->vlgrp != NULL && vtag !=0)
778 min_pkt_len =MIN_PKT_LEN - 4;
779 else
780#endif
781 min_pkt_len =MIN_PKT_LEN;
782
783 if (pkt_len < min_pkt_len) {
784 lp->rx_ring[rx_index].rx_flags &= RESET_RX_FLAGS;
785 lp->drv_rx_errors++;
786 goto err_next_pkt;
787 }
788 if(--rx_pkt_limit < 0)
789 goto rx_not_empty;
790 if(!(new_skb = dev_alloc_skb(lp->rx_buff_len))){
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400791 /* if allocation fail,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 ignore that pkt and go to next one */
793 lp->rx_ring[rx_index].rx_flags &= RESET_RX_FLAGS;
794 lp->drv_rx_errors++;
795 goto err_next_pkt;
796 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400797
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 skb_reserve(new_skb, 2);
799 skb = lp->rx_skbuff[rx_index];
800 pci_unmap_single(lp->pci_dev,lp->rx_dma_addr[rx_index],
801 lp->rx_buff_len-2, PCI_DMA_FROMDEVICE);
802 skb_put(skb, pkt_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 lp->rx_skbuff[rx_index] = new_skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 lp->rx_dma_addr[rx_index] = pci_map_single(lp->pci_dev,
805 new_skb->data,
806 lp->rx_buff_len-2,
807 PCI_DMA_FROMDEVICE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400808
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 skb->protocol = eth_type_trans(skb, dev);
810
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400811#if AMD8111E_VLAN_TAG_USED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 if(lp->vlgrp != NULL && (vtag == TT_VLAN_TAGGED)){
813 amd8111e_vlan_rx(lp, skb,
814 le16_to_cpu(lp->rx_ring[rx_index].tag_ctrl_info));
815 } else
816#endif
817 netif_receive_skb(skb);
818 /*COAL update rx coalescing parameters*/
819 lp->coal_conf.rx_packets++;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400820 lp->coal_conf.rx_bytes += pkt_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 num_rx_pkt++;
822 dev->last_rx = jiffies;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400823
824 err_next_pkt:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 lp->rx_ring[rx_index].buff_phy_addr
826 = cpu_to_le32(lp->rx_dma_addr[rx_index]);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400827 lp->rx_ring[rx_index].buff_count =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 cpu_to_le16(lp->rx_buff_len-2);
829 wmb();
830 lp->rx_ring[rx_index].rx_flags |= cpu_to_le16(OWN_BIT);
831 rx_index = (++lp->rx_idx) & RX_RING_DR_MOD_MASK;
832 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400833 /* Check the interrupt status register for more packets in the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 mean time. Process them since we have not used up our quota.*/
835
836 intr0 = readl(mmio + INT0);
837 /*Ack receive packets */
838 writel(intr0 & RINT0,mmio + INT0);
839
840 } while(intr0 & RINT0);
841
842 /* Receive descriptor is empty now */
Liu Taodfa1b732005-05-12 19:40:38 -0400843 spin_lock_irqsave(&lp->lock, flags);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700844 __netif_rx_complete(dev, napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 writel(VAL0|RINTEN0, mmio + INTEN0);
846 writel(VAL2 | RDMD0, mmio + CMD0);
Liu Taodfa1b732005-05-12 19:40:38 -0400847 spin_unlock_irqrestore(&lp->lock, flags);
Liu Taodfa1b732005-05-12 19:40:38 -0400848
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849rx_not_empty:
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700850 return num_rx_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851}
852
853#else
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400854/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855This function will check the ownership of receive buffers and descriptors. It will indicate to kernel up to half the number of maximum receive buffers in the descriptor ring, in a single receive interrupt. It will also replenish the descriptors with new skbs.
856*/
857static int amd8111e_rx(struct net_device *dev)
858{
859 struct amd8111e_priv *lp = netdev_priv(dev);
860 struct sk_buff *skb,*new_skb;
861 int rx_index = lp->rx_idx & RX_RING_DR_MOD_MASK;
862 int min_pkt_len, status;
863 int num_rx_pkt = 0;
864 int max_rx_pkt = NUM_RX_BUFFERS;
865 short pkt_len;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400866#if AMD8111E_VLAN_TAG_USED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 short vtag;
868#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400869
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 /* If we own the next entry, it's a new packet. Send it up. */
871 while(++num_rx_pkt <= max_rx_pkt){
872 status = le16_to_cpu(lp->rx_ring[rx_index].rx_flags);
873 if(status & OWN_BIT)
874 return 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400875
876 /* check if err summary bit is set */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 if(status & ERR_BIT){
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400878 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 * There is a tricky error noted by John Murphy,
880 * <murf@perftech.com> to Russ Nelson: Even with full-sized
881 * buffers it's possible for a jabber packet to use two
882 * buffers, with only the last correctly noting the error. */
883 /* reseting flags */
884 lp->rx_ring[rx_index].rx_flags &= RESET_RX_FLAGS;
885 goto err_next_pkt;
886 }
887 /* check for STP and ENP */
888 if(!((status & STP_BIT) && (status & ENP_BIT))){
889 /* reseting flags */
890 lp->rx_ring[rx_index].rx_flags &= RESET_RX_FLAGS;
891 goto err_next_pkt;
892 }
893 pkt_len = le16_to_cpu(lp->rx_ring[rx_index].msg_count) - 4;
894
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400895#if AMD8111E_VLAN_TAG_USED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 vtag = status & TT_MASK;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400897 /*MAC will strip vlan tag*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 if(lp->vlgrp != NULL && vtag !=0)
899 min_pkt_len =MIN_PKT_LEN - 4;
900 else
901#endif
902 min_pkt_len =MIN_PKT_LEN;
903
904 if (pkt_len < min_pkt_len) {
905 lp->rx_ring[rx_index].rx_flags &= RESET_RX_FLAGS;
906 lp->drv_rx_errors++;
907 goto err_next_pkt;
908 }
909 if(!(new_skb = dev_alloc_skb(lp->rx_buff_len))){
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400910 /* if allocation fail,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 ignore that pkt and go to next one */
912 lp->rx_ring[rx_index].rx_flags &= RESET_RX_FLAGS;
913 lp->drv_rx_errors++;
914 goto err_next_pkt;
915 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400916
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 skb_reserve(new_skb, 2);
918 skb = lp->rx_skbuff[rx_index];
919 pci_unmap_single(lp->pci_dev,lp->rx_dma_addr[rx_index],
920 lp->rx_buff_len-2, PCI_DMA_FROMDEVICE);
921 skb_put(skb, pkt_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 lp->rx_skbuff[rx_index] = new_skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 lp->rx_dma_addr[rx_index] = pci_map_single(lp->pci_dev,
924 new_skb->data, lp->rx_buff_len-2,PCI_DMA_FROMDEVICE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400925
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 skb->protocol = eth_type_trans(skb, dev);
927
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400928#if AMD8111E_VLAN_TAG_USED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 if(lp->vlgrp != NULL && (vtag == TT_VLAN_TAGGED)){
930 amd8111e_vlan_rx(lp, skb,
931 le16_to_cpu(lp->rx_ring[rx_index].tag_ctrl_info));
932 } else
933#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400934
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 netif_rx (skb);
936 /*COAL update rx coalescing parameters*/
937 lp->coal_conf.rx_packets++;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400938 lp->coal_conf.rx_bytes += pkt_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939
940 dev->last_rx = jiffies;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400941
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942err_next_pkt:
943 lp->rx_ring[rx_index].buff_phy_addr
944 = cpu_to_le32(lp->rx_dma_addr[rx_index]);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400945 lp->rx_ring[rx_index].buff_count =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 cpu_to_le16(lp->rx_buff_len-2);
947 wmb();
948 lp->rx_ring[rx_index].rx_flags |= cpu_to_le16(OWN_BIT);
949 rx_index = (++lp->rx_idx) & RX_RING_DR_MOD_MASK;
950 }
951
952 return 0;
953}
954#endif /* CONFIG_AMD8111E_NAPI */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400955/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956This function will indicate the link status to the kernel.
957*/
958static int amd8111e_link_change(struct net_device* dev)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400959{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 struct amd8111e_priv *lp = netdev_priv(dev);
961 int status0,speed;
962
963 /* read the link change */
964 status0 = readl(lp->mmio + STAT0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400965
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 if(status0 & LINK_STATS){
967 if(status0 & AUTONEG_COMPLETE)
968 lp->link_config.autoneg = AUTONEG_ENABLE;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400969 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 lp->link_config.autoneg = AUTONEG_DISABLE;
971
972 if(status0 & FULL_DPLX)
973 lp->link_config.duplex = DUPLEX_FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400974 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 lp->link_config.duplex = DUPLEX_HALF;
976 speed = (status0 & SPEED_MASK) >> 7;
977 if(speed == PHY_SPEED_10)
978 lp->link_config.speed = SPEED_10;
979 else if(speed == PHY_SPEED_100)
980 lp->link_config.speed = SPEED_100;
981
982 printk(KERN_INFO "%s: Link is Up. Speed is %s Mbps %s Duplex\n", dev->name,
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400983 (lp->link_config.speed == SPEED_100) ? "100": "10",
984 (lp->link_config.duplex == DUPLEX_FULL)? "Full": "Half");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 netif_carrier_on(dev);
986 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400987 else{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 lp->link_config.speed = SPEED_INVALID;
989 lp->link_config.duplex = DUPLEX_INVALID;
990 lp->link_config.autoneg = AUTONEG_INVALID;
991 printk(KERN_INFO "%s: Link is Down.\n",dev->name);
992 netif_carrier_off(dev);
993 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 return 0;
996}
997/*
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400998This function reads the mib counters.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999*/
1000static int amd8111e_read_mib(void __iomem *mmio, u8 MIB_COUNTER)
1001{
1002 unsigned int status;
1003 unsigned int data;
1004 unsigned int repeat = REPEAT_CNT;
1005
1006 writew( MIB_RD_CMD | MIB_COUNTER, mmio + MIB_ADDR);
1007 do {
1008 status = readw(mmio + MIB_ADDR);
1009 udelay(2); /* controller takes MAX 2 us to get mib data */
1010 }
1011 while (--repeat && (status & MIB_CMD_ACTIVE));
1012
1013 data = readl(mmio + MIB_DATA);
1014 return data;
1015}
1016
1017/*
1018This function reads the mib registers and returns the hardware statistics. It updates previous internal driver statistics with new values.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001019*/
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020static struct net_device_stats *amd8111e_get_stats(struct net_device * dev)
1021{
1022 struct amd8111e_priv *lp = netdev_priv(dev);
1023 void __iomem *mmio = lp->mmio;
1024 unsigned long flags;
1025 /* struct net_device_stats *prev_stats = &lp->prev_stats; */
1026 struct net_device_stats* new_stats = &lp->stats;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001027
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 if(!lp->opened)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001029 return &lp->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 spin_lock_irqsave (&lp->lock, flags);
1031
1032 /* stats.rx_packets */
1033 new_stats->rx_packets = amd8111e_read_mib(mmio, rcv_broadcast_pkts)+
1034 amd8111e_read_mib(mmio, rcv_multicast_pkts)+
1035 amd8111e_read_mib(mmio, rcv_unicast_pkts);
1036
1037 /* stats.tx_packets */
1038 new_stats->tx_packets = amd8111e_read_mib(mmio, xmt_packets);
1039
1040 /*stats.rx_bytes */
1041 new_stats->rx_bytes = amd8111e_read_mib(mmio, rcv_octets);
1042
1043 /* stats.tx_bytes */
1044 new_stats->tx_bytes = amd8111e_read_mib(mmio, xmt_octets);
1045
1046 /* stats.rx_errors */
1047 /* hw errors + errors driver reported */
1048 new_stats->rx_errors = amd8111e_read_mib(mmio, rcv_undersize_pkts)+
1049 amd8111e_read_mib(mmio, rcv_fragments)+
1050 amd8111e_read_mib(mmio, rcv_jabbers)+
1051 amd8111e_read_mib(mmio, rcv_alignment_errors)+
1052 amd8111e_read_mib(mmio, rcv_fcs_errors)+
1053 amd8111e_read_mib(mmio, rcv_miss_pkts)+
1054 lp->drv_rx_errors;
1055
1056 /* stats.tx_errors */
1057 new_stats->tx_errors = amd8111e_read_mib(mmio, xmt_underrun_pkts);
1058
1059 /* stats.rx_dropped*/
1060 new_stats->rx_dropped = amd8111e_read_mib(mmio, rcv_miss_pkts);
1061
1062 /* stats.tx_dropped*/
1063 new_stats->tx_dropped = amd8111e_read_mib(mmio, xmt_underrun_pkts);
1064
1065 /* stats.multicast*/
1066 new_stats->multicast = amd8111e_read_mib(mmio, rcv_multicast_pkts);
1067
1068 /* stats.collisions*/
1069 new_stats->collisions = amd8111e_read_mib(mmio, xmt_collisions);
1070
1071 /* stats.rx_length_errors*/
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001072 new_stats->rx_length_errors =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 amd8111e_read_mib(mmio, rcv_undersize_pkts)+
1074 amd8111e_read_mib(mmio, rcv_oversize_pkts);
1075
1076 /* stats.rx_over_errors*/
1077 new_stats->rx_over_errors = amd8111e_read_mib(mmio, rcv_miss_pkts);
1078
1079 /* stats.rx_crc_errors*/
1080 new_stats->rx_crc_errors = amd8111e_read_mib(mmio, rcv_fcs_errors);
1081
1082 /* stats.rx_frame_errors*/
1083 new_stats->rx_frame_errors =
1084 amd8111e_read_mib(mmio, rcv_alignment_errors);
1085
1086 /* stats.rx_fifo_errors */
1087 new_stats->rx_fifo_errors = amd8111e_read_mib(mmio, rcv_miss_pkts);
1088
1089 /* stats.rx_missed_errors */
1090 new_stats->rx_missed_errors = amd8111e_read_mib(mmio, rcv_miss_pkts);
1091
1092 /* stats.tx_aborted_errors*/
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001093 new_stats->tx_aborted_errors =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 amd8111e_read_mib(mmio, xmt_excessive_collision);
1095
1096 /* stats.tx_carrier_errors*/
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001097 new_stats->tx_carrier_errors =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 amd8111e_read_mib(mmio, xmt_loss_carrier);
1099
1100 /* stats.tx_fifo_errors*/
1101 new_stats->tx_fifo_errors = amd8111e_read_mib(mmio, xmt_underrun_pkts);
1102
1103 /* stats.tx_window_errors*/
1104 new_stats->tx_window_errors =
1105 amd8111e_read_mib(mmio, xmt_late_collision);
1106
1107 /* Reset the mibs for collecting new statistics */
1108 /* writew(MIB_CLEAR, mmio + MIB_ADDR);*/
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001109
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 spin_unlock_irqrestore (&lp->lock, flags);
1111
1112 return new_stats;
1113}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001114/* This function recalculate the interupt coalescing mode on every interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115according to the datarate and the packet rate.
1116*/
1117static int amd8111e_calc_coalesce(struct net_device *dev)
1118{
1119 struct amd8111e_priv *lp = netdev_priv(dev);
1120 struct amd8111e_coalesce_conf * coal_conf = &lp->coal_conf;
1121 int tx_pkt_rate;
1122 int rx_pkt_rate;
1123 int tx_data_rate;
1124 int rx_data_rate;
1125 int rx_pkt_size;
1126 int tx_pkt_size;
1127
1128 tx_pkt_rate = coal_conf->tx_packets - coal_conf->tx_prev_packets;
1129 coal_conf->tx_prev_packets = coal_conf->tx_packets;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001130
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 tx_data_rate = coal_conf->tx_bytes - coal_conf->tx_prev_bytes;
1132 coal_conf->tx_prev_bytes = coal_conf->tx_bytes;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001133
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 rx_pkt_rate = coal_conf->rx_packets - coal_conf->rx_prev_packets;
1135 coal_conf->rx_prev_packets = coal_conf->rx_packets;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001136
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 rx_data_rate = coal_conf->rx_bytes - coal_conf->rx_prev_bytes;
1138 coal_conf->rx_prev_bytes = coal_conf->rx_bytes;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001139
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 if(rx_pkt_rate < 800){
1141 if(coal_conf->rx_coal_type != NO_COALESCE){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001142
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 coal_conf->rx_timeout = 0x0;
1144 coal_conf->rx_event_count = 0;
1145 amd8111e_set_coalesce(dev,RX_INTR_COAL);
1146 coal_conf->rx_coal_type = NO_COALESCE;
1147 }
1148 }
1149 else{
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001150
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 rx_pkt_size = rx_data_rate/rx_pkt_rate;
1152 if (rx_pkt_size < 128){
1153 if(coal_conf->rx_coal_type != NO_COALESCE){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001154
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 coal_conf->rx_timeout = 0;
1156 coal_conf->rx_event_count = 0;
1157 amd8111e_set_coalesce(dev,RX_INTR_COAL);
1158 coal_conf->rx_coal_type = NO_COALESCE;
1159 }
1160
1161 }
1162 else if ( (rx_pkt_size >= 128) && (rx_pkt_size < 512) ){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001163
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 if(coal_conf->rx_coal_type != LOW_COALESCE){
1165 coal_conf->rx_timeout = 1;
1166 coal_conf->rx_event_count = 4;
1167 amd8111e_set_coalesce(dev,RX_INTR_COAL);
1168 coal_conf->rx_coal_type = LOW_COALESCE;
1169 }
1170 }
1171 else if ((rx_pkt_size >= 512) && (rx_pkt_size < 1024)){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001172
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 if(coal_conf->rx_coal_type != MEDIUM_COALESCE){
1174 coal_conf->rx_timeout = 1;
1175 coal_conf->rx_event_count = 4;
1176 amd8111e_set_coalesce(dev,RX_INTR_COAL);
1177 coal_conf->rx_coal_type = MEDIUM_COALESCE;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001178 }
1179
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 }
1181 else if(rx_pkt_size >= 1024){
1182 if(coal_conf->rx_coal_type != HIGH_COALESCE){
1183 coal_conf->rx_timeout = 2;
1184 coal_conf->rx_event_count = 3;
1185 amd8111e_set_coalesce(dev,RX_INTR_COAL);
1186 coal_conf->rx_coal_type = HIGH_COALESCE;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001187 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 }
1189 }
1190 /* NOW FOR TX INTR COALESC */
1191 if(tx_pkt_rate < 800){
1192 if(coal_conf->tx_coal_type != NO_COALESCE){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001193
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 coal_conf->tx_timeout = 0x0;
1195 coal_conf->tx_event_count = 0;
1196 amd8111e_set_coalesce(dev,TX_INTR_COAL);
1197 coal_conf->tx_coal_type = NO_COALESCE;
1198 }
1199 }
1200 else{
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 tx_pkt_size = tx_data_rate/tx_pkt_rate;
1203 if (tx_pkt_size < 128){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001204
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 if(coal_conf->tx_coal_type != NO_COALESCE){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001206
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 coal_conf->tx_timeout = 0;
1208 coal_conf->tx_event_count = 0;
1209 amd8111e_set_coalesce(dev,TX_INTR_COAL);
1210 coal_conf->tx_coal_type = NO_COALESCE;
1211 }
1212
1213 }
1214 else if ( (tx_pkt_size >= 128) && (tx_pkt_size < 512) ){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001215
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 if(coal_conf->tx_coal_type != LOW_COALESCE){
1217 coal_conf->tx_timeout = 1;
1218 coal_conf->tx_event_count = 2;
1219 amd8111e_set_coalesce(dev,TX_INTR_COAL);
1220 coal_conf->tx_coal_type = LOW_COALESCE;
1221
1222 }
1223 }
1224 else if ((tx_pkt_size >= 512) && (tx_pkt_size < 1024)){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001225
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 if(coal_conf->tx_coal_type != MEDIUM_COALESCE){
1227 coal_conf->tx_timeout = 2;
1228 coal_conf->tx_event_count = 5;
1229 amd8111e_set_coalesce(dev,TX_INTR_COAL);
1230 coal_conf->tx_coal_type = MEDIUM_COALESCE;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001231 }
1232
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 }
1234 else if(tx_pkt_size >= 1024){
1235 if (tx_pkt_size >= 1024){
1236 if(coal_conf->tx_coal_type != HIGH_COALESCE){
1237 coal_conf->tx_timeout = 4;
1238 coal_conf->tx_event_count = 8;
1239 amd8111e_set_coalesce(dev,TX_INTR_COAL);
1240 coal_conf->tx_coal_type = HIGH_COALESCE;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001241 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242 }
1243 }
1244 }
1245 return 0;
1246
1247}
1248/*
1249This is device interrupt function. It handles transmit, receive,link change and hardware timer interrupts.
1250*/
David Howells7d12e782006-10-05 14:55:46 +01001251static irqreturn_t amd8111e_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252{
1253
1254 struct net_device * dev = (struct net_device *) dev_id;
1255 struct amd8111e_priv *lp = netdev_priv(dev);
1256 void __iomem *mmio = lp->mmio;
Liu Taodfa1b732005-05-12 19:40:38 -04001257 unsigned int intr0, intren0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 unsigned int handled = 1;
1259
Liu Taodfa1b732005-05-12 19:40:38 -04001260 if(unlikely(dev == NULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 return IRQ_NONE;
1262
Liu Taodfa1b732005-05-12 19:40:38 -04001263 spin_lock(&lp->lock);
1264
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 /* disabling interrupt */
1266 writel(INTREN, mmio + CMD0);
1267
1268 /* Read interrupt status */
1269 intr0 = readl(mmio + INT0);
Liu Taodfa1b732005-05-12 19:40:38 -04001270 intren0 = readl(mmio + INTEN0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271
1272 /* Process all the INT event until INTR bit is clear. */
1273
1274 if (!(intr0 & INTR)){
1275 handled = 0;
1276 goto err_no_interrupt;
1277 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001278
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 /* Current driver processes 4 interrupts : RINT,TINT,LCINT,STINT */
1280 writel(intr0, mmio + INT0);
1281
1282 /* Check if Receive Interrupt has occurred. */
Olaf Hering44456d32005-07-27 11:45:17 -07001283#ifdef CONFIG_AMD8111E_NAPI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 if(intr0 & RINT0){
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001285 if(netif_rx_schedule_prep(dev, &lp->napi)){
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 /* Disable receive interupts */
1287 writel(RINTEN0, mmio + INTEN0);
1288 /* Schedule a polling routine */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001289 __netif_rx_schedule(dev, &lp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 }
Liu Taodfa1b732005-05-12 19:40:38 -04001291 else if (intren0 & RINTEN0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 printk("************Driver bug! \
1293 interrupt while in poll\n");
Liu Taodfa1b732005-05-12 19:40:38 -04001294 /* Fix by disable receive interrupts */
1295 writel(RINTEN0, mmio + INTEN0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 }
1297 }
1298#else
1299 if(intr0 & RINT0){
1300 amd8111e_rx(dev);
1301 writel(VAL2 | RDMD0, mmio + CMD0);
1302 }
1303#endif /* CONFIG_AMD8111E_NAPI */
1304 /* Check if Transmit Interrupt has occurred. */
1305 if(intr0 & TINT0)
1306 amd8111e_tx(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001307
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 /* Check if Link Change Interrupt has occurred. */
1309 if (intr0 & LCINT)
1310 amd8111e_link_change(dev);
1311
1312 /* Check if Hardware Timer Interrupt has occurred. */
1313 if (intr0 & STINT)
1314 amd8111e_calc_coalesce(dev);
1315
1316err_no_interrupt:
1317 writel( VAL0 | INTREN,mmio + CMD0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001318
Liu Taodfa1b732005-05-12 19:40:38 -04001319 spin_unlock(&lp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001320
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 return IRQ_RETVAL(handled);
1322}
1323
1324#ifdef CONFIG_NET_POLL_CONTROLLER
1325static void amd8111e_poll(struct net_device *dev)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001326{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 unsigned long flags;
Jiri Kosinab7e36bf2007-02-05 16:29:49 -08001328 local_irq_save(flags);
David Howells7d12e782006-10-05 14:55:46 +01001329 amd8111e_interrupt(0, dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001330 local_irq_restore(flags);
1331}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332#endif
1333
1334
1335/*
1336This function closes the network interface and updates the statistics so that most recent statistics will be available after the interface is down.
1337*/
1338static int amd8111e_close(struct net_device * dev)
1339{
1340 struct amd8111e_priv *lp = netdev_priv(dev);
1341 netif_stop_queue(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001342
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001343 napi_disable(&lp->napi);
1344
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 spin_lock_irq(&lp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001346
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 amd8111e_disable_interrupt(lp);
1348 amd8111e_stop_chip(lp);
1349 amd8111e_free_ring(lp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001350
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 netif_carrier_off(lp->amd8111e_net_dev);
1352
1353 /* Delete ipg timer */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001354 if(lp->options & OPTION_DYN_IPG_ENABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 del_timer_sync(&lp->ipg_data.ipg_timer);
1356
1357 spin_unlock_irq(&lp->lock);
1358 free_irq(dev->irq, dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001359
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 /* Update the statistics before closing */
1361 amd8111e_get_stats(dev);
1362 lp->opened = 0;
1363 return 0;
1364}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001365/* This function opens new interface.It requests irq for the device, initializes the device,buffers and descriptors, and starts the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366*/
1367static int amd8111e_open(struct net_device * dev )
1368{
1369 struct amd8111e_priv *lp = netdev_priv(dev);
1370
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07001371 if(dev->irq ==0 || request_irq(dev->irq, amd8111e_interrupt, IRQF_SHARED,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001372 dev->name, dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 return -EAGAIN;
1374
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001375 napi_enable(&lp->napi);
1376
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 spin_lock_irq(&lp->lock);
1378
1379 amd8111e_init_hw_default(lp);
1380
1381 if(amd8111e_restart(dev)){
1382 spin_unlock_irq(&lp->lock);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001383 napi_disable(&lp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 if (dev->irq)
1385 free_irq(dev->irq, dev);
1386 return -ENOMEM;
1387 }
1388 /* Start ipg timer */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001389 if(lp->options & OPTION_DYN_IPG_ENABLE){
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 add_timer(&lp->ipg_data.ipg_timer);
1391 printk(KERN_INFO "%s: Dynamic IPG Enabled.\n",dev->name);
1392 }
1393
1394 lp->opened = 1;
1395
1396 spin_unlock_irq(&lp->lock);
1397
1398 netif_start_queue(dev);
1399
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001400 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001402/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403This function checks if there is any transmit descriptors available to queue more packet.
1404*/
1405static int amd8111e_tx_queue_avail(struct amd8111e_priv* lp )
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001406{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 int tx_index = lp->tx_idx & TX_BUFF_MOD_MASK;
Al Viroee41a822007-08-22 21:37:46 -04001408 if (lp->tx_skbuff[tx_index])
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 return -1;
1410 else
1411 return 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001412
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001414/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415This function will queue the transmit packets to the descriptors and will trigger the send operation. It also initializes the transmit descriptors with buffer physical address, byte count, ownership to hardware etc.
1416*/
1417
1418static int amd8111e_start_xmit(struct sk_buff *skb, struct net_device * dev)
1419{
1420 struct amd8111e_priv *lp = netdev_priv(dev);
1421 int tx_index;
1422 unsigned long flags;
1423
1424 spin_lock_irqsave(&lp->lock, flags);
1425
1426 tx_index = lp->tx_idx & TX_RING_DR_MOD_MASK;
1427
1428 lp->tx_ring[tx_index].buff_count = cpu_to_le16(skb->len);
1429
1430 lp->tx_skbuff[tx_index] = skb;
1431 lp->tx_ring[tx_index].tx_flags = 0;
1432
1433#if AMD8111E_VLAN_TAG_USED
1434 if((lp->vlgrp != NULL) && vlan_tx_tag_present(skb)){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001435 lp->tx_ring[tx_index].tag_ctrl_cmd |=
1436 cpu_to_le16(TCC_VLAN_INSERT);
1437 lp->tx_ring[tx_index].tag_ctrl_info =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 cpu_to_le16(vlan_tx_tag_get(skb));
1439
1440 }
1441#endif
1442 lp->tx_dma_addr[tx_index] =
1443 pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
1444 lp->tx_ring[tx_index].buff_phy_addr =
Al Viroee41a822007-08-22 21:37:46 -04001445 cpu_to_le32(lp->tx_dma_addr[tx_index]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
1447 /* Set FCS and LTINT bits */
1448 wmb();
1449 lp->tx_ring[tx_index].tx_flags |=
1450 cpu_to_le16(OWN_BIT | STP_BIT | ENP_BIT|ADD_FCS_BIT|LTINT_BIT);
1451
1452 lp->tx_idx++;
1453
1454 /* Trigger an immediate send poll. */
1455 writel( VAL1 | TDMD0, lp->mmio + CMD0);
1456 writel( VAL2 | RDMD0,lp->mmio + CMD0);
1457
1458 dev->trans_start = jiffies;
1459
1460 if(amd8111e_tx_queue_avail(lp) < 0){
1461 netif_stop_queue(dev);
1462 }
1463 spin_unlock_irqrestore(&lp->lock, flags);
1464 return 0;
1465}
1466/*
1467This function returns all the memory mapped registers of the device.
1468*/
1469static void amd8111e_read_regs(struct amd8111e_priv *lp, u32 *buf)
1470{
1471 void __iomem *mmio = lp->mmio;
1472 /* Read only necessary registers */
1473 buf[0] = readl(mmio + XMT_RING_BASE_ADDR0);
1474 buf[1] = readl(mmio + XMT_RING_LEN0);
1475 buf[2] = readl(mmio + RCV_RING_BASE_ADDR0);
1476 buf[3] = readl(mmio + RCV_RING_LEN0);
1477 buf[4] = readl(mmio + CMD0);
1478 buf[5] = readl(mmio + CMD2);
1479 buf[6] = readl(mmio + CMD3);
1480 buf[7] = readl(mmio + CMD7);
1481 buf[8] = readl(mmio + INT0);
1482 buf[9] = readl(mmio + INTEN0);
1483 buf[10] = readl(mmio + LADRF);
1484 buf[11] = readl(mmio + LADRF+4);
1485 buf[12] = readl(mmio + STAT0);
1486}
1487
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489/*
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001490This function sets promiscuos mode, all-multi mode or the multicast address
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491list to the device.
1492*/
1493static void amd8111e_set_multicast_list(struct net_device *dev)
1494{
1495 struct dev_mc_list* mc_ptr;
1496 struct amd8111e_priv *lp = netdev_priv(dev);
1497 u32 mc_filter[2] ;
1498 int i,bit_num;
1499 if(dev->flags & IFF_PROMISC){
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 writel( VAL2 | PROM, lp->mmio + CMD2);
1501 return;
1502 }
1503 else
1504 writel( PROM, lp->mmio + CMD2);
1505 if(dev->flags & IFF_ALLMULTI || dev->mc_count > MAX_FILTER_SIZE){
1506 /* get all multicast packet */
1507 mc_filter[1] = mc_filter[0] = 0xffffffff;
1508 lp->mc_list = dev->mc_list;
1509 lp->options |= OPTION_MULTICAST_ENABLE;
1510 amd8111e_writeq(*(u64*)mc_filter,lp->mmio + LADRF);
1511 return;
1512 }
1513 if( dev->mc_count == 0 ){
1514 /* get only own packets */
1515 mc_filter[1] = mc_filter[0] = 0;
1516 lp->mc_list = NULL;
1517 lp->options &= ~OPTION_MULTICAST_ENABLE;
1518 amd8111e_writeq(*(u64*)mc_filter,lp->mmio + LADRF);
1519 /* disable promiscous mode */
1520 writel(PROM, lp->mmio + CMD2);
1521 return;
1522 }
1523 /* load all the multicast addresses in the logic filter */
1524 lp->options |= OPTION_MULTICAST_ENABLE;
1525 lp->mc_list = dev->mc_list;
1526 mc_filter[1] = mc_filter[0] = 0;
1527 for (i = 0, mc_ptr = dev->mc_list; mc_ptr && i < dev->mc_count;
1528 i++, mc_ptr = mc_ptr->next) {
Stephen Hemminger6b4bdde2006-12-01 16:10:50 -08001529 bit_num = (ether_crc_le(ETH_ALEN, mc_ptr->dmi_addr) >> 26) & 0x3f;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 mc_filter[bit_num >> 5] |= 1 << (bit_num & 31);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001531 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 amd8111e_writeq(*(u64*)mc_filter,lp->mmio+ LADRF);
1533
1534 /* To eliminate PCI posting bug */
1535 readl(lp->mmio + CMD2);
1536
1537}
1538
1539static void amd8111e_get_drvinfo(struct net_device* dev, struct ethtool_drvinfo *info)
1540{
1541 struct amd8111e_priv *lp = netdev_priv(dev);
1542 struct pci_dev *pci_dev = lp->pci_dev;
1543 strcpy (info->driver, MODULE_NAME);
1544 strcpy (info->version, MODULE_VERS);
1545 sprintf(info->fw_version,"%u",chip_version);
1546 strcpy (info->bus_info, pci_name(pci_dev));
1547}
1548
1549static int amd8111e_get_regs_len(struct net_device *dev)
1550{
1551 return AMD8111E_REG_DUMP_LEN;
1552}
1553
1554static void amd8111e_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
1555{
1556 struct amd8111e_priv *lp = netdev_priv(dev);
1557 regs->version = 0;
1558 amd8111e_read_regs(lp, buf);
1559}
1560
1561static int amd8111e_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
1562{
1563 struct amd8111e_priv *lp = netdev_priv(dev);
1564 spin_lock_irq(&lp->lock);
1565 mii_ethtool_gset(&lp->mii_if, ecmd);
1566 spin_unlock_irq(&lp->lock);
1567 return 0;
1568}
1569
1570static int amd8111e_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
1571{
1572 struct amd8111e_priv *lp = netdev_priv(dev);
1573 int res;
1574 spin_lock_irq(&lp->lock);
1575 res = mii_ethtool_sset(&lp->mii_if, ecmd);
1576 spin_unlock_irq(&lp->lock);
1577 return res;
1578}
1579
1580static int amd8111e_nway_reset(struct net_device *dev)
1581{
1582 struct amd8111e_priv *lp = netdev_priv(dev);
1583 return mii_nway_restart(&lp->mii_if);
1584}
1585
1586static u32 amd8111e_get_link(struct net_device *dev)
1587{
1588 struct amd8111e_priv *lp = netdev_priv(dev);
1589 return mii_link_ok(&lp->mii_if);
1590}
1591
1592static void amd8111e_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol_info)
1593{
1594 struct amd8111e_priv *lp = netdev_priv(dev);
1595 wol_info->supported = WAKE_MAGIC|WAKE_PHY;
1596 if (lp->options & OPTION_WOL_ENABLE)
1597 wol_info->wolopts = WAKE_MAGIC;
1598}
1599
1600static int amd8111e_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol_info)
1601{
1602 struct amd8111e_priv *lp = netdev_priv(dev);
1603 if (wol_info->wolopts & ~(WAKE_MAGIC|WAKE_PHY))
1604 return -EINVAL;
1605 spin_lock_irq(&lp->lock);
1606 if (wol_info->wolopts & WAKE_MAGIC)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001607 lp->options |=
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 (OPTION_WOL_ENABLE | OPTION_WAKE_MAGIC_ENABLE);
1609 else if(wol_info->wolopts & WAKE_PHY)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001610 lp->options |=
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 (OPTION_WOL_ENABLE | OPTION_WAKE_PHY_ENABLE);
1612 else
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001613 lp->options &= ~OPTION_WOL_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 spin_unlock_irq(&lp->lock);
1615 return 0;
1616}
1617
Jeff Garzik7282d492006-09-13 14:30:00 -04001618static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 .get_drvinfo = amd8111e_get_drvinfo,
1620 .get_regs_len = amd8111e_get_regs_len,
1621 .get_regs = amd8111e_get_regs,
1622 .get_settings = amd8111e_get_settings,
1623 .set_settings = amd8111e_set_settings,
1624 .nway_reset = amd8111e_nway_reset,
1625 .get_link = amd8111e_get_link,
1626 .get_wol = amd8111e_get_wol,
1627 .set_wol = amd8111e_set_wol,
1628};
1629
1630/*
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001631This function handles all the ethtool ioctls. It gives driver info, gets/sets driver speed, gets memory mapped register values, forces auto negotiation, sets/gets WOL options for ethtool application.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632*/
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001633
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634static int amd8111e_ioctl(struct net_device * dev , struct ifreq *ifr, int cmd)
1635{
1636 struct mii_ioctl_data *data = if_mii(ifr);
1637 struct amd8111e_priv *lp = netdev_priv(dev);
1638 int err;
1639 u32 mii_regval;
1640
1641 if (!capable(CAP_NET_ADMIN))
1642 return -EPERM;
1643
1644 switch(cmd) {
1645 case SIOCGMIIPHY:
1646 data->phy_id = lp->ext_phy_addr;
1647
1648 /* fallthru */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001649 case SIOCGMIIREG:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
1651 spin_lock_irq(&lp->lock);
1652 err = amd8111e_read_phy(lp, data->phy_id,
1653 data->reg_num & PHY_REG_ADDR_MASK, &mii_regval);
1654 spin_unlock_irq(&lp->lock);
1655
1656 data->val_out = mii_regval;
1657 return err;
1658
1659 case SIOCSMIIREG:
1660
1661 spin_lock_irq(&lp->lock);
1662 err = amd8111e_write_phy(lp, data->phy_id,
1663 data->reg_num & PHY_REG_ADDR_MASK, data->val_in);
1664 spin_unlock_irq(&lp->lock);
1665
1666 return err;
1667
1668 default:
1669 /* do nothing */
1670 break;
1671 }
1672 return -EOPNOTSUPP;
1673}
1674static int amd8111e_set_mac_address(struct net_device *dev, void *p)
1675{
1676 struct amd8111e_priv *lp = netdev_priv(dev);
1677 int i;
1678 struct sockaddr *addr = p;
1679
1680 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1681 spin_lock_irq(&lp->lock);
1682 /* Setting the MAC address to the device */
1683 for(i = 0; i < ETH_ADDR_LEN; i++)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001684 writeb( dev->dev_addr[i], lp->mmio + PADR + i );
1685
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 spin_unlock_irq(&lp->lock);
1687
1688 return 0;
1689}
1690
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001691/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692This function changes the mtu of the device. It restarts the device to initialize the descriptor with new receive buffers.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001693*/
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694static int amd8111e_change_mtu(struct net_device *dev, int new_mtu)
1695{
1696 struct amd8111e_priv *lp = netdev_priv(dev);
1697 int err;
1698
1699 if ((new_mtu < AMD8111E_MIN_MTU) || (new_mtu > AMD8111E_MAX_MTU))
1700 return -EINVAL;
1701
1702 if (!netif_running(dev)) {
1703 /* new_mtu will be used
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001704 when device starts netxt time */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 dev->mtu = new_mtu;
1706 return 0;
1707 }
1708
1709 spin_lock_irq(&lp->lock);
1710
1711 /* stop the chip */
1712 writel(RUN, lp->mmio + CMD0);
1713
1714 dev->mtu = new_mtu;
1715
1716 err = amd8111e_restart(dev);
1717 spin_unlock_irq(&lp->lock);
1718 if(!err)
1719 netif_start_queue(dev);
1720 return err;
1721}
1722
1723#if AMD8111E_VLAN_TAG_USED
1724static void amd8111e_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1725{
1726 struct amd8111e_priv *lp = netdev_priv(dev);
1727 spin_lock_irq(&lp->lock);
1728 lp->vlgrp = grp;
1729 spin_unlock_irq(&lp->lock);
1730}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731#endif
Stephen Hemminger25805dc2007-06-01 09:44:01 -07001732
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733static int amd8111e_enable_magicpkt(struct amd8111e_priv* lp)
1734{
1735 writel( VAL1|MPPLBA, lp->mmio + CMD3);
1736 writel( VAL0|MPEN_SW, lp->mmio + CMD7);
1737
1738 /* To eliminate PCI posting bug */
1739 readl(lp->mmio + CMD7);
1740 return 0;
1741}
1742
1743static int amd8111e_enable_link_change(struct amd8111e_priv* lp)
1744{
1745
1746 /* Adapter is already stoped/suspended/interrupt-disabled */
1747 writel(VAL0|LCMODE_SW,lp->mmio + CMD7);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001748
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 /* To eliminate PCI posting bug */
1750 readl(lp->mmio + CMD7);
1751 return 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001752}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753/* This function is called when a packet transmission fails to complete within a resonable period, on the assumption that an interrupts have been failed or the interface is locked up. This function will reinitialize the hardware */
1754
1755static void amd8111e_tx_timeout(struct net_device *dev)
1756{
1757 struct amd8111e_priv* lp = netdev_priv(dev);
1758 int err;
1759
1760 printk(KERN_ERR "%s: transmit timed out, resetting\n",
1761 dev->name);
1762 spin_lock_irq(&lp->lock);
1763 err = amd8111e_restart(dev);
1764 spin_unlock_irq(&lp->lock);
1765 if(!err)
1766 netif_wake_queue(dev);
1767}
1768static int amd8111e_suspend(struct pci_dev *pci_dev, pm_message_t state)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001769{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 struct net_device *dev = pci_get_drvdata(pci_dev);
1771 struct amd8111e_priv *lp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001772
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 if (!netif_running(dev))
1774 return 0;
1775
1776 /* disable the interrupt */
1777 spin_lock_irq(&lp->lock);
1778 amd8111e_disable_interrupt(lp);
1779 spin_unlock_irq(&lp->lock);
1780
1781 netif_device_detach(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001782
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 /* stop chip */
1784 spin_lock_irq(&lp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001785 if(lp->options & OPTION_DYN_IPG_ENABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 del_timer_sync(&lp->ipg_data.ipg_timer);
1787 amd8111e_stop_chip(lp);
1788 spin_unlock_irq(&lp->lock);
1789
1790 if(lp->options & OPTION_WOL_ENABLE){
1791 /* enable wol */
1792 if(lp->options & OPTION_WAKE_MAGIC_ENABLE)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001793 amd8111e_enable_magicpkt(lp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794 if(lp->options & OPTION_WAKE_PHY_ENABLE)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001795 amd8111e_enable_link_change(lp);
1796
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 pci_enable_wake(pci_dev, PCI_D3hot, 1);
1798 pci_enable_wake(pci_dev, PCI_D3cold, 1);
1799
1800 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001801 else{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802 pci_enable_wake(pci_dev, PCI_D3hot, 0);
1803 pci_enable_wake(pci_dev, PCI_D3cold, 0);
1804 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001805
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 pci_save_state(pci_dev);
1807 pci_set_power_state(pci_dev, PCI_D3hot);
1808
1809 return 0;
1810}
1811static int amd8111e_resume(struct pci_dev *pci_dev)
1812{
1813 struct net_device *dev = pci_get_drvdata(pci_dev);
1814 struct amd8111e_priv *lp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001815
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 if (!netif_running(dev))
1817 return 0;
1818
1819 pci_set_power_state(pci_dev, PCI_D0);
1820 pci_restore_state(pci_dev);
1821
1822 pci_enable_wake(pci_dev, PCI_D3hot, 0);
1823 pci_enable_wake(pci_dev, PCI_D3cold, 0); /* D3 cold */
1824
1825 netif_device_attach(dev);
1826
1827 spin_lock_irq(&lp->lock);
1828 amd8111e_restart(dev);
1829 /* Restart ipg timer */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001830 if(lp->options & OPTION_DYN_IPG_ENABLE)
1831 mod_timer(&lp->ipg_data.ipg_timer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832 jiffies + IPG_CONVERGE_JIFFIES);
1833 spin_unlock_irq(&lp->lock);
1834
1835 return 0;
1836}
1837
1838
1839static void __devexit amd8111e_remove_one(struct pci_dev *pdev)
1840{
1841 struct net_device *dev = pci_get_drvdata(pdev);
1842 if (dev) {
1843 unregister_netdev(dev);
1844 iounmap(((struct amd8111e_priv *)netdev_priv(dev))->mmio);
1845 free_netdev(dev);
1846 pci_release_regions(pdev);
1847 pci_disable_device(pdev);
1848 pci_set_drvdata(pdev, NULL);
1849 }
1850}
1851static void amd8111e_config_ipg(struct net_device* dev)
1852{
1853 struct amd8111e_priv *lp = netdev_priv(dev);
1854 struct ipg_info* ipg_data = &lp->ipg_data;
1855 void __iomem *mmio = lp->mmio;
1856 unsigned int prev_col_cnt = ipg_data->col_cnt;
1857 unsigned int total_col_cnt;
1858 unsigned int tmp_ipg;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001859
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 if(lp->link_config.duplex == DUPLEX_FULL){
1861 ipg_data->ipg = DEFAULT_IPG;
1862 return;
1863 }
1864
1865 if(ipg_data->ipg_state == SSTATE){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001866
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 if(ipg_data->timer_tick == IPG_STABLE_TIME){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001868
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869 ipg_data->timer_tick = 0;
1870 ipg_data->ipg = MIN_IPG - IPG_STEP;
1871 ipg_data->current_ipg = MIN_IPG;
1872 ipg_data->diff_col_cnt = 0xFFFFFFFF;
1873 ipg_data->ipg_state = CSTATE;
1874 }
1875 else
1876 ipg_data->timer_tick++;
1877 }
1878
1879 if(ipg_data->ipg_state == CSTATE){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001880
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881 /* Get the current collision count */
1882
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001883 total_col_cnt = ipg_data->col_cnt =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 amd8111e_read_mib(mmio, xmt_collisions);
1885
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001886 if ((total_col_cnt - prev_col_cnt) <
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 (ipg_data->diff_col_cnt)){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001888
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 ipg_data->diff_col_cnt =
1890 total_col_cnt - prev_col_cnt ;
1891
1892 ipg_data->ipg = ipg_data->current_ipg;
1893 }
1894
1895 ipg_data->current_ipg += IPG_STEP;
1896
1897 if (ipg_data->current_ipg <= MAX_IPG)
1898 tmp_ipg = ipg_data->current_ipg;
1899 else{
1900 tmp_ipg = ipg_data->ipg;
1901 ipg_data->ipg_state = SSTATE;
1902 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001903 writew((u32)tmp_ipg, mmio + IPG);
1904 writew((u32)(tmp_ipg - IFS1_DELTA), mmio + IFS1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 }
1906 mod_timer(&lp->ipg_data.ipg_timer, jiffies + IPG_CONVERGE_JIFFIES);
1907 return;
1908
1909}
1910
1911static void __devinit amd8111e_probe_ext_phy(struct net_device* dev)
1912{
1913 struct amd8111e_priv *lp = netdev_priv(dev);
1914 int i;
1915
1916 for (i = 0x1e; i >= 0; i--) {
1917 u32 id1, id2;
1918
1919 if (amd8111e_read_phy(lp, i, MII_PHYSID1, &id1))
1920 continue;
1921 if (amd8111e_read_phy(lp, i, MII_PHYSID2, &id2))
1922 continue;
1923 lp->ext_phy_id = (id1 << 16) | id2;
1924 lp->ext_phy_addr = i;
1925 return;
1926 }
1927 lp->ext_phy_id = 0;
1928 lp->ext_phy_addr = 1;
1929}
1930
1931static int __devinit amd8111e_probe_one(struct pci_dev *pdev,
1932 const struct pci_device_id *ent)
1933{
1934 int err,i,pm_cap;
1935 unsigned long reg_addr,reg_len;
1936 struct amd8111e_priv* lp;
1937 struct net_device* dev;
Joe Perches0795af52007-10-03 17:59:30 -07001938 DECLARE_MAC_BUF(mac);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939
1940 err = pci_enable_device(pdev);
1941 if(err){
1942 printk(KERN_ERR "amd8111e: Cannot enable new PCI device,"
1943 "exiting.\n");
1944 return err;
1945 }
1946
1947 if(!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)){
1948 printk(KERN_ERR "amd8111e: Cannot find PCI base address"
1949 "exiting.\n");
1950 err = -ENODEV;
1951 goto err_disable_pdev;
1952 }
1953
1954 err = pci_request_regions(pdev, MODULE_NAME);
1955 if(err){
1956 printk(KERN_ERR "amd8111e: Cannot obtain PCI resources, "
1957 "exiting.\n");
1958 goto err_disable_pdev;
1959 }
1960
1961 pci_set_master(pdev);
1962
1963 /* Find power-management capability. */
1964 if((pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM))==0){
1965 printk(KERN_ERR "amd8111e: No Power Management capability, "
1966 "exiting.\n");
1967 goto err_free_reg;
1968 }
1969
1970 /* Initialize DMA */
Tobias Klausercac8c812005-05-16 19:15:11 +02001971 if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972 printk(KERN_ERR "amd8111e: DMA not supported,"
1973 "exiting.\n");
Tobias Klausercac8c812005-05-16 19:15:11 +02001974 goto err_free_reg;
1975 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001976
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 reg_addr = pci_resource_start(pdev, 0);
1978 reg_len = pci_resource_len(pdev, 0);
1979
1980 dev = alloc_etherdev(sizeof(struct amd8111e_priv));
1981 if (!dev) {
1982 printk(KERN_ERR "amd8111e: Etherdev alloc failed, exiting.\n");
1983 err = -ENOMEM;
1984 goto err_free_reg;
1985 }
1986
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 SET_NETDEV_DEV(dev, &pdev->dev);
1988
1989#if AMD8111E_VLAN_TAG_USED
1990 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX ;
1991 dev->vlan_rx_register =amd8111e_vlan_rx_register;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001992#endif
1993
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 lp = netdev_priv(dev);
1995 lp->pci_dev = pdev;
1996 lp->amd8111e_net_dev = dev;
1997 lp->pm_cap = pm_cap;
1998
1999 spin_lock_init(&lp->lock);
2000
2001 lp->mmio = ioremap(reg_addr, reg_len);
Al Viroee41a822007-08-22 21:37:46 -04002002 if (!lp->mmio) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 printk(KERN_ERR "amd8111e: Cannot map device registers, "
2004 "exiting\n");
2005 err = -ENOMEM;
2006 goto err_free_dev;
2007 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002008
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009 /* Initializing MAC address */
2010 for(i = 0; i < ETH_ADDR_LEN; i++)
Joe Perches0795af52007-10-03 17:59:30 -07002011 dev->dev_addr[i] = readb(lp->mmio + PADR + i);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002012
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013 /* Setting user defined parametrs */
2014 lp->ext_phy_option = speed_duplex[card_idx];
2015 if(coalesce[card_idx])
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002016 lp->options |= OPTION_INTR_COAL_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017 if(dynamic_ipg[card_idx++])
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002018 lp->options |= OPTION_DYN_IPG_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019
2020 /* Initialize driver entry points */
2021 dev->open = amd8111e_open;
2022 dev->hard_start_xmit = amd8111e_start_xmit;
2023 dev->stop = amd8111e_close;
2024 dev->get_stats = amd8111e_get_stats;
2025 dev->set_multicast_list = amd8111e_set_multicast_list;
2026 dev->set_mac_address = amd8111e_set_mac_address;
2027 dev->do_ioctl = amd8111e_ioctl;
2028 dev->change_mtu = amd8111e_change_mtu;
2029 SET_ETHTOOL_OPS(dev, &ops);
2030 dev->irq =pdev->irq;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002031 dev->tx_timeout = amd8111e_tx_timeout;
2032 dev->watchdog_timeo = AMD8111E_TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033#ifdef CONFIG_AMD8111E_NAPI
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002034 netif_napi_add(dev, &lp->napi, amd8111e_rx_poll, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035#endif
2036#ifdef CONFIG_NET_POLL_CONTROLLER
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002037 dev->poll_controller = amd8111e_poll;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038#endif
2039
2040#if AMD8111E_VLAN_TAG_USED
2041 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
2042 dev->vlan_rx_register =amd8111e_vlan_rx_register;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002043#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 /* Probe the external PHY */
2045 amd8111e_probe_ext_phy(dev);
2046
2047 /* setting mii default values */
2048 lp->mii_if.dev = dev;
2049 lp->mii_if.mdio_read = amd8111e_mdio_read;
2050 lp->mii_if.mdio_write = amd8111e_mdio_write;
2051 lp->mii_if.phy_id = lp->ext_phy_addr;
2052
2053 /* Set receive buffer length and set jumbo option*/
2054 amd8111e_set_rx_buff_len(dev);
2055
2056
2057 err = register_netdev(dev);
2058 if (err) {
2059 printk(KERN_ERR "amd8111e: Cannot register net device, "
2060 "exiting.\n");
2061 goto err_iounmap;
2062 }
2063
2064 pci_set_drvdata(pdev, dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002065
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 /* Initialize software ipg timer */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002067 if(lp->options & OPTION_DYN_IPG_ENABLE){
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 init_timer(&lp->ipg_data.ipg_timer);
2069 lp->ipg_data.ipg_timer.data = (unsigned long) dev;
2070 lp->ipg_data.ipg_timer.function = (void *)&amd8111e_config_ipg;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002071 lp->ipg_data.ipg_timer.expires = jiffies +
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 IPG_CONVERGE_JIFFIES;
2073 lp->ipg_data.ipg = DEFAULT_IPG;
2074 lp->ipg_data.ipg_state = CSTATE;
2075 };
2076
2077 /* display driver and device information */
2078
2079 chip_version = (readl(lp->mmio + CHIPID) & 0xf0000000)>>28;
Joe Perches0795af52007-10-03 17:59:30 -07002080 printk(KERN_INFO "%s: AMD-8111e Driver Version: %s\n",
2081 dev->name,MODULE_VERS);
2082 printk(KERN_INFO "%s: [ Rev %x ] PCI 10/100BaseT Ethernet %s\n",
2083 dev->name, chip_version, print_mac(mac, dev->dev_addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 if (lp->ext_phy_id)
2085 printk(KERN_INFO "%s: Found MII PHY ID 0x%08x at address 0x%02x\n",
2086 dev->name, lp->ext_phy_id, lp->ext_phy_addr);
2087 else
2088 printk(KERN_INFO "%s: Couldn't detect MII PHY, assuming address 0x01\n",
2089 dev->name);
2090 return 0;
2091err_iounmap:
2092 iounmap(lp->mmio);
2093
2094err_free_dev:
2095 free_netdev(dev);
2096
2097err_free_reg:
2098 pci_release_regions(pdev);
2099
2100err_disable_pdev:
2101 pci_disable_device(pdev);
2102 pci_set_drvdata(pdev, NULL);
2103 return err;
2104
2105}
2106
2107static struct pci_driver amd8111e_driver = {
2108 .name = MODULE_NAME,
2109 .id_table = amd8111e_pci_tbl,
2110 .probe = amd8111e_probe_one,
2111 .remove = __devexit_p(amd8111e_remove_one),
2112 .suspend = amd8111e_suspend,
2113 .resume = amd8111e_resume
2114};
2115
2116static int __init amd8111e_init(void)
2117{
Jeff Garzik29917622006-08-19 17:48:59 -04002118 return pci_register_driver(&amd8111e_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119}
2120
2121static void __exit amd8111e_cleanup(void)
2122{
2123 pci_unregister_driver(&amd8111e_driver);
2124}
2125
2126module_init(amd8111e_init);
2127module_exit(amd8111e_cleanup);